p54spi.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (C) 2008 Christian Lamparter <[email protected]>
  4. * Copyright 2008 Johannes Berg <[email protected]>
  5. *
  6. * This driver is a port from stlc45xx:
  7. * Copyright (C) 2008 Nokia Corporation and/or its subsidiary(-ies).
  8. */
  9. #include <linux/module.h>
  10. #include <linux/platform_device.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/firmware.h>
  13. #include <linux/delay.h>
  14. #include <linux/irq.h>
  15. #include <linux/spi/spi.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/gpio.h>
  18. #include <linux/slab.h>
  19. #include "p54spi.h"
  20. #include "p54.h"
  21. #include "lmac.h"
  22. #ifdef CONFIG_P54_SPI_DEFAULT_EEPROM
  23. #include "p54spi_eeprom.h"
  24. #endif /* CONFIG_P54_SPI_DEFAULT_EEPROM */
  25. MODULE_FIRMWARE("3826.arm");
  26. /* gpios should be handled in board files and provided via platform data,
  27. * but because it's currently impossible for p54spi to have a header file
  28. * in include/linux, let's use module paramaters for now
  29. */
  30. static int p54spi_gpio_power = 97;
  31. module_param(p54spi_gpio_power, int, 0444);
  32. MODULE_PARM_DESC(p54spi_gpio_power, "gpio number for power line");
  33. static int p54spi_gpio_irq = 87;
  34. module_param(p54spi_gpio_irq, int, 0444);
  35. MODULE_PARM_DESC(p54spi_gpio_irq, "gpio number for irq line");
  36. static void p54spi_spi_read(struct p54s_priv *priv, u8 address,
  37. void *buf, size_t len)
  38. {
  39. struct spi_transfer t[2];
  40. struct spi_message m;
  41. __le16 addr;
  42. /* We first push the address */
  43. addr = cpu_to_le16(address << 8 | SPI_ADRS_READ_BIT_15);
  44. spi_message_init(&m);
  45. memset(t, 0, sizeof(t));
  46. t[0].tx_buf = &addr;
  47. t[0].len = sizeof(addr);
  48. spi_message_add_tail(&t[0], &m);
  49. t[1].rx_buf = buf;
  50. t[1].len = len;
  51. spi_message_add_tail(&t[1], &m);
  52. spi_sync(priv->spi, &m);
  53. }
  54. static void p54spi_spi_write(struct p54s_priv *priv, u8 address,
  55. const void *buf, size_t len)
  56. {
  57. struct spi_transfer t[3];
  58. struct spi_message m;
  59. __le16 addr;
  60. /* We first push the address */
  61. addr = cpu_to_le16(address << 8);
  62. spi_message_init(&m);
  63. memset(t, 0, sizeof(t));
  64. t[0].tx_buf = &addr;
  65. t[0].len = sizeof(addr);
  66. spi_message_add_tail(&t[0], &m);
  67. t[1].tx_buf = buf;
  68. t[1].len = len & ~1;
  69. spi_message_add_tail(&t[1], &m);
  70. if (len % 2) {
  71. __le16 last_word;
  72. last_word = cpu_to_le16(((u8 *)buf)[len - 1]);
  73. t[2].tx_buf = &last_word;
  74. t[2].len = sizeof(last_word);
  75. spi_message_add_tail(&t[2], &m);
  76. }
  77. spi_sync(priv->spi, &m);
  78. }
  79. static u32 p54spi_read32(struct p54s_priv *priv, u8 addr)
  80. {
  81. __le32 val;
  82. p54spi_spi_read(priv, addr, &val, sizeof(val));
  83. return le32_to_cpu(val);
  84. }
  85. static inline void p54spi_write16(struct p54s_priv *priv, u8 addr, __le16 val)
  86. {
  87. p54spi_spi_write(priv, addr, &val, sizeof(val));
  88. }
  89. static inline void p54spi_write32(struct p54s_priv *priv, u8 addr, __le32 val)
  90. {
  91. p54spi_spi_write(priv, addr, &val, sizeof(val));
  92. }
  93. static int p54spi_wait_bit(struct p54s_priv *priv, u16 reg, u32 bits)
  94. {
  95. int i;
  96. for (i = 0; i < 2000; i++) {
  97. u32 buffer = p54spi_read32(priv, reg);
  98. if ((buffer & bits) == bits)
  99. return 1;
  100. }
  101. return 0;
  102. }
  103. static int p54spi_spi_write_dma(struct p54s_priv *priv, __le32 base,
  104. const void *buf, size_t len)
  105. {
  106. if (!p54spi_wait_bit(priv, SPI_ADRS_DMA_WRITE_CTRL, HOST_ALLOWED)) {
  107. dev_err(&priv->spi->dev, "spi_write_dma not allowed "
  108. "to DMA write.\n");
  109. return -EAGAIN;
  110. }
  111. p54spi_write16(priv, SPI_ADRS_DMA_WRITE_CTRL,
  112. cpu_to_le16(SPI_DMA_WRITE_CTRL_ENABLE));
  113. p54spi_write16(priv, SPI_ADRS_DMA_WRITE_LEN, cpu_to_le16(len));
  114. p54spi_write32(priv, SPI_ADRS_DMA_WRITE_BASE, base);
  115. p54spi_spi_write(priv, SPI_ADRS_DMA_DATA, buf, len);
  116. return 0;
  117. }
  118. static int p54spi_request_firmware(struct ieee80211_hw *dev)
  119. {
  120. struct p54s_priv *priv = dev->priv;
  121. int ret;
  122. /* FIXME: should driver use it's own struct device? */
  123. ret = request_firmware(&priv->firmware, "3826.arm", &priv->spi->dev);
  124. if (ret < 0) {
  125. dev_err(&priv->spi->dev, "request_firmware() failed: %d", ret);
  126. return ret;
  127. }
  128. ret = p54_parse_firmware(dev, priv->firmware);
  129. if (ret) {
  130. /* the firmware is released by the caller */
  131. return ret;
  132. }
  133. return 0;
  134. }
  135. static int p54spi_request_eeprom(struct ieee80211_hw *dev)
  136. {
  137. struct p54s_priv *priv = dev->priv;
  138. const struct firmware *eeprom;
  139. int ret;
  140. /* allow users to customize their eeprom.
  141. */
  142. ret = request_firmware_direct(&eeprom, "3826.eeprom", &priv->spi->dev);
  143. if (ret < 0) {
  144. #ifdef CONFIG_P54_SPI_DEFAULT_EEPROM
  145. dev_info(&priv->spi->dev, "loading default eeprom...\n");
  146. ret = p54_parse_eeprom(dev, (void *) p54spi_eeprom,
  147. sizeof(p54spi_eeprom));
  148. #else
  149. dev_err(&priv->spi->dev, "Failed to request user eeprom\n");
  150. #endif /* CONFIG_P54_SPI_DEFAULT_EEPROM */
  151. } else {
  152. dev_info(&priv->spi->dev, "loading user eeprom...\n");
  153. ret = p54_parse_eeprom(dev, (void *) eeprom->data,
  154. (int)eeprom->size);
  155. release_firmware(eeprom);
  156. }
  157. return ret;
  158. }
  159. static int p54spi_upload_firmware(struct ieee80211_hw *dev)
  160. {
  161. struct p54s_priv *priv = dev->priv;
  162. unsigned long fw_len, _fw_len;
  163. unsigned int offset = 0;
  164. int err = 0;
  165. u8 *fw;
  166. fw_len = priv->firmware->size;
  167. fw = kmemdup(priv->firmware->data, fw_len, GFP_KERNEL);
  168. if (!fw)
  169. return -ENOMEM;
  170. /* stop the device */
  171. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  172. SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_HOST_RESET |
  173. SPI_CTRL_STAT_START_HALTED));
  174. msleep(TARGET_BOOT_SLEEP);
  175. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  176. SPI_CTRL_STAT_HOST_OVERRIDE |
  177. SPI_CTRL_STAT_START_HALTED));
  178. msleep(TARGET_BOOT_SLEEP);
  179. while (fw_len > 0) {
  180. _fw_len = min_t(long, fw_len, SPI_MAX_PACKET_SIZE);
  181. err = p54spi_spi_write_dma(priv, cpu_to_le32(
  182. ISL38XX_DEV_FIRMWARE_ADDR + offset),
  183. (fw + offset), _fw_len);
  184. if (err < 0)
  185. goto out;
  186. fw_len -= _fw_len;
  187. offset += _fw_len;
  188. }
  189. BUG_ON(fw_len != 0);
  190. /* enable host interrupts */
  191. p54spi_write32(priv, SPI_ADRS_HOST_INT_EN,
  192. cpu_to_le32(SPI_HOST_INTS_DEFAULT));
  193. /* boot the device */
  194. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  195. SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_HOST_RESET |
  196. SPI_CTRL_STAT_RAM_BOOT));
  197. msleep(TARGET_BOOT_SLEEP);
  198. p54spi_write16(priv, SPI_ADRS_DEV_CTRL_STAT, cpu_to_le16(
  199. SPI_CTRL_STAT_HOST_OVERRIDE | SPI_CTRL_STAT_RAM_BOOT));
  200. msleep(TARGET_BOOT_SLEEP);
  201. out:
  202. kfree(fw);
  203. return err;
  204. }
  205. static void p54spi_power_off(struct p54s_priv *priv)
  206. {
  207. disable_irq(gpio_to_irq(p54spi_gpio_irq));
  208. gpio_set_value(p54spi_gpio_power, 0);
  209. }
  210. static void p54spi_power_on(struct p54s_priv *priv)
  211. {
  212. gpio_set_value(p54spi_gpio_power, 1);
  213. enable_irq(gpio_to_irq(p54spi_gpio_irq));
  214. /* need to wait a while before device can be accessed, the length
  215. * is just a guess
  216. */
  217. msleep(10);
  218. }
  219. static inline void p54spi_int_ack(struct p54s_priv *priv, u32 val)
  220. {
  221. p54spi_write32(priv, SPI_ADRS_HOST_INT_ACK, cpu_to_le32(val));
  222. }
  223. static int p54spi_wakeup(struct p54s_priv *priv)
  224. {
  225. /* wake the chip */
  226. p54spi_write32(priv, SPI_ADRS_ARM_INTERRUPTS,
  227. cpu_to_le32(SPI_TARGET_INT_WAKEUP));
  228. /* And wait for the READY interrupt */
  229. if (!p54spi_wait_bit(priv, SPI_ADRS_HOST_INTERRUPTS,
  230. SPI_HOST_INT_READY)) {
  231. dev_err(&priv->spi->dev, "INT_READY timeout\n");
  232. return -EBUSY;
  233. }
  234. p54spi_int_ack(priv, SPI_HOST_INT_READY);
  235. return 0;
  236. }
  237. static inline void p54spi_sleep(struct p54s_priv *priv)
  238. {
  239. p54spi_write32(priv, SPI_ADRS_ARM_INTERRUPTS,
  240. cpu_to_le32(SPI_TARGET_INT_SLEEP));
  241. }
  242. static void p54spi_int_ready(struct p54s_priv *priv)
  243. {
  244. p54spi_write32(priv, SPI_ADRS_HOST_INT_EN, cpu_to_le32(
  245. SPI_HOST_INT_UPDATE | SPI_HOST_INT_SW_UPDATE));
  246. switch (priv->fw_state) {
  247. case FW_STATE_BOOTING:
  248. priv->fw_state = FW_STATE_READY;
  249. complete(&priv->fw_comp);
  250. break;
  251. case FW_STATE_RESETTING:
  252. priv->fw_state = FW_STATE_READY;
  253. /* TODO: reinitialize state */
  254. break;
  255. default:
  256. break;
  257. }
  258. }
  259. static int p54spi_rx(struct p54s_priv *priv)
  260. {
  261. struct sk_buff *skb;
  262. u16 len;
  263. u16 rx_head[2];
  264. #define READAHEAD_SZ (sizeof(rx_head)-sizeof(u16))
  265. if (p54spi_wakeup(priv) < 0)
  266. return -EBUSY;
  267. /* Read data size and first data word in one SPI transaction
  268. * This is workaround for firmware/DMA bug,
  269. * when first data word gets lost under high load.
  270. */
  271. p54spi_spi_read(priv, SPI_ADRS_DMA_DATA, rx_head, sizeof(rx_head));
  272. len = rx_head[0];
  273. if (len == 0) {
  274. p54spi_sleep(priv);
  275. dev_err(&priv->spi->dev, "rx request of zero bytes\n");
  276. return 0;
  277. }
  278. /* Firmware may insert up to 4 padding bytes after the lmac header,
  279. * but it does not amend the size of SPI data transfer.
  280. * Such packets has correct data size in header, thus referencing
  281. * past the end of allocated skb. Reserve extra 4 bytes for this case
  282. */
  283. skb = dev_alloc_skb(len + 4);
  284. if (!skb) {
  285. p54spi_sleep(priv);
  286. dev_err(&priv->spi->dev, "could not alloc skb");
  287. return -ENOMEM;
  288. }
  289. if (len <= READAHEAD_SZ) {
  290. skb_put_data(skb, rx_head + 1, len);
  291. } else {
  292. skb_put_data(skb, rx_head + 1, READAHEAD_SZ);
  293. p54spi_spi_read(priv, SPI_ADRS_DMA_DATA,
  294. skb_put(skb, len - READAHEAD_SZ),
  295. len - READAHEAD_SZ);
  296. }
  297. p54spi_sleep(priv);
  298. /* Put additional bytes to compensate for the possible
  299. * alignment-caused truncation
  300. */
  301. skb_put(skb, 4);
  302. if (p54_rx(priv->hw, skb) == 0)
  303. dev_kfree_skb(skb);
  304. return 0;
  305. }
  306. static irqreturn_t p54spi_interrupt(int irq, void *config)
  307. {
  308. struct spi_device *spi = config;
  309. struct p54s_priv *priv = spi_get_drvdata(spi);
  310. ieee80211_queue_work(priv->hw, &priv->work);
  311. return IRQ_HANDLED;
  312. }
  313. static int p54spi_tx_frame(struct p54s_priv *priv, struct sk_buff *skb)
  314. {
  315. struct p54_hdr *hdr = (struct p54_hdr *) skb->data;
  316. int ret = 0;
  317. if (p54spi_wakeup(priv) < 0)
  318. return -EBUSY;
  319. ret = p54spi_spi_write_dma(priv, hdr->req_id, skb->data, skb->len);
  320. if (ret < 0)
  321. goto out;
  322. if (!p54spi_wait_bit(priv, SPI_ADRS_HOST_INTERRUPTS,
  323. SPI_HOST_INT_WR_READY)) {
  324. dev_err(&priv->spi->dev, "WR_READY timeout\n");
  325. ret = -EAGAIN;
  326. goto out;
  327. }
  328. p54spi_int_ack(priv, SPI_HOST_INT_WR_READY);
  329. if (FREE_AFTER_TX(skb))
  330. p54_free_skb(priv->hw, skb);
  331. out:
  332. p54spi_sleep(priv);
  333. return ret;
  334. }
  335. static int p54spi_wq_tx(struct p54s_priv *priv)
  336. {
  337. struct p54s_tx_info *entry;
  338. struct sk_buff *skb;
  339. struct ieee80211_tx_info *info;
  340. struct p54_tx_info *minfo;
  341. struct p54s_tx_info *dinfo;
  342. unsigned long flags;
  343. int ret = 0;
  344. spin_lock_irqsave(&priv->tx_lock, flags);
  345. while (!list_empty(&priv->tx_pending)) {
  346. entry = list_entry(priv->tx_pending.next,
  347. struct p54s_tx_info, tx_list);
  348. list_del_init(&entry->tx_list);
  349. spin_unlock_irqrestore(&priv->tx_lock, flags);
  350. dinfo = container_of((void *) entry, struct p54s_tx_info,
  351. tx_list);
  352. minfo = container_of((void *) dinfo, struct p54_tx_info,
  353. data);
  354. info = container_of((void *) minfo, struct ieee80211_tx_info,
  355. rate_driver_data);
  356. skb = container_of((void *) info, struct sk_buff, cb);
  357. ret = p54spi_tx_frame(priv, skb);
  358. if (ret < 0) {
  359. p54_free_skb(priv->hw, skb);
  360. return ret;
  361. }
  362. spin_lock_irqsave(&priv->tx_lock, flags);
  363. }
  364. spin_unlock_irqrestore(&priv->tx_lock, flags);
  365. return ret;
  366. }
  367. static void p54spi_op_tx(struct ieee80211_hw *dev, struct sk_buff *skb)
  368. {
  369. struct p54s_priv *priv = dev->priv;
  370. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  371. struct p54_tx_info *mi = (struct p54_tx_info *) info->rate_driver_data;
  372. struct p54s_tx_info *di = (struct p54s_tx_info *) mi->data;
  373. unsigned long flags;
  374. BUILD_BUG_ON(sizeof(*di) > sizeof((mi->data)));
  375. spin_lock_irqsave(&priv->tx_lock, flags);
  376. list_add_tail(&di->tx_list, &priv->tx_pending);
  377. spin_unlock_irqrestore(&priv->tx_lock, flags);
  378. ieee80211_queue_work(priv->hw, &priv->work);
  379. }
  380. static void p54spi_work(struct work_struct *work)
  381. {
  382. struct p54s_priv *priv = container_of(work, struct p54s_priv, work);
  383. u32 ints;
  384. int ret;
  385. mutex_lock(&priv->mutex);
  386. if (priv->fw_state == FW_STATE_OFF)
  387. goto out;
  388. ints = p54spi_read32(priv, SPI_ADRS_HOST_INTERRUPTS);
  389. if (ints & SPI_HOST_INT_READY) {
  390. p54spi_int_ready(priv);
  391. p54spi_int_ack(priv, SPI_HOST_INT_READY);
  392. }
  393. if (priv->fw_state != FW_STATE_READY)
  394. goto out;
  395. if (ints & SPI_HOST_INT_UPDATE) {
  396. p54spi_int_ack(priv, SPI_HOST_INT_UPDATE);
  397. ret = p54spi_rx(priv);
  398. if (ret < 0)
  399. goto out;
  400. }
  401. if (ints & SPI_HOST_INT_SW_UPDATE) {
  402. p54spi_int_ack(priv, SPI_HOST_INT_SW_UPDATE);
  403. ret = p54spi_rx(priv);
  404. if (ret < 0)
  405. goto out;
  406. }
  407. ret = p54spi_wq_tx(priv);
  408. out:
  409. mutex_unlock(&priv->mutex);
  410. }
  411. static int p54spi_op_start(struct ieee80211_hw *dev)
  412. {
  413. struct p54s_priv *priv = dev->priv;
  414. unsigned long timeout;
  415. int ret = 0;
  416. if (mutex_lock_interruptible(&priv->mutex)) {
  417. ret = -EINTR;
  418. goto out;
  419. }
  420. priv->fw_state = FW_STATE_BOOTING;
  421. p54spi_power_on(priv);
  422. ret = p54spi_upload_firmware(dev);
  423. if (ret < 0) {
  424. p54spi_power_off(priv);
  425. goto out_unlock;
  426. }
  427. mutex_unlock(&priv->mutex);
  428. timeout = msecs_to_jiffies(2000);
  429. timeout = wait_for_completion_interruptible_timeout(&priv->fw_comp,
  430. timeout);
  431. if (!timeout) {
  432. dev_err(&priv->spi->dev, "firmware boot failed");
  433. p54spi_power_off(priv);
  434. ret = -1;
  435. goto out;
  436. }
  437. if (mutex_lock_interruptible(&priv->mutex)) {
  438. ret = -EINTR;
  439. p54spi_power_off(priv);
  440. goto out;
  441. }
  442. WARN_ON(priv->fw_state != FW_STATE_READY);
  443. out_unlock:
  444. mutex_unlock(&priv->mutex);
  445. out:
  446. return ret;
  447. }
  448. static void p54spi_op_stop(struct ieee80211_hw *dev)
  449. {
  450. struct p54s_priv *priv = dev->priv;
  451. unsigned long flags;
  452. mutex_lock(&priv->mutex);
  453. WARN_ON(priv->fw_state != FW_STATE_READY);
  454. p54spi_power_off(priv);
  455. spin_lock_irqsave(&priv->tx_lock, flags);
  456. INIT_LIST_HEAD(&priv->tx_pending);
  457. spin_unlock_irqrestore(&priv->tx_lock, flags);
  458. priv->fw_state = FW_STATE_OFF;
  459. mutex_unlock(&priv->mutex);
  460. cancel_work_sync(&priv->work);
  461. }
  462. static int p54spi_probe(struct spi_device *spi)
  463. {
  464. struct p54s_priv *priv = NULL;
  465. struct ieee80211_hw *hw;
  466. int ret = -EINVAL;
  467. hw = p54_init_common(sizeof(*priv));
  468. if (!hw) {
  469. dev_err(&spi->dev, "could not alloc ieee80211_hw");
  470. return -ENOMEM;
  471. }
  472. priv = hw->priv;
  473. priv->hw = hw;
  474. spi_set_drvdata(spi, priv);
  475. priv->spi = spi;
  476. spi->bits_per_word = 16;
  477. spi->max_speed_hz = 24000000;
  478. ret = spi_setup(spi);
  479. if (ret < 0) {
  480. dev_err(&priv->spi->dev, "spi_setup failed");
  481. goto err_free;
  482. }
  483. ret = gpio_request(p54spi_gpio_power, "p54spi power");
  484. if (ret < 0) {
  485. dev_err(&priv->spi->dev, "power GPIO request failed: %d", ret);
  486. goto err_free;
  487. }
  488. ret = gpio_request(p54spi_gpio_irq, "p54spi irq");
  489. if (ret < 0) {
  490. dev_err(&priv->spi->dev, "irq GPIO request failed: %d", ret);
  491. goto err_free_gpio_power;
  492. }
  493. gpio_direction_output(p54spi_gpio_power, 0);
  494. gpio_direction_input(p54spi_gpio_irq);
  495. ret = request_irq(gpio_to_irq(p54spi_gpio_irq),
  496. p54spi_interrupt, 0, "p54spi",
  497. priv->spi);
  498. if (ret < 0) {
  499. dev_err(&priv->spi->dev, "request_irq() failed");
  500. goto err_free_gpio_irq;
  501. }
  502. irq_set_irq_type(gpio_to_irq(p54spi_gpio_irq), IRQ_TYPE_EDGE_RISING);
  503. disable_irq(gpio_to_irq(p54spi_gpio_irq));
  504. INIT_WORK(&priv->work, p54spi_work);
  505. init_completion(&priv->fw_comp);
  506. INIT_LIST_HEAD(&priv->tx_pending);
  507. mutex_init(&priv->mutex);
  508. spin_lock_init(&priv->tx_lock);
  509. SET_IEEE80211_DEV(hw, &spi->dev);
  510. priv->common.open = p54spi_op_start;
  511. priv->common.stop = p54spi_op_stop;
  512. priv->common.tx = p54spi_op_tx;
  513. ret = p54spi_request_firmware(hw);
  514. if (ret < 0)
  515. goto err_free_common;
  516. ret = p54spi_request_eeprom(hw);
  517. if (ret)
  518. goto err_free_common;
  519. ret = p54_register_common(hw, &priv->spi->dev);
  520. if (ret)
  521. goto err_free_common;
  522. return 0;
  523. err_free_common:
  524. release_firmware(priv->firmware);
  525. free_irq(gpio_to_irq(p54spi_gpio_irq), spi);
  526. err_free_gpio_irq:
  527. gpio_free(p54spi_gpio_irq);
  528. err_free_gpio_power:
  529. gpio_free(p54spi_gpio_power);
  530. err_free:
  531. p54_free_common(priv->hw);
  532. return ret;
  533. }
  534. static void p54spi_remove(struct spi_device *spi)
  535. {
  536. struct p54s_priv *priv = spi_get_drvdata(spi);
  537. p54_unregister_common(priv->hw);
  538. free_irq(gpio_to_irq(p54spi_gpio_irq), spi);
  539. gpio_free(p54spi_gpio_power);
  540. gpio_free(p54spi_gpio_irq);
  541. release_firmware(priv->firmware);
  542. mutex_destroy(&priv->mutex);
  543. p54_free_common(priv->hw);
  544. }
  545. static struct spi_driver p54spi_driver = {
  546. .driver = {
  547. .name = "p54spi",
  548. },
  549. .probe = p54spi_probe,
  550. .remove = p54spi_remove,
  551. };
  552. module_spi_driver(p54spi_driver);
  553. MODULE_LICENSE("GPL");
  554. MODULE_AUTHOR("Christian Lamparter <[email protected]>");
  555. MODULE_ALIAS("spi:cx3110x");
  556. MODULE_ALIAS("spi:p54spi");
  557. MODULE_ALIAS("spi:stlc45xx");