fwio.c 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Firmware I/O code for mac80211 Prism54 drivers
  4. *
  5. * Copyright (c) 2006, Michael Wu <[email protected]>
  6. * Copyright (c) 2007-2009, Christian Lamparter <[email protected]>
  7. * Copyright 2008, Johannes Berg <[email protected]>
  8. *
  9. * Based on:
  10. * - the islsm (softmac prism54) driver, which is:
  11. * Copyright 2004-2006 Jean-Baptiste Note <[email protected]>, et al.
  12. * - stlc45xx driver
  13. * Copyright (C) 2008 Nokia Corporation and/or its subsidiary(-ies).
  14. */
  15. #include <linux/slab.h>
  16. #include <linux/firmware.h>
  17. #include <linux/etherdevice.h>
  18. #include <linux/export.h>
  19. #include <net/mac80211.h>
  20. #include "p54.h"
  21. #include "eeprom.h"
  22. #include "lmac.h"
  23. int p54_parse_firmware(struct ieee80211_hw *dev, const struct firmware *fw)
  24. {
  25. struct p54_common *priv = dev->priv;
  26. struct exp_if *exp_if;
  27. struct bootrec *bootrec;
  28. u32 *data = (u32 *)fw->data;
  29. u32 *end_data = (u32 *)fw->data + (fw->size >> 2);
  30. u8 *fw_version = NULL;
  31. size_t len;
  32. int i;
  33. int maxlen;
  34. if (priv->rx_start)
  35. return 0;
  36. while (data < end_data && *data)
  37. data++;
  38. while (data < end_data && !*data)
  39. data++;
  40. bootrec = (struct bootrec *) data;
  41. while (bootrec->data <= end_data && (bootrec->data +
  42. (len = le32_to_cpu(bootrec->len))) <= end_data) {
  43. u32 code = le32_to_cpu(bootrec->code);
  44. switch (code) {
  45. case BR_CODE_COMPONENT_ID:
  46. priv->fw_interface = be32_to_cpup((__be32 *)
  47. bootrec->data);
  48. switch (priv->fw_interface) {
  49. case FW_LM86:
  50. case FW_LM20:
  51. case FW_LM87: {
  52. char *iftype = (char *)bootrec->data;
  53. wiphy_info(priv->hw->wiphy,
  54. "p54 detected a LM%c%c firmware\n",
  55. iftype[2], iftype[3]);
  56. break;
  57. }
  58. case FW_FMAC:
  59. default:
  60. wiphy_err(priv->hw->wiphy,
  61. "unsupported firmware\n");
  62. return -ENODEV;
  63. }
  64. break;
  65. case BR_CODE_COMPONENT_VERSION:
  66. /* 24 bytes should be enough for all firmwares */
  67. if (strnlen((unsigned char *) bootrec->data, 24) < 24)
  68. fw_version = (unsigned char *) bootrec->data;
  69. break;
  70. case BR_CODE_DESCR: {
  71. struct bootrec_desc *desc =
  72. (struct bootrec_desc *)bootrec->data;
  73. priv->rx_start = le32_to_cpu(desc->rx_start);
  74. /* FIXME add sanity checking */
  75. priv->rx_end = le32_to_cpu(desc->rx_end) - 0x3500;
  76. priv->headroom = desc->headroom;
  77. priv->tailroom = desc->tailroom;
  78. priv->privacy_caps = desc->privacy_caps;
  79. priv->rx_keycache_size = desc->rx_keycache_size;
  80. if (le32_to_cpu(bootrec->len) == 11)
  81. priv->rx_mtu = le16_to_cpu(desc->rx_mtu);
  82. else
  83. priv->rx_mtu = (size_t)
  84. 0x620 - priv->tx_hdr_len;
  85. maxlen = priv->tx_hdr_len + /* USB devices */
  86. sizeof(struct p54_rx_data) +
  87. 4 + /* rx alignment */
  88. IEEE80211_MAX_FRAG_THRESHOLD;
  89. if (priv->rx_mtu > maxlen && PAGE_SIZE == 4096) {
  90. printk(KERN_INFO "p54: rx_mtu reduced from %d "
  91. "to %d\n", priv->rx_mtu, maxlen);
  92. priv->rx_mtu = maxlen;
  93. }
  94. break;
  95. }
  96. case BR_CODE_EXPOSED_IF:
  97. exp_if = (struct exp_if *) bootrec->data;
  98. for (i = 0; i < (len * sizeof(*exp_if) / 4); i++)
  99. if (exp_if[i].if_id == cpu_to_le16(IF_ID_LMAC))
  100. priv->fw_var = le16_to_cpu(exp_if[i].variant);
  101. break;
  102. case BR_CODE_DEPENDENT_IF:
  103. break;
  104. case BR_CODE_END_OF_BRA:
  105. case LEGACY_BR_CODE_END_OF_BRA:
  106. end_data = NULL;
  107. break;
  108. default:
  109. break;
  110. }
  111. bootrec = (struct bootrec *)&bootrec->data[len];
  112. }
  113. if (fw_version) {
  114. wiphy_info(priv->hw->wiphy,
  115. "FW rev %s - Softmac protocol %x.%x\n",
  116. fw_version, priv->fw_var >> 8, priv->fw_var & 0xff);
  117. snprintf(dev->wiphy->fw_version, sizeof(dev->wiphy->fw_version),
  118. "%s - %x.%x", fw_version,
  119. priv->fw_var >> 8, priv->fw_var & 0xff);
  120. }
  121. if (priv->fw_var < 0x500)
  122. wiphy_info(priv->hw->wiphy,
  123. "you are using an obsolete firmware. "
  124. "visit http://wireless.wiki.kernel.org/en/users/Drivers/p54 "
  125. "and grab one for \"kernel >= 2.6.28\"!\n");
  126. if (priv->fw_var >= 0x300) {
  127. /* Firmware supports QoS, use it! */
  128. if (priv->fw_var >= 0x500) {
  129. priv->tx_stats[P54_QUEUE_AC_VO].limit = 16;
  130. priv->tx_stats[P54_QUEUE_AC_VI].limit = 16;
  131. priv->tx_stats[P54_QUEUE_AC_BE].limit = 16;
  132. priv->tx_stats[P54_QUEUE_AC_BK].limit = 16;
  133. } else {
  134. priv->tx_stats[P54_QUEUE_AC_VO].limit = 3;
  135. priv->tx_stats[P54_QUEUE_AC_VI].limit = 4;
  136. priv->tx_stats[P54_QUEUE_AC_BE].limit = 3;
  137. priv->tx_stats[P54_QUEUE_AC_BK].limit = 2;
  138. }
  139. priv->hw->queues = P54_QUEUE_AC_NUM;
  140. }
  141. wiphy_info(priv->hw->wiphy,
  142. "cryptographic accelerator WEP:%s, TKIP:%s, CCMP:%s\n",
  143. (priv->privacy_caps & BR_DESC_PRIV_CAP_WEP) ? "YES" : "no",
  144. (priv->privacy_caps &
  145. (BR_DESC_PRIV_CAP_TKIP | BR_DESC_PRIV_CAP_MICHAEL))
  146. ? "YES" : "no",
  147. (priv->privacy_caps & BR_DESC_PRIV_CAP_AESCCMP)
  148. ? "YES" : "no");
  149. if (priv->rx_keycache_size) {
  150. /*
  151. * NOTE:
  152. *
  153. * The firmware provides at most 255 (0 - 254) slots
  154. * for keys which are then used to offload decryption.
  155. * As a result the 255 entry (aka 0xff) can be used
  156. * safely by the driver to mark keys that didn't fit
  157. * into the full cache. This trick saves us from
  158. * keeping a extra list for uploaded keys.
  159. */
  160. priv->used_rxkeys = bitmap_zalloc(priv->rx_keycache_size,
  161. GFP_KERNEL);
  162. if (!priv->used_rxkeys)
  163. return -ENOMEM;
  164. }
  165. return 0;
  166. }
  167. EXPORT_SYMBOL_GPL(p54_parse_firmware);
  168. static struct sk_buff *p54_alloc_skb(struct p54_common *priv, u16 hdr_flags,
  169. u16 payload_len, u16 type, gfp_t memflags)
  170. {
  171. struct p54_hdr *hdr;
  172. struct sk_buff *skb;
  173. size_t frame_len = sizeof(*hdr) + payload_len;
  174. if (frame_len > P54_MAX_CTRL_FRAME_LEN)
  175. return NULL;
  176. if (unlikely(skb_queue_len(&priv->tx_pending) > 64))
  177. return NULL;
  178. skb = __dev_alloc_skb(priv->tx_hdr_len + frame_len, memflags);
  179. if (!skb)
  180. return NULL;
  181. skb_reserve(skb, priv->tx_hdr_len);
  182. hdr = skb_put(skb, sizeof(*hdr));
  183. hdr->flags = cpu_to_le16(hdr_flags);
  184. hdr->len = cpu_to_le16(payload_len);
  185. hdr->type = cpu_to_le16(type);
  186. hdr->tries = hdr->rts_tries = 0;
  187. return skb;
  188. }
  189. int p54_download_eeprom(struct p54_common *priv, void *buf,
  190. u16 offset, u16 len)
  191. {
  192. struct p54_eeprom_lm86 *eeprom_hdr;
  193. struct sk_buff *skb;
  194. size_t eeprom_hdr_size;
  195. int ret = 0;
  196. long timeout;
  197. if (priv->fw_var >= 0x509)
  198. eeprom_hdr_size = sizeof(*eeprom_hdr);
  199. else
  200. eeprom_hdr_size = 0x4;
  201. skb = p54_alloc_skb(priv, P54_HDR_FLAG_CONTROL, eeprom_hdr_size +
  202. len, P54_CONTROL_TYPE_EEPROM_READBACK,
  203. GFP_KERNEL);
  204. if (unlikely(!skb))
  205. return -ENOMEM;
  206. mutex_lock(&priv->eeprom_mutex);
  207. priv->eeprom = buf;
  208. eeprom_hdr = skb_put(skb, eeprom_hdr_size + len);
  209. if (priv->fw_var < 0x509) {
  210. eeprom_hdr->v1.offset = cpu_to_le16(offset);
  211. eeprom_hdr->v1.len = cpu_to_le16(len);
  212. } else {
  213. eeprom_hdr->v2.offset = cpu_to_le32(offset);
  214. eeprom_hdr->v2.len = cpu_to_le16(len);
  215. eeprom_hdr->v2.magic2 = 0xf;
  216. memcpy(eeprom_hdr->v2.magic, (const char *)"LOCK", 4);
  217. }
  218. p54_tx(priv, skb);
  219. timeout = wait_for_completion_interruptible_timeout(
  220. &priv->eeprom_comp, HZ);
  221. if (timeout <= 0) {
  222. wiphy_err(priv->hw->wiphy,
  223. "device does not respond or signal received!\n");
  224. ret = -EBUSY;
  225. }
  226. priv->eeprom = NULL;
  227. mutex_unlock(&priv->eeprom_mutex);
  228. return ret;
  229. }
  230. int p54_update_beacon_tim(struct p54_common *priv, u16 aid, bool set)
  231. {
  232. struct sk_buff *skb;
  233. struct p54_tim *tim;
  234. skb = p54_alloc_skb(priv, P54_HDR_FLAG_CONTROL_OPSET, sizeof(*tim),
  235. P54_CONTROL_TYPE_TIM, GFP_ATOMIC);
  236. if (unlikely(!skb))
  237. return -ENOMEM;
  238. tim = skb_put(skb, sizeof(*tim));
  239. tim->count = 1;
  240. tim->entry[0] = cpu_to_le16(set ? (aid | 0x8000) : aid);
  241. p54_tx(priv, skb);
  242. return 0;
  243. }
  244. int p54_sta_unlock(struct p54_common *priv, u8 *addr)
  245. {
  246. struct sk_buff *skb;
  247. struct p54_sta_unlock *sta;
  248. skb = p54_alloc_skb(priv, P54_HDR_FLAG_CONTROL_OPSET, sizeof(*sta),
  249. P54_CONTROL_TYPE_PSM_STA_UNLOCK, GFP_ATOMIC);
  250. if (unlikely(!skb))
  251. return -ENOMEM;
  252. sta = skb_put(skb, sizeof(*sta));
  253. memcpy(sta->addr, addr, ETH_ALEN);
  254. p54_tx(priv, skb);
  255. return 0;
  256. }
  257. int p54_tx_cancel(struct p54_common *priv, __le32 req_id)
  258. {
  259. struct sk_buff *skb;
  260. struct p54_txcancel *cancel;
  261. u32 _req_id = le32_to_cpu(req_id);
  262. if (unlikely(_req_id < priv->rx_start || _req_id > priv->rx_end))
  263. return -EINVAL;
  264. skb = p54_alloc_skb(priv, P54_HDR_FLAG_CONTROL_OPSET, sizeof(*cancel),
  265. P54_CONTROL_TYPE_TXCANCEL, GFP_ATOMIC);
  266. if (unlikely(!skb))
  267. return -ENOMEM;
  268. cancel = skb_put(skb, sizeof(*cancel));
  269. cancel->req_id = req_id;
  270. p54_tx(priv, skb);
  271. return 0;
  272. }
  273. int p54_setup_mac(struct p54_common *priv)
  274. {
  275. struct sk_buff *skb;
  276. struct p54_setup_mac *setup;
  277. u16 mode;
  278. skb = p54_alloc_skb(priv, P54_HDR_FLAG_CONTROL_OPSET, sizeof(*setup),
  279. P54_CONTROL_TYPE_SETUP, GFP_ATOMIC);
  280. if (!skb)
  281. return -ENOMEM;
  282. setup = skb_put(skb, sizeof(*setup));
  283. if (!(priv->hw->conf.flags & IEEE80211_CONF_IDLE)) {
  284. switch (priv->mode) {
  285. case NL80211_IFTYPE_STATION:
  286. mode = P54_FILTER_TYPE_STATION;
  287. break;
  288. case NL80211_IFTYPE_AP:
  289. mode = P54_FILTER_TYPE_AP;
  290. break;
  291. case NL80211_IFTYPE_ADHOC:
  292. case NL80211_IFTYPE_MESH_POINT:
  293. mode = P54_FILTER_TYPE_IBSS;
  294. break;
  295. case NL80211_IFTYPE_MONITOR:
  296. mode = P54_FILTER_TYPE_PROMISCUOUS;
  297. break;
  298. default:
  299. mode = P54_FILTER_TYPE_HIBERNATE;
  300. break;
  301. }
  302. /*
  303. * "TRANSPARENT and PROMISCUOUS are mutually exclusive"
  304. * STSW45X0C LMAC API - page 12
  305. */
  306. if (priv->filter_flags & FIF_OTHER_BSS &&
  307. (mode != P54_FILTER_TYPE_PROMISCUOUS))
  308. mode |= P54_FILTER_TYPE_TRANSPARENT;
  309. } else {
  310. mode = P54_FILTER_TYPE_HIBERNATE;
  311. }
  312. setup->mac_mode = cpu_to_le16(mode);
  313. memcpy(setup->mac_addr, priv->mac_addr, ETH_ALEN);
  314. memcpy(setup->bssid, priv->bssid, ETH_ALEN);
  315. setup->rx_antenna = 2 & priv->rx_diversity_mask; /* automatic */
  316. setup->rx_align = 0;
  317. if (priv->fw_var < 0x500) {
  318. setup->v1.basic_rate_mask = cpu_to_le32(priv->basic_rate_mask);
  319. memset(setup->v1.rts_rates, 0, 8);
  320. setup->v1.rx_addr = cpu_to_le32(priv->rx_end);
  321. setup->v1.max_rx = cpu_to_le16(priv->rx_mtu);
  322. setup->v1.rxhw = cpu_to_le16(priv->rxhw);
  323. setup->v1.wakeup_timer = cpu_to_le16(priv->wakeup_timer);
  324. setup->v1.unalloc0 = cpu_to_le16(0);
  325. } else {
  326. setup->v2.rx_addr = cpu_to_le32(priv->rx_end);
  327. setup->v2.max_rx = cpu_to_le16(priv->rx_mtu);
  328. setup->v2.rxhw = cpu_to_le16(priv->rxhw);
  329. setup->v2.timer = cpu_to_le16(priv->wakeup_timer);
  330. setup->v2.truncate = cpu_to_le16(48896);
  331. setup->v2.basic_rate_mask = cpu_to_le32(priv->basic_rate_mask);
  332. setup->v2.sbss_offset = 0;
  333. setup->v2.mcast_window = 0;
  334. setup->v2.rx_rssi_threshold = 0;
  335. setup->v2.rx_ed_threshold = 0;
  336. setup->v2.ref_clock = cpu_to_le32(644245094);
  337. setup->v2.lpf_bandwidth = cpu_to_le16(65535);
  338. setup->v2.osc_start_delay = cpu_to_le16(65535);
  339. }
  340. p54_tx(priv, skb);
  341. priv->phy_idle = mode == P54_FILTER_TYPE_HIBERNATE;
  342. return 0;
  343. }
  344. int p54_scan(struct p54_common *priv, u16 mode, u16 dwell)
  345. {
  346. struct sk_buff *skb;
  347. struct p54_hdr *hdr;
  348. struct p54_scan_head *head;
  349. struct p54_iq_autocal_entry *iq_autocal;
  350. union p54_scan_body_union *body;
  351. struct p54_scan_tail_rate *rate;
  352. struct pda_rssi_cal_entry *rssi;
  353. struct p54_rssi_db_entry *rssi_data;
  354. unsigned int i;
  355. void *entry;
  356. __le16 freq = cpu_to_le16(priv->hw->conf.chandef.chan->center_freq);
  357. skb = p54_alloc_skb(priv, P54_HDR_FLAG_CONTROL_OPSET, sizeof(*head) +
  358. 2 + sizeof(*iq_autocal) + sizeof(*body) +
  359. sizeof(*rate) + 2 * sizeof(*rssi),
  360. P54_CONTROL_TYPE_SCAN, GFP_ATOMIC);
  361. if (!skb)
  362. return -ENOMEM;
  363. head = skb_put(skb, sizeof(*head));
  364. memset(head->scan_params, 0, sizeof(head->scan_params));
  365. head->mode = cpu_to_le16(mode);
  366. head->dwell = cpu_to_le16(dwell);
  367. head->freq = freq;
  368. if (priv->rxhw == PDR_SYNTH_FRONTEND_LONGBOW) {
  369. __le16 *pa_power_points = skb_put(skb, 2);
  370. *pa_power_points = cpu_to_le16(0x0c);
  371. }
  372. iq_autocal = skb_put(skb, sizeof(*iq_autocal));
  373. for (i = 0; i < priv->iq_autocal_len; i++) {
  374. if (priv->iq_autocal[i].freq != freq)
  375. continue;
  376. memcpy(iq_autocal, &priv->iq_autocal[i].params,
  377. sizeof(struct p54_iq_autocal_entry));
  378. break;
  379. }
  380. if (i == priv->iq_autocal_len)
  381. goto err;
  382. if (priv->rxhw == PDR_SYNTH_FRONTEND_LONGBOW)
  383. body = skb_put(skb, sizeof(body->longbow));
  384. else
  385. body = skb_put(skb, sizeof(body->normal));
  386. for (i = 0; i < priv->output_limit->entries; i++) {
  387. __le16 *entry_freq = (void *) (priv->output_limit->data +
  388. priv->output_limit->entry_size * i);
  389. if (*entry_freq != freq)
  390. continue;
  391. if (priv->rxhw == PDR_SYNTH_FRONTEND_LONGBOW) {
  392. memcpy(&body->longbow.power_limits,
  393. (void *) entry_freq + sizeof(__le16),
  394. priv->output_limit->entry_size);
  395. } else {
  396. struct pda_channel_output_limit *limits =
  397. (void *) entry_freq;
  398. body->normal.val_barker = 0x38;
  399. body->normal.val_bpsk = body->normal.dup_bpsk =
  400. limits->val_bpsk;
  401. body->normal.val_qpsk = body->normal.dup_qpsk =
  402. limits->val_qpsk;
  403. body->normal.val_16qam = body->normal.dup_16qam =
  404. limits->val_16qam;
  405. body->normal.val_64qam = body->normal.dup_64qam =
  406. limits->val_64qam;
  407. }
  408. break;
  409. }
  410. if (i == priv->output_limit->entries)
  411. goto err;
  412. entry = (void *)(priv->curve_data->data + priv->curve_data->offset);
  413. for (i = 0; i < priv->curve_data->entries; i++) {
  414. if (*((__le16 *)entry) != freq) {
  415. entry += priv->curve_data->entry_size;
  416. continue;
  417. }
  418. if (priv->rxhw == PDR_SYNTH_FRONTEND_LONGBOW) {
  419. memcpy(&body->longbow.curve_data,
  420. entry + sizeof(__le16),
  421. priv->curve_data->entry_size);
  422. } else {
  423. struct p54_scan_body *chan = &body->normal;
  424. struct pda_pa_curve_data *curve_data =
  425. (void *) priv->curve_data->data;
  426. entry += sizeof(__le16);
  427. chan->pa_points_per_curve = 8;
  428. memset(chan->curve_data, 0, sizeof(chan->curve_data));
  429. memcpy(chan->curve_data, entry,
  430. sizeof(struct p54_pa_curve_data_sample) *
  431. min((u8)8, curve_data->points_per_channel));
  432. }
  433. break;
  434. }
  435. if (i == priv->curve_data->entries)
  436. goto err;
  437. if ((priv->fw_var >= 0x500) && (priv->fw_var < 0x509)) {
  438. rate = skb_put(skb, sizeof(*rate));
  439. rate->basic_rate_mask = cpu_to_le32(priv->basic_rate_mask);
  440. for (i = 0; i < sizeof(rate->rts_rates); i++)
  441. rate->rts_rates[i] = i;
  442. }
  443. rssi = skb_put(skb, sizeof(*rssi));
  444. rssi_data = p54_rssi_find(priv, le16_to_cpu(freq));
  445. rssi->mul = cpu_to_le16(rssi_data->mul);
  446. rssi->add = cpu_to_le16(rssi_data->add);
  447. if (priv->rxhw == PDR_SYNTH_FRONTEND_LONGBOW) {
  448. /* Longbow frontend needs ever more */
  449. rssi = skb_put(skb, sizeof(*rssi));
  450. rssi->mul = cpu_to_le16(rssi_data->longbow_unkn);
  451. rssi->add = cpu_to_le16(rssi_data->longbow_unk2);
  452. }
  453. if (priv->fw_var >= 0x509) {
  454. rate = skb_put(skb, sizeof(*rate));
  455. rate->basic_rate_mask = cpu_to_le32(priv->basic_rate_mask);
  456. for (i = 0; i < sizeof(rate->rts_rates); i++)
  457. rate->rts_rates[i] = i;
  458. }
  459. hdr = (struct p54_hdr *) skb->data;
  460. hdr->len = cpu_to_le16(skb->len - sizeof(*hdr));
  461. p54_tx(priv, skb);
  462. priv->cur_rssi = rssi_data;
  463. return 0;
  464. err:
  465. wiphy_err(priv->hw->wiphy, "frequency change to channel %d failed.\n",
  466. ieee80211_frequency_to_channel(
  467. priv->hw->conf.chandef.chan->center_freq));
  468. dev_kfree_skb_any(skb);
  469. return -EINVAL;
  470. }
  471. int p54_set_leds(struct p54_common *priv)
  472. {
  473. struct sk_buff *skb;
  474. struct p54_led *led;
  475. skb = p54_alloc_skb(priv, P54_HDR_FLAG_CONTROL_OPSET, sizeof(*led),
  476. P54_CONTROL_TYPE_LED, GFP_ATOMIC);
  477. if (unlikely(!skb))
  478. return -ENOMEM;
  479. led = skb_put(skb, sizeof(*led));
  480. led->flags = cpu_to_le16(0x0003);
  481. led->mask[0] = led->mask[1] = cpu_to_le16(priv->softled_state);
  482. led->delay[0] = cpu_to_le16(1);
  483. led->delay[1] = cpu_to_le16(0);
  484. p54_tx(priv, skb);
  485. return 0;
  486. }
  487. int p54_set_edcf(struct p54_common *priv)
  488. {
  489. struct sk_buff *skb;
  490. struct p54_edcf *edcf;
  491. u8 rtd;
  492. skb = p54_alloc_skb(priv, P54_HDR_FLAG_CONTROL_OPSET, sizeof(*edcf),
  493. P54_CONTROL_TYPE_DCFINIT, GFP_ATOMIC);
  494. if (unlikely(!skb))
  495. return -ENOMEM;
  496. edcf = skb_put(skb, sizeof(*edcf));
  497. if (priv->use_short_slot) {
  498. edcf->slottime = 9;
  499. edcf->sifs = 0x10;
  500. edcf->eofpad = 0x00;
  501. } else {
  502. edcf->slottime = 20;
  503. edcf->sifs = 0x0a;
  504. edcf->eofpad = 0x06;
  505. }
  506. /*
  507. * calculate the extra round trip delay according to the
  508. * formula from 802.11-2007 17.3.8.6.
  509. */
  510. rtd = 3 * priv->coverage_class;
  511. edcf->slottime += rtd;
  512. edcf->round_trip_delay = cpu_to_le16(rtd);
  513. /* (see prism54/isl_oid.h for further details) */
  514. edcf->frameburst = cpu_to_le16(0);
  515. edcf->flags = 0;
  516. memset(edcf->mapping, 0, sizeof(edcf->mapping));
  517. memcpy(edcf->queue, priv->qos_params, sizeof(edcf->queue));
  518. p54_tx(priv, skb);
  519. return 0;
  520. }
  521. int p54_set_ps(struct p54_common *priv)
  522. {
  523. struct sk_buff *skb;
  524. struct p54_psm *psm;
  525. unsigned int i;
  526. u16 mode;
  527. if (priv->hw->conf.flags & IEEE80211_CONF_PS &&
  528. !priv->powersave_override)
  529. mode = P54_PSM | P54_PSM_BEACON_TIMEOUT | P54_PSM_DTIM |
  530. P54_PSM_CHECKSUM | P54_PSM_MCBC;
  531. else
  532. mode = P54_PSM_CAM;
  533. skb = p54_alloc_skb(priv, P54_HDR_FLAG_CONTROL_OPSET, sizeof(*psm),
  534. P54_CONTROL_TYPE_PSM, GFP_ATOMIC);
  535. if (!skb)
  536. return -ENOMEM;
  537. psm = skb_put(skb, sizeof(*psm));
  538. psm->mode = cpu_to_le16(mode);
  539. psm->aid = cpu_to_le16(priv->aid);
  540. for (i = 0; i < ARRAY_SIZE(psm->intervals); i++) {
  541. psm->intervals[i].interval =
  542. cpu_to_le16(priv->hw->conf.listen_interval);
  543. psm->intervals[i].periods = cpu_to_le16(1);
  544. }
  545. psm->beacon_rssi_skip_max = 200;
  546. psm->rssi_delta_threshold = 0;
  547. psm->nr = 1;
  548. psm->exclude[0] = WLAN_EID_TIM;
  549. p54_tx(priv, skb);
  550. priv->phy_ps = mode != P54_PSM_CAM;
  551. return 0;
  552. }
  553. int p54_init_xbow_synth(struct p54_common *priv)
  554. {
  555. struct sk_buff *skb;
  556. struct p54_xbow_synth *xbow;
  557. skb = p54_alloc_skb(priv, P54_HDR_FLAG_CONTROL_OPSET, sizeof(*xbow),
  558. P54_CONTROL_TYPE_XBOW_SYNTH_CFG, GFP_KERNEL);
  559. if (unlikely(!skb))
  560. return -ENOMEM;
  561. xbow = skb_put(skb, sizeof(*xbow));
  562. xbow->magic1 = cpu_to_le16(0x1);
  563. xbow->magic2 = cpu_to_le16(0x2);
  564. xbow->freq = cpu_to_le16(5390);
  565. memset(xbow->padding, 0, sizeof(xbow->padding));
  566. p54_tx(priv, skb);
  567. return 0;
  568. }
  569. int p54_upload_key(struct p54_common *priv, u8 algo, int slot, u8 idx, u8 len,
  570. u8 *addr, u8* key)
  571. {
  572. struct sk_buff *skb;
  573. struct p54_keycache *rxkey;
  574. skb = p54_alloc_skb(priv, P54_HDR_FLAG_CONTROL_OPSET, sizeof(*rxkey),
  575. P54_CONTROL_TYPE_RX_KEYCACHE, GFP_KERNEL);
  576. if (unlikely(!skb))
  577. return -ENOMEM;
  578. rxkey = skb_put(skb, sizeof(*rxkey));
  579. rxkey->entry = slot;
  580. rxkey->key_id = idx;
  581. rxkey->key_type = algo;
  582. if (addr)
  583. memcpy(rxkey->mac, addr, ETH_ALEN);
  584. else
  585. eth_broadcast_addr(rxkey->mac);
  586. switch (algo) {
  587. case P54_CRYPTO_WEP:
  588. case P54_CRYPTO_AESCCMP:
  589. rxkey->key_len = min_t(u8, 16, len);
  590. memcpy(rxkey->key, key, rxkey->key_len);
  591. break;
  592. case P54_CRYPTO_TKIPMICHAEL:
  593. rxkey->key_len = 24;
  594. memcpy(rxkey->key, key, 16);
  595. memcpy(&(rxkey->key[16]), &(key
  596. [NL80211_TKIP_DATA_OFFSET_RX_MIC_KEY]), 8);
  597. break;
  598. case P54_CRYPTO_NONE:
  599. rxkey->key_len = 0;
  600. memset(rxkey->key, 0, sizeof(rxkey->key));
  601. break;
  602. default:
  603. wiphy_err(priv->hw->wiphy,
  604. "invalid cryptographic algorithm: %d\n", algo);
  605. dev_kfree_skb(skb);
  606. return -EINVAL;
  607. }
  608. p54_tx(priv, skb);
  609. return 0;
  610. }
  611. int p54_fetch_statistics(struct p54_common *priv)
  612. {
  613. struct ieee80211_tx_info *txinfo;
  614. struct p54_tx_info *p54info;
  615. struct sk_buff *skb;
  616. skb = p54_alloc_skb(priv, P54_HDR_FLAG_CONTROL,
  617. sizeof(struct p54_statistics),
  618. P54_CONTROL_TYPE_STAT_READBACK, GFP_KERNEL);
  619. if (!skb)
  620. return -ENOMEM;
  621. /*
  622. * The statistic feedback causes some extra headaches here, if it
  623. * is not to crash/corrupt the firmware data structures.
  624. *
  625. * Unlike all other Control Get OIDs we can not use helpers like
  626. * skb_put to reserve the space for the data we're requesting.
  627. * Instead the extra frame length -which will hold the results later-
  628. * will only be told to the p54_assign_address, so that following
  629. * frames won't be placed into the allegedly empty area.
  630. */
  631. txinfo = IEEE80211_SKB_CB(skb);
  632. p54info = (void *) txinfo->rate_driver_data;
  633. p54info->extra_len = sizeof(struct p54_statistics);
  634. p54_tx(priv, skb);
  635. return 0;
  636. }
  637. int p54_set_groupfilter(struct p54_common *priv)
  638. {
  639. struct p54_group_address_table *grp;
  640. struct sk_buff *skb;
  641. bool on = false;
  642. skb = p54_alloc_skb(priv, P54_HDR_FLAG_CONTROL_OPSET, sizeof(*grp),
  643. P54_CONTROL_TYPE_GROUP_ADDRESS_TABLE, GFP_KERNEL);
  644. if (!skb)
  645. return -ENOMEM;
  646. grp = skb_put(skb, sizeof(*grp));
  647. on = !(priv->filter_flags & FIF_ALLMULTI) &&
  648. (priv->mc_maclist_num > 0 &&
  649. priv->mc_maclist_num <= MC_FILTER_ADDRESS_NUM);
  650. if (on) {
  651. grp->filter_enable = cpu_to_le16(1);
  652. grp->num_address = cpu_to_le16(priv->mc_maclist_num);
  653. memcpy(grp->mac_list, priv->mc_maclist, sizeof(grp->mac_list));
  654. } else {
  655. grp->filter_enable = cpu_to_le16(0);
  656. grp->num_address = cpu_to_le16(0);
  657. memset(grp->mac_list, 0, sizeof(grp->mac_list));
  658. }
  659. p54_tx(priv, skb);
  660. return 0;
  661. }