iwl-csr.h 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641
  1. /* SPDX-License-Identifier: GPL-2.0 OR BSD-3-Clause */
  2. /*
  3. * Copyright (C) 2005-2014, 2018-2022 Intel Corporation
  4. * Copyright (C) 2013-2014 Intel Mobile Communications GmbH
  5. * Copyright (C) 2016 Intel Deutschland GmbH
  6. */
  7. #ifndef __iwl_csr_h__
  8. #define __iwl_csr_h__
  9. /*
  10. * CSR (control and status registers)
  11. *
  12. * CSR registers are mapped directly into PCI bus space, and are accessible
  13. * whenever platform supplies power to device, even when device is in
  14. * low power states due to driver-invoked device resets
  15. * (e.g. CSR_RESET_REG_FLAG_SW_RESET) or uCode-driven power-saving modes.
  16. *
  17. * Use iwl_write32() and iwl_read32() family to access these registers;
  18. * these provide simple PCI bus access, without waking up the MAC.
  19. * Do not use iwl_write_direct32() family for these registers;
  20. * no need to "grab nic access" via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ.
  21. * The MAC (uCode processor, etc.) does not need to be powered up for accessing
  22. * the CSR registers.
  23. *
  24. * NOTE: Device does need to be awake in order to read this memory
  25. * via CSR_EEPROM and CSR_OTP registers
  26. */
  27. #define CSR_BASE (0x000)
  28. #define CSR_HW_IF_CONFIG_REG (CSR_BASE+0x000) /* hardware interface config */
  29. #define CSR_INT_COALESCING (CSR_BASE+0x004) /* accum ints, 32-usec units */
  30. #define CSR_INT (CSR_BASE+0x008) /* host interrupt status/ack */
  31. #define CSR_INT_MASK (CSR_BASE+0x00c) /* host interrupt enable */
  32. #define CSR_FH_INT_STATUS (CSR_BASE+0x010) /* busmaster int status/ack*/
  33. #define CSR_GPIO_IN (CSR_BASE+0x018) /* read external chip pins */
  34. #define CSR_RESET (CSR_BASE+0x020) /* busmaster enable, NMI, etc*/
  35. #define CSR_GP_CNTRL (CSR_BASE+0x024)
  36. #define CSR_FUNC_SCRATCH (CSR_BASE+0x02c) /* Scratch register - used for FW dbg */
  37. /* 2nd byte of CSR_INT_COALESCING, not accessible via iwl_write32()! */
  38. #define CSR_INT_PERIODIC_REG (CSR_BASE+0x005)
  39. /*
  40. * Hardware revision info
  41. * Bit fields:
  42. * 31-16: Reserved
  43. * 15-4: Type of device: see CSR_HW_REV_TYPE_xxx definitions
  44. * 3-2: Revision step: 0 = A, 1 = B, 2 = C, 3 = D
  45. * 1-0: "Dash" (-) value, as in A-1, etc.
  46. */
  47. #define CSR_HW_REV (CSR_BASE+0x028)
  48. /*
  49. * RF ID revision info
  50. * Bit fields:
  51. * 31:24: Reserved (set to 0x0)
  52. * 23:12: Type
  53. * 11:8: Step (A - 0x0, B - 0x1, etc)
  54. * 7:4: Dash
  55. * 3:0: Flavor
  56. */
  57. #define CSR_HW_RF_ID (CSR_BASE+0x09c)
  58. /*
  59. * EEPROM and OTP (one-time-programmable) memory reads
  60. *
  61. * NOTE: Device must be awake, initialized via apm_ops.init(),
  62. * in order to read.
  63. */
  64. #define CSR_EEPROM_REG (CSR_BASE+0x02c)
  65. #define CSR_EEPROM_GP (CSR_BASE+0x030)
  66. #define CSR_OTP_GP_REG (CSR_BASE+0x034)
  67. #define CSR_GIO_REG (CSR_BASE+0x03C)
  68. #define CSR_GP_UCODE_REG (CSR_BASE+0x048)
  69. #define CSR_GP_DRIVER_REG (CSR_BASE+0x050)
  70. /*
  71. * UCODE-DRIVER GP (general purpose) mailbox registers.
  72. * SET/CLR registers set/clear bit(s) if "1" is written.
  73. */
  74. #define CSR_UCODE_DRV_GP1 (CSR_BASE+0x054)
  75. #define CSR_UCODE_DRV_GP1_SET (CSR_BASE+0x058)
  76. #define CSR_UCODE_DRV_GP1_CLR (CSR_BASE+0x05c)
  77. #define CSR_UCODE_DRV_GP2 (CSR_BASE+0x060)
  78. #define CSR_MBOX_SET_REG (CSR_BASE + 0x88)
  79. #define CSR_LED_REG (CSR_BASE+0x094)
  80. #define CSR_DRAM_INT_TBL_REG (CSR_BASE+0x0A0)
  81. #define CSR_MAC_SHADOW_REG_CTRL (CSR_BASE + 0x0A8) /* 6000 and up */
  82. #define CSR_MAC_SHADOW_REG_CTRL_RX_WAKE BIT(20)
  83. #define CSR_MAC_SHADOW_REG_CTL2 (CSR_BASE + 0x0AC)
  84. #define CSR_MAC_SHADOW_REG_CTL2_RX_WAKE 0xFFFF
  85. /* LTR control (since IWL_DEVICE_FAMILY_22000) */
  86. #define CSR_LTR_LONG_VAL_AD (CSR_BASE + 0x0D4)
  87. #define CSR_LTR_LONG_VAL_AD_NO_SNOOP_REQ 0x80000000
  88. #define CSR_LTR_LONG_VAL_AD_NO_SNOOP_SCALE 0x1c000000
  89. #define CSR_LTR_LONG_VAL_AD_NO_SNOOP_VAL 0x03ff0000
  90. #define CSR_LTR_LONG_VAL_AD_SNOOP_REQ 0x00008000
  91. #define CSR_LTR_LONG_VAL_AD_SNOOP_SCALE 0x00001c00
  92. #define CSR_LTR_LONG_VAL_AD_SNOOP_VAL 0x000003ff
  93. #define CSR_LTR_LONG_VAL_AD_SCALE_USEC 2
  94. /* GIO Chicken Bits (PCI Express bus link power management) */
  95. #define CSR_GIO_CHICKEN_BITS (CSR_BASE+0x100)
  96. #define CSR_IPC_SLEEP_CONTROL (CSR_BASE + 0x114)
  97. #define CSR_IPC_SLEEP_CONTROL_SUSPEND 0x3
  98. #define CSR_IPC_SLEEP_CONTROL_RESUME 0
  99. /* Doorbell - since Bz
  100. * connected to UREG_DOORBELL_TO_ISR6 (lower 16 bits only)
  101. */
  102. #define CSR_DOORBELL_VECTOR (CSR_BASE + 0x130)
  103. /* host chicken bits */
  104. #define CSR_HOST_CHICKEN (CSR_BASE + 0x204)
  105. #define CSR_HOST_CHICKEN_PM_IDLE_SRC_DIS_SB_PME BIT(19)
  106. /* Analog phase-lock-loop configuration */
  107. #define CSR_ANA_PLL_CFG (CSR_BASE+0x20c)
  108. /*
  109. * CSR HW resources monitor registers
  110. */
  111. #define CSR_MONITOR_CFG_REG (CSR_BASE+0x214)
  112. #define CSR_MONITOR_STATUS_REG (CSR_BASE+0x228)
  113. #define CSR_MONITOR_XTAL_RESOURCES (0x00000010)
  114. /*
  115. * CSR Hardware Revision Workaround Register. Indicates hardware rev;
  116. * "step" determines CCK backoff for txpower calculation.
  117. * See also CSR_HW_REV register.
  118. * Bit fields:
  119. * 3-2: 0 = A, 1 = B, 2 = C, 3 = D step
  120. * 1-0: "Dash" (-) value, as in C-1, etc.
  121. */
  122. #define CSR_HW_REV_WA_REG (CSR_BASE+0x22C)
  123. #define CSR_DBG_HPET_MEM_REG (CSR_BASE+0x240)
  124. #define CSR_DBG_LINK_PWR_MGMT_REG (CSR_BASE+0x250)
  125. /*
  126. * Scratch register initial configuration - this is set on init, and read
  127. * during a error FW error.
  128. */
  129. #define CSR_FUNC_SCRATCH_INIT_VALUE (0x01010101)
  130. /* Bits for CSR_HW_IF_CONFIG_REG */
  131. #define CSR_HW_IF_CONFIG_REG_MSK_MAC_STEP_DASH (0x0000000F)
  132. #define CSR_HW_IF_CONFIG_REG_BIT_MONITOR_SRAM (0x00000080)
  133. #define CSR_HW_IF_CONFIG_REG_MSK_BOARD_VER (0x000000C0)
  134. #define CSR_HW_IF_CONFIG_REG_BIT_MAC_SI (0x00000100)
  135. #define CSR_HW_IF_CONFIG_REG_BIT_RADIO_SI (0x00000200)
  136. #define CSR_HW_IF_CONFIG_REG_D3_DEBUG (0x00000200)
  137. #define CSR_HW_IF_CONFIG_REG_MSK_PHY_TYPE (0x00000C00)
  138. #define CSR_HW_IF_CONFIG_REG_MSK_PHY_DASH (0x00003000)
  139. #define CSR_HW_IF_CONFIG_REG_MSK_PHY_STEP (0x0000C000)
  140. #define CSR_HW_IF_CONFIG_REG_POS_MAC_DASH (0)
  141. #define CSR_HW_IF_CONFIG_REG_POS_MAC_STEP (2)
  142. #define CSR_HW_IF_CONFIG_REG_POS_BOARD_VER (6)
  143. #define CSR_HW_IF_CONFIG_REG_POS_PHY_TYPE (10)
  144. #define CSR_HW_IF_CONFIG_REG_POS_PHY_DASH (12)
  145. #define CSR_HW_IF_CONFIG_REG_POS_PHY_STEP (14)
  146. #define CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A (0x00080000)
  147. #define CSR_HW_IF_CONFIG_REG_BIT_EEPROM_OWN_SEM (0x00200000)
  148. #define CSR_HW_IF_CONFIG_REG_BIT_NIC_READY (0x00400000) /* PCI_OWN_SEM */
  149. #define CSR_HW_IF_CONFIG_REG_BIT_NIC_PREPARE_DONE (0x02000000) /* ME_OWN */
  150. #define CSR_HW_IF_CONFIG_REG_PREPARE (0x08000000) /* WAKE_ME */
  151. #define CSR_HW_IF_CONFIG_REG_ENABLE_PME (0x10000000)
  152. #define CSR_HW_IF_CONFIG_REG_PERSIST_MODE (0x40000000) /* PERSISTENCE */
  153. #define CSR_MBOX_SET_REG_OS_ALIVE BIT(5)
  154. #define CSR_INT_PERIODIC_DIS (0x00) /* disable periodic int*/
  155. #define CSR_INT_PERIODIC_ENA (0xFF) /* 255*32 usec ~ 8 msec*/
  156. /* interrupt flags in INTA, set by uCode or hardware (e.g. dma),
  157. * acknowledged (reset) by host writing "1" to flagged bits. */
  158. #define CSR_INT_BIT_FH_RX (1 << 31) /* Rx DMA, cmd responses, FH_INT[17:16] */
  159. #define CSR_INT_BIT_HW_ERR (1 << 29) /* DMA hardware error FH_INT[31] */
  160. #define CSR_INT_BIT_RX_PERIODIC (1 << 28) /* Rx periodic */
  161. #define CSR_INT_BIT_FH_TX (1 << 27) /* Tx DMA FH_INT[1:0] */
  162. #define CSR_INT_BIT_SCD (1 << 26) /* TXQ pointer advanced */
  163. #define CSR_INT_BIT_SW_ERR (1 << 25) /* uCode error */
  164. #define CSR_INT_BIT_RF_KILL (1 << 7) /* HW RFKILL switch GP_CNTRL[27] toggled */
  165. #define CSR_INT_BIT_CT_KILL (1 << 6) /* Critical temp (chip too hot) rfkill */
  166. #define CSR_INT_BIT_SW_RX (1 << 3) /* Rx, command responses */
  167. #define CSR_INT_BIT_WAKEUP (1 << 1) /* NIC controller waking up (pwr mgmt) */
  168. #define CSR_INT_BIT_ALIVE (1 << 0) /* uCode interrupts once it initializes */
  169. #define CSR_INI_SET_MASK (CSR_INT_BIT_FH_RX | \
  170. CSR_INT_BIT_HW_ERR | \
  171. CSR_INT_BIT_FH_TX | \
  172. CSR_INT_BIT_SW_ERR | \
  173. CSR_INT_BIT_RF_KILL | \
  174. CSR_INT_BIT_SW_RX | \
  175. CSR_INT_BIT_WAKEUP | \
  176. CSR_INT_BIT_ALIVE | \
  177. CSR_INT_BIT_RX_PERIODIC)
  178. /* interrupt flags in FH (flow handler) (PCI busmaster DMA) */
  179. #define CSR_FH_INT_BIT_ERR (1 << 31) /* Error */
  180. #define CSR_FH_INT_BIT_HI_PRIOR (1 << 30) /* High priority Rx, bypass coalescing */
  181. #define CSR_FH_INT_BIT_RX_CHNL1 (1 << 17) /* Rx channel 1 */
  182. #define CSR_FH_INT_BIT_RX_CHNL0 (1 << 16) /* Rx channel 0 */
  183. #define CSR_FH_INT_BIT_TX_CHNL1 (1 << 1) /* Tx channel 1 */
  184. #define CSR_FH_INT_BIT_TX_CHNL0 (1 << 0) /* Tx channel 0 */
  185. #define CSR_FH_INT_RX_MASK (CSR_FH_INT_BIT_HI_PRIOR | \
  186. CSR_FH_INT_BIT_RX_CHNL1 | \
  187. CSR_FH_INT_BIT_RX_CHNL0)
  188. #define CSR_FH_INT_TX_MASK (CSR_FH_INT_BIT_TX_CHNL1 | \
  189. CSR_FH_INT_BIT_TX_CHNL0)
  190. /* GPIO */
  191. #define CSR_GPIO_IN_BIT_AUX_POWER (0x00000200)
  192. #define CSR_GPIO_IN_VAL_VAUX_PWR_SRC (0x00000000)
  193. #define CSR_GPIO_IN_VAL_VMAIN_PWR_SRC (0x00000200)
  194. /* RESET */
  195. #define CSR_RESET_REG_FLAG_NEVO_RESET (0x00000001)
  196. #define CSR_RESET_REG_FLAG_FORCE_NMI (0x00000002)
  197. #define CSR_RESET_REG_FLAG_SW_RESET (0x00000080)
  198. #define CSR_RESET_REG_FLAG_MASTER_DISABLED (0x00000100)
  199. #define CSR_RESET_REG_FLAG_STOP_MASTER (0x00000200)
  200. #define CSR_RESET_LINK_PWR_MGMT_DISABLED (0x80000000)
  201. /*
  202. * GP (general purpose) CONTROL REGISTER
  203. * Bit fields:
  204. * 27: HW_RF_KILL_SW
  205. * Indicates state of (platform's) hardware RF-Kill switch
  206. * 26-24: POWER_SAVE_TYPE
  207. * Indicates current power-saving mode:
  208. * 000 -- No power saving
  209. * 001 -- MAC power-down
  210. * 010 -- PHY (radio) power-down
  211. * 011 -- Error
  212. * 10: XTAL ON request
  213. * 9-6: SYS_CONFIG
  214. * Indicates current system configuration, reflecting pins on chip
  215. * as forced high/low by device circuit board.
  216. * 4: GOING_TO_SLEEP
  217. * Indicates MAC is entering a power-saving sleep power-down.
  218. * Not a good time to access device-internal resources.
  219. * 3: MAC_ACCESS_REQ
  220. * Host sets this to request and maintain MAC wakeup, to allow host
  221. * access to device-internal resources. Host must wait for
  222. * MAC_CLOCK_READY (and !GOING_TO_SLEEP) before accessing non-CSR
  223. * device registers.
  224. * 2: INIT_DONE
  225. * Host sets this to put device into fully operational D0 power mode.
  226. * Host resets this after SW_RESET to put device into low power mode.
  227. * 0: MAC_CLOCK_READY
  228. * Indicates MAC (ucode processor, etc.) is powered up and can run.
  229. * Internal resources are accessible.
  230. * NOTE: This does not indicate that the processor is actually running.
  231. * NOTE: This does not indicate that device has completed
  232. * init or post-power-down restore of internal SRAM memory.
  233. * Use CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP as indication that
  234. * SRAM is restored and uCode is in normal operation mode.
  235. * Later devices (5xxx/6xxx/1xxx) use non-volatile SRAM, and
  236. * do not need to save/restore it.
  237. * NOTE: After device reset, this bit remains "0" until host sets
  238. * INIT_DONE
  239. */
  240. #define CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY (0x00000001)
  241. #define CSR_GP_CNTRL_REG_FLAG_INIT_DONE (0x00000004)
  242. #define CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ (0x00000008)
  243. #define CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP (0x00000010)
  244. #define CSR_GP_CNTRL_REG_FLAG_XTAL_ON (0x00000400)
  245. #define CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN (0x00000001)
  246. #define CSR_GP_CNTRL_REG_MSK_POWER_SAVE_TYPE (0x07000000)
  247. #define CSR_GP_CNTRL_REG_FLAG_RFKILL_WAKE_L1A_EN (0x04000000)
  248. #define CSR_GP_CNTRL_REG_FLAG_HW_RF_KILL_SW (0x08000000)
  249. /* From Bz we use these instead during init/reset flow */
  250. #define CSR_GP_CNTRL_REG_FLAG_MAC_INIT BIT(6)
  251. #define CSR_GP_CNTRL_REG_FLAG_ROM_START BIT(7)
  252. #define CSR_GP_CNTRL_REG_FLAG_MAC_STATUS BIT(20)
  253. #define CSR_GP_CNTRL_REG_FLAG_BZ_MAC_ACCESS_REQ BIT(21)
  254. #define CSR_GP_CNTRL_REG_FLAG_BUS_MASTER_DISABLE_STATUS BIT(28)
  255. #define CSR_GP_CNTRL_REG_FLAG_BUS_MASTER_DISABLE_REQ BIT(29)
  256. #define CSR_GP_CNTRL_REG_FLAG_SW_RESET BIT(31)
  257. /* HW REV */
  258. #define CSR_HW_REV_STEP_DASH(_val) ((_val) & CSR_HW_IF_CONFIG_REG_MSK_MAC_STEP_DASH)
  259. #define CSR_HW_REV_TYPE(_val) (((_val) & 0x000FFF0) >> 4)
  260. /* HW RFID */
  261. #define CSR_HW_RFID_FLAVOR(_val) (((_val) & 0x000000F) >> 0)
  262. #define CSR_HW_RFID_DASH(_val) (((_val) & 0x00000F0) >> 4)
  263. #define CSR_HW_RFID_STEP(_val) (((_val) & 0x0000F00) >> 8)
  264. #define CSR_HW_RFID_TYPE(_val) (((_val) & 0x0FFF000) >> 12)
  265. #define CSR_HW_RFID_IS_CDB(_val) (((_val) & 0x10000000) >> 28)
  266. #define CSR_HW_RFID_IS_JACKET(_val) (((_val) & 0x20000000) >> 29)
  267. /**
  268. * hw_rev values
  269. */
  270. enum {
  271. SILICON_A_STEP = 0,
  272. SILICON_B_STEP,
  273. SILICON_C_STEP,
  274. SILICON_Z_STEP = 0xf,
  275. };
  276. #define CSR_HW_REV_TYPE_MSK (0x000FFF0)
  277. #define CSR_HW_REV_TYPE_5300 (0x0000020)
  278. #define CSR_HW_REV_TYPE_5350 (0x0000030)
  279. #define CSR_HW_REV_TYPE_5100 (0x0000050)
  280. #define CSR_HW_REV_TYPE_5150 (0x0000040)
  281. #define CSR_HW_REV_TYPE_1000 (0x0000060)
  282. #define CSR_HW_REV_TYPE_6x00 (0x0000070)
  283. #define CSR_HW_REV_TYPE_6x50 (0x0000080)
  284. #define CSR_HW_REV_TYPE_6150 (0x0000084)
  285. #define CSR_HW_REV_TYPE_6x05 (0x00000B0)
  286. #define CSR_HW_REV_TYPE_6x30 CSR_HW_REV_TYPE_6x05
  287. #define CSR_HW_REV_TYPE_6x35 CSR_HW_REV_TYPE_6x05
  288. #define CSR_HW_REV_TYPE_2x30 (0x00000C0)
  289. #define CSR_HW_REV_TYPE_2x00 (0x0000100)
  290. #define CSR_HW_REV_TYPE_105 (0x0000110)
  291. #define CSR_HW_REV_TYPE_135 (0x0000120)
  292. #define CSR_HW_REV_TYPE_3160 (0x0000164)
  293. #define CSR_HW_REV_TYPE_7265D (0x0000210)
  294. #define CSR_HW_REV_TYPE_NONE (0x00001F0)
  295. #define CSR_HW_REV_TYPE_QNJ (0x0000360)
  296. #define CSR_HW_REV_TYPE_QNJ_B0 (0x0000361)
  297. #define CSR_HW_REV_TYPE_QU_B0 (0x0000331)
  298. #define CSR_HW_REV_TYPE_QU_C0 (0x0000332)
  299. #define CSR_HW_REV_TYPE_QUZ (0x0000351)
  300. #define CSR_HW_REV_TYPE_HR_CDB (0x0000340)
  301. #define CSR_HW_REV_TYPE_SO (0x0000370)
  302. #define CSR_HW_REV_TYPE_TY (0x0000420)
  303. /* RF_ID value */
  304. #define CSR_HW_RF_ID_TYPE_JF (0x00105100)
  305. #define CSR_HW_RF_ID_TYPE_HR (0x0010A000)
  306. #define CSR_HW_RF_ID_TYPE_HR1 (0x0010c100)
  307. #define CSR_HW_RF_ID_TYPE_HRCDB (0x00109F00)
  308. #define CSR_HW_RF_ID_TYPE_GF (0x0010D000)
  309. #define CSR_HW_RF_ID_TYPE_GF4 (0x0010E000)
  310. /* HW_RF CHIP STEP */
  311. #define CSR_HW_RF_STEP(_val) (((_val) >> 8) & 0xF)
  312. /* EEPROM REG */
  313. #define CSR_EEPROM_REG_READ_VALID_MSK (0x00000001)
  314. #define CSR_EEPROM_REG_BIT_CMD (0x00000002)
  315. #define CSR_EEPROM_REG_MSK_ADDR (0x0000FFFC)
  316. #define CSR_EEPROM_REG_MSK_DATA (0xFFFF0000)
  317. /* EEPROM GP */
  318. #define CSR_EEPROM_GP_VALID_MSK (0x00000007) /* signature */
  319. #define CSR_EEPROM_GP_IF_OWNER_MSK (0x00000180)
  320. #define CSR_EEPROM_GP_BAD_SIGNATURE_BOTH_EEP_AND_OTP (0x00000000)
  321. #define CSR_EEPROM_GP_BAD_SIG_EEP_GOOD_SIG_OTP (0x00000001)
  322. #define CSR_EEPROM_GP_GOOD_SIG_EEP_LESS_THAN_4K (0x00000002)
  323. #define CSR_EEPROM_GP_GOOD_SIG_EEP_MORE_THAN_4K (0x00000004)
  324. /* One-time-programmable memory general purpose reg */
  325. #define CSR_OTP_GP_REG_DEVICE_SELECT (0x00010000) /* 0 - EEPROM, 1 - OTP */
  326. #define CSR_OTP_GP_REG_OTP_ACCESS_MODE (0x00020000) /* 0 - absolute, 1 - relative */
  327. #define CSR_OTP_GP_REG_ECC_CORR_STATUS_MSK (0x00100000) /* bit 20 */
  328. #define CSR_OTP_GP_REG_ECC_UNCORR_STATUS_MSK (0x00200000) /* bit 21 */
  329. /* GP REG */
  330. #define CSR_GP_REG_POWER_SAVE_STATUS_MSK (0x03000000) /* bit 24/25 */
  331. #define CSR_GP_REG_NO_POWER_SAVE (0x00000000)
  332. #define CSR_GP_REG_MAC_POWER_SAVE (0x01000000)
  333. #define CSR_GP_REG_PHY_POWER_SAVE (0x02000000)
  334. #define CSR_GP_REG_POWER_SAVE_ERROR (0x03000000)
  335. /* CSR GIO */
  336. #define CSR_GIO_REG_VAL_L0S_DISABLED (0x00000002)
  337. /*
  338. * UCODE-DRIVER GP (general purpose) mailbox register 1
  339. * Host driver and uCode write and/or read this register to communicate with
  340. * each other.
  341. * Bit fields:
  342. * 4: UCODE_DISABLE
  343. * Host sets this to request permanent halt of uCode, same as
  344. * sending CARD_STATE command with "halt" bit set.
  345. * 3: CT_KILL_EXIT
  346. * Host sets this to request exit from CT_KILL state, i.e. host thinks
  347. * device temperature is low enough to continue normal operation.
  348. * 2: CMD_BLOCKED
  349. * Host sets this during RF KILL power-down sequence (HW, SW, CT KILL)
  350. * to release uCode to clear all Tx and command queues, enter
  351. * unassociated mode, and power down.
  352. * NOTE: Some devices also use HBUS_TARG_MBX_C register for this bit.
  353. * 1: SW_BIT_RFKILL
  354. * Host sets this when issuing CARD_STATE command to request
  355. * device sleep.
  356. * 0: MAC_SLEEP
  357. * uCode sets this when preparing a power-saving power-down.
  358. * uCode resets this when power-up is complete and SRAM is sane.
  359. * NOTE: device saves internal SRAM data to host when powering down,
  360. * and must restore this data after powering back up.
  361. * MAC_SLEEP is the best indication that restore is complete.
  362. * Later devices (5xxx/6xxx/1xxx) use non-volatile SRAM, and
  363. * do not need to save/restore it.
  364. */
  365. #define CSR_UCODE_DRV_GP1_BIT_MAC_SLEEP (0x00000001)
  366. #define CSR_UCODE_SW_BIT_RFKILL (0x00000002)
  367. #define CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED (0x00000004)
  368. #define CSR_UCODE_DRV_GP1_REG_BIT_CT_KILL_EXIT (0x00000008)
  369. #define CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE (0x00000020)
  370. /* GP Driver */
  371. #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_MSK (0x00000003)
  372. #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_3x3_HYB (0x00000000)
  373. #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_HYB (0x00000001)
  374. #define CSR_GP_DRIVER_REG_BIT_RADIO_SKU_2x2_IPA (0x00000002)
  375. #define CSR_GP_DRIVER_REG_BIT_CALIB_VERSION6 (0x00000004)
  376. #define CSR_GP_DRIVER_REG_BIT_6050_1x2 (0x00000008)
  377. #define CSR_GP_DRIVER_REG_BIT_RADIO_IQ_INVER (0x00000080)
  378. /* GIO Chicken Bits (PCI Express bus link power management) */
  379. #define CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX (0x00800000)
  380. #define CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER (0x20000000)
  381. /* LED */
  382. #define CSR_LED_BSM_CTRL_MSK (0xFFFFFFDF)
  383. #define CSR_LED_REG_TURN_ON (0x60)
  384. #define CSR_LED_REG_TURN_OFF (0x20)
  385. /* ANA_PLL */
  386. #define CSR50_ANA_PLL_CFG_VAL (0x00880300)
  387. /* HPET MEM debug */
  388. #define CSR_DBG_HPET_MEM_REG_VAL (0xFFFF0000)
  389. /* DRAM INT TABLE */
  390. #define CSR_DRAM_INT_TBL_ENABLE (1 << 31)
  391. #define CSR_DRAM_INIT_TBL_WRITE_POINTER (1 << 28)
  392. #define CSR_DRAM_INIT_TBL_WRAP_CHECK (1 << 27)
  393. /*
  394. * SHR target access (Shared block memory space)
  395. *
  396. * Shared internal registers can be accessed directly from PCI bus through SHR
  397. * arbiter without need for the MAC HW to be powered up. This is possible due to
  398. * indirect read/write via HEEP_CTRL_WRD_PCIEX_CTRL (0xEC) and
  399. * HEEP_CTRL_WRD_PCIEX_DATA (0xF4) registers.
  400. *
  401. * Use iwl_write32()/iwl_read32() family to access these registers. The MAC HW
  402. * need not be powered up so no "grab inc access" is required.
  403. */
  404. /*
  405. * Registers for accessing shared registers (e.g. SHR_APMG_GP1,
  406. * SHR_APMG_XTAL_CFG). For example, to read from SHR_APMG_GP1 register (0x1DC),
  407. * first, write to the control register:
  408. * HEEP_CTRL_WRD_PCIEX_CTRL[15:0] = 0x1DC (offset of the SHR_APMG_GP1 register)
  409. * HEEP_CTRL_WRD_PCIEX_CTRL[29:28] = 2 (read access)
  410. * second, read from the data register HEEP_CTRL_WRD_PCIEX_DATA[31:0].
  411. *
  412. * To write the register, first, write to the data register
  413. * HEEP_CTRL_WRD_PCIEX_DATA[31:0] and then:
  414. * HEEP_CTRL_WRD_PCIEX_CTRL[15:0] = 0x1DC (offset of the SHR_APMG_GP1 register)
  415. * HEEP_CTRL_WRD_PCIEX_CTRL[29:28] = 3 (write access)
  416. */
  417. #define HEEP_CTRL_WRD_PCIEX_CTRL_REG (CSR_BASE+0x0ec)
  418. #define HEEP_CTRL_WRD_PCIEX_DATA_REG (CSR_BASE+0x0f4)
  419. /*
  420. * HBUS (Host-side Bus)
  421. *
  422. * HBUS registers are mapped directly into PCI bus space, but are used
  423. * to indirectly access device's internal memory or registers that
  424. * may be powered-down.
  425. *
  426. * Use iwl_write_direct32()/iwl_read_direct32() family for these registers;
  427. * host must "grab nic access" via CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ
  428. * to make sure the MAC (uCode processor, etc.) is powered up for accessing
  429. * internal resources.
  430. *
  431. * Do not use iwl_write32()/iwl_read32() family to access these registers;
  432. * these provide only simple PCI bus access, without waking up the MAC.
  433. */
  434. #define HBUS_BASE (0x400)
  435. /*
  436. * Registers for accessing device's internal SRAM memory (e.g. SCD SRAM
  437. * structures, error log, event log, verifying uCode load).
  438. * First write to address register, then read from or write to data register
  439. * to complete the job. Once the address register is set up, accesses to
  440. * data registers auto-increment the address by one dword.
  441. * Bit usage for address registers (read or write):
  442. * 0-31: memory address within device
  443. */
  444. #define HBUS_TARG_MEM_RADDR (HBUS_BASE+0x00c)
  445. #define HBUS_TARG_MEM_WADDR (HBUS_BASE+0x010)
  446. #define HBUS_TARG_MEM_WDAT (HBUS_BASE+0x018)
  447. #define HBUS_TARG_MEM_RDAT (HBUS_BASE+0x01c)
  448. /* Mailbox C, used as workaround alternative to CSR_UCODE_DRV_GP1 mailbox */
  449. #define HBUS_TARG_MBX_C (HBUS_BASE+0x030)
  450. #define HBUS_TARG_MBX_C_REG_BIT_CMD_BLOCKED (0x00000004)
  451. /*
  452. * Registers for accessing device's internal peripheral registers
  453. * (e.g. SCD, BSM, etc.). First write to address register,
  454. * then read from or write to data register to complete the job.
  455. * Bit usage for address registers (read or write):
  456. * 0-15: register address (offset) within device
  457. * 24-25: (# bytes - 1) to read or write (e.g. 3 for dword)
  458. */
  459. #define HBUS_TARG_PRPH_WADDR (HBUS_BASE+0x044)
  460. #define HBUS_TARG_PRPH_RADDR (HBUS_BASE+0x048)
  461. #define HBUS_TARG_PRPH_WDAT (HBUS_BASE+0x04c)
  462. #define HBUS_TARG_PRPH_RDAT (HBUS_BASE+0x050)
  463. /* Used to enable DBGM */
  464. #define HBUS_TARG_TEST_REG (HBUS_BASE+0x05c)
  465. /*
  466. * Per-Tx-queue write pointer (index, really!)
  467. * Indicates index to next TFD that driver will fill (1 past latest filled).
  468. * Bit usage:
  469. * 0-7: queue write index
  470. * 11-8: queue selector
  471. */
  472. #define HBUS_TARG_WRPTR (HBUS_BASE+0x060)
  473. /* This register is common for Tx and Rx, Rx queues start from 512 */
  474. #define HBUS_TARG_WRPTR_Q_SHIFT (16)
  475. #define HBUS_TARG_WRPTR_RX_Q(q) (((q) + 512) << HBUS_TARG_WRPTR_Q_SHIFT)
  476. /**********************************************************
  477. * CSR values
  478. **********************************************************/
  479. /*
  480. * host interrupt timeout value
  481. * used with setting interrupt coalescing timer
  482. * the CSR_INT_COALESCING is an 8 bit register in 32-usec unit
  483. *
  484. * default interrupt coalescing timer is 64 x 32 = 2048 usecs
  485. */
  486. #define IWL_HOST_INT_TIMEOUT_MAX (0xFF)
  487. #define IWL_HOST_INT_TIMEOUT_DEF (0x40)
  488. #define IWL_HOST_INT_TIMEOUT_MIN (0x0)
  489. #define IWL_HOST_INT_OPER_MODE BIT(31)
  490. /*****************************************************************************
  491. * 7000/3000 series SHR DTS addresses *
  492. *****************************************************************************/
  493. /* Diode Results Register Structure: */
  494. enum dtd_diode_reg {
  495. DTS_DIODE_REG_DIG_VAL = 0x000000FF, /* bits [7:0] */
  496. DTS_DIODE_REG_VREF_LOW = 0x0000FF00, /* bits [15:8] */
  497. DTS_DIODE_REG_VREF_HIGH = 0x00FF0000, /* bits [23:16] */
  498. DTS_DIODE_REG_VREF_ID = 0x03000000, /* bits [25:24] */
  499. DTS_DIODE_REG_PASS_ONCE = 0x80000000, /* bits [31:31] */
  500. DTS_DIODE_REG_FLAGS_MSK = 0xFF000000, /* bits [31:24] */
  501. /* Those are the masks INSIDE the flags bit-field: */
  502. DTS_DIODE_REG_FLAGS_VREFS_ID_POS = 0,
  503. DTS_DIODE_REG_FLAGS_VREFS_ID = 0x00000003, /* bits [1:0] */
  504. DTS_DIODE_REG_FLAGS_PASS_ONCE_POS = 7,
  505. DTS_DIODE_REG_FLAGS_PASS_ONCE = 0x00000080, /* bits [7:7] */
  506. };
  507. /*****************************************************************************
  508. * MSIX related registers *
  509. *****************************************************************************/
  510. #define CSR_MSIX_BASE (0x2000)
  511. #define CSR_MSIX_FH_INT_CAUSES_AD (CSR_MSIX_BASE + 0x800)
  512. #define CSR_MSIX_FH_INT_MASK_AD (CSR_MSIX_BASE + 0x804)
  513. #define CSR_MSIX_HW_INT_CAUSES_AD (CSR_MSIX_BASE + 0x808)
  514. #define CSR_MSIX_HW_INT_MASK_AD (CSR_MSIX_BASE + 0x80C)
  515. #define CSR_MSIX_AUTOMASK_ST_AD (CSR_MSIX_BASE + 0x810)
  516. #define CSR_MSIX_RX_IVAR_AD_REG (CSR_MSIX_BASE + 0x880)
  517. #define CSR_MSIX_IVAR_AD_REG (CSR_MSIX_BASE + 0x890)
  518. #define CSR_MSIX_PENDING_PBA_AD (CSR_MSIX_BASE + 0x1000)
  519. #define CSR_MSIX_RX_IVAR(cause) (CSR_MSIX_RX_IVAR_AD_REG + (cause))
  520. #define CSR_MSIX_IVAR(cause) (CSR_MSIX_IVAR_AD_REG + (cause))
  521. #define MSIX_FH_INT_CAUSES_Q(q) (q)
  522. /*
  523. * Causes for the FH register interrupts
  524. */
  525. enum msix_fh_int_causes {
  526. MSIX_FH_INT_CAUSES_Q0 = BIT(0),
  527. MSIX_FH_INT_CAUSES_Q1 = BIT(1),
  528. MSIX_FH_INT_CAUSES_D2S_CH0_NUM = BIT(16),
  529. MSIX_FH_INT_CAUSES_D2S_CH1_NUM = BIT(17),
  530. MSIX_FH_INT_CAUSES_S2D = BIT(19),
  531. MSIX_FH_INT_CAUSES_FH_ERR = BIT(21),
  532. };
  533. /* The low 16 bits are for rx data queue indication */
  534. #define MSIX_FH_INT_CAUSES_DATA_QUEUE 0xffff
  535. /*
  536. * Causes for the HW register interrupts
  537. */
  538. enum msix_hw_int_causes {
  539. MSIX_HW_INT_CAUSES_REG_ALIVE = BIT(0),
  540. MSIX_HW_INT_CAUSES_REG_WAKEUP = BIT(1),
  541. MSIX_HW_INT_CAUSES_REG_IML = BIT(1),
  542. MSIX_HW_INT_CAUSES_REG_RESET_DONE = BIT(2),
  543. MSIX_HW_INT_CAUSES_REG_SW_ERR_BZ = BIT(5),
  544. MSIX_HW_INT_CAUSES_REG_CT_KILL = BIT(6),
  545. MSIX_HW_INT_CAUSES_REG_RF_KILL = BIT(7),
  546. MSIX_HW_INT_CAUSES_REG_PERIODIC = BIT(8),
  547. MSIX_HW_INT_CAUSES_REG_SW_ERR = BIT(25),
  548. MSIX_HW_INT_CAUSES_REG_SCD = BIT(26),
  549. MSIX_HW_INT_CAUSES_REG_FH_TX = BIT(27),
  550. MSIX_HW_INT_CAUSES_REG_HW_ERR = BIT(29),
  551. MSIX_HW_INT_CAUSES_REG_HAP = BIT(30),
  552. };
  553. #define MSIX_MIN_INTERRUPT_VECTORS 2
  554. #define MSIX_AUTO_CLEAR_CAUSE 0
  555. #define MSIX_NON_AUTO_CLEAR_CAUSE BIT(7)
  556. /*****************************************************************************
  557. * HW address related registers *
  558. *****************************************************************************/
  559. #define CSR_ADDR_BASE(trans) ((trans)->cfg->mac_addr_from_csr)
  560. #define CSR_MAC_ADDR0_OTP(trans) (CSR_ADDR_BASE(trans) + 0x00)
  561. #define CSR_MAC_ADDR1_OTP(trans) (CSR_ADDR_BASE(trans) + 0x04)
  562. #define CSR_MAC_ADDR0_STRAP(trans) (CSR_ADDR_BASE(trans) + 0x08)
  563. #define CSR_MAC_ADDR1_STRAP(trans) (CSR_ADDR_BASE(trans) + 0x0c)
  564. #endif /* !__iwl_csr_h__ */