dma.c 46 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. Broadcom B43 wireless driver
  4. DMA ringbuffer and descriptor allocation/management
  5. Copyright (c) 2005, 2006 Michael Buesch <[email protected]>
  6. Some code in this file is derived from the b44.c driver
  7. Copyright (C) 2002 David S. Miller
  8. Copyright (C) Pekka Pietikainen
  9. */
  10. #include "b43.h"
  11. #include "dma.h"
  12. #include "main.h"
  13. #include "debugfs.h"
  14. #include "xmit.h"
  15. #include <linux/dma-mapping.h>
  16. #include <linux/pci.h>
  17. #include <linux/delay.h>
  18. #include <linux/skbuff.h>
  19. #include <linux/etherdevice.h>
  20. #include <linux/slab.h>
  21. #include <asm/div64.h>
  22. /* Required number of TX DMA slots per TX frame.
  23. * This currently is 2, because we put the header and the ieee80211 frame
  24. * into separate slots. */
  25. #define TX_SLOTS_PER_FRAME 2
  26. static u32 b43_dma_address(struct b43_dma *dma, dma_addr_t dmaaddr,
  27. enum b43_addrtype addrtype)
  28. {
  29. u32 addr;
  30. switch (addrtype) {
  31. case B43_DMA_ADDR_LOW:
  32. addr = lower_32_bits(dmaaddr);
  33. if (dma->translation_in_low) {
  34. addr &= ~SSB_DMA_TRANSLATION_MASK;
  35. addr |= dma->translation;
  36. }
  37. break;
  38. case B43_DMA_ADDR_HIGH:
  39. addr = upper_32_bits(dmaaddr);
  40. if (!dma->translation_in_low) {
  41. addr &= ~SSB_DMA_TRANSLATION_MASK;
  42. addr |= dma->translation;
  43. }
  44. break;
  45. case B43_DMA_ADDR_EXT:
  46. if (dma->translation_in_low)
  47. addr = lower_32_bits(dmaaddr);
  48. else
  49. addr = upper_32_bits(dmaaddr);
  50. addr &= SSB_DMA_TRANSLATION_MASK;
  51. addr >>= SSB_DMA_TRANSLATION_SHIFT;
  52. break;
  53. }
  54. return addr;
  55. }
  56. /* 32bit DMA ops. */
  57. static
  58. struct b43_dmadesc_generic *op32_idx2desc(struct b43_dmaring *ring,
  59. int slot,
  60. struct b43_dmadesc_meta **meta)
  61. {
  62. struct b43_dmadesc32 *desc;
  63. *meta = &(ring->meta[slot]);
  64. desc = ring->descbase;
  65. desc = &(desc[slot]);
  66. return (struct b43_dmadesc_generic *)desc;
  67. }
  68. static void op32_fill_descriptor(struct b43_dmaring *ring,
  69. struct b43_dmadesc_generic *desc,
  70. dma_addr_t dmaaddr, u16 bufsize,
  71. int start, int end, int irq)
  72. {
  73. struct b43_dmadesc32 *descbase = ring->descbase;
  74. int slot;
  75. u32 ctl;
  76. u32 addr;
  77. u32 addrext;
  78. slot = (int)(&(desc->dma32) - descbase);
  79. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  80. addr = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_LOW);
  81. addrext = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_EXT);
  82. ctl = bufsize & B43_DMA32_DCTL_BYTECNT;
  83. if (slot == ring->nr_slots - 1)
  84. ctl |= B43_DMA32_DCTL_DTABLEEND;
  85. if (start)
  86. ctl |= B43_DMA32_DCTL_FRAMESTART;
  87. if (end)
  88. ctl |= B43_DMA32_DCTL_FRAMEEND;
  89. if (irq)
  90. ctl |= B43_DMA32_DCTL_IRQ;
  91. ctl |= (addrext << B43_DMA32_DCTL_ADDREXT_SHIFT)
  92. & B43_DMA32_DCTL_ADDREXT_MASK;
  93. desc->dma32.control = cpu_to_le32(ctl);
  94. desc->dma32.address = cpu_to_le32(addr);
  95. }
  96. static void op32_poke_tx(struct b43_dmaring *ring, int slot)
  97. {
  98. b43_dma_write(ring, B43_DMA32_TXINDEX,
  99. (u32) (slot * sizeof(struct b43_dmadesc32)));
  100. }
  101. static void op32_tx_suspend(struct b43_dmaring *ring)
  102. {
  103. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  104. | B43_DMA32_TXSUSPEND);
  105. }
  106. static void op32_tx_resume(struct b43_dmaring *ring)
  107. {
  108. b43_dma_write(ring, B43_DMA32_TXCTL, b43_dma_read(ring, B43_DMA32_TXCTL)
  109. & ~B43_DMA32_TXSUSPEND);
  110. }
  111. static int op32_get_current_rxslot(struct b43_dmaring *ring)
  112. {
  113. u32 val;
  114. val = b43_dma_read(ring, B43_DMA32_RXSTATUS);
  115. val &= B43_DMA32_RXDPTR;
  116. return (val / sizeof(struct b43_dmadesc32));
  117. }
  118. static void op32_set_current_rxslot(struct b43_dmaring *ring, int slot)
  119. {
  120. b43_dma_write(ring, B43_DMA32_RXINDEX,
  121. (u32) (slot * sizeof(struct b43_dmadesc32)));
  122. }
  123. static const struct b43_dma_ops dma32_ops = {
  124. .idx2desc = op32_idx2desc,
  125. .fill_descriptor = op32_fill_descriptor,
  126. .poke_tx = op32_poke_tx,
  127. .tx_suspend = op32_tx_suspend,
  128. .tx_resume = op32_tx_resume,
  129. .get_current_rxslot = op32_get_current_rxslot,
  130. .set_current_rxslot = op32_set_current_rxslot,
  131. };
  132. /* 64bit DMA ops. */
  133. static
  134. struct b43_dmadesc_generic *op64_idx2desc(struct b43_dmaring *ring,
  135. int slot,
  136. struct b43_dmadesc_meta **meta)
  137. {
  138. struct b43_dmadesc64 *desc;
  139. *meta = &(ring->meta[slot]);
  140. desc = ring->descbase;
  141. desc = &(desc[slot]);
  142. return (struct b43_dmadesc_generic *)desc;
  143. }
  144. static void op64_fill_descriptor(struct b43_dmaring *ring,
  145. struct b43_dmadesc_generic *desc,
  146. dma_addr_t dmaaddr, u16 bufsize,
  147. int start, int end, int irq)
  148. {
  149. struct b43_dmadesc64 *descbase = ring->descbase;
  150. int slot;
  151. u32 ctl0 = 0, ctl1 = 0;
  152. u32 addrlo, addrhi;
  153. u32 addrext;
  154. slot = (int)(&(desc->dma64) - descbase);
  155. B43_WARN_ON(!(slot >= 0 && slot < ring->nr_slots));
  156. addrlo = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_LOW);
  157. addrhi = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_HIGH);
  158. addrext = b43_dma_address(&ring->dev->dma, dmaaddr, B43_DMA_ADDR_EXT);
  159. if (slot == ring->nr_slots - 1)
  160. ctl0 |= B43_DMA64_DCTL0_DTABLEEND;
  161. if (start)
  162. ctl0 |= B43_DMA64_DCTL0_FRAMESTART;
  163. if (end)
  164. ctl0 |= B43_DMA64_DCTL0_FRAMEEND;
  165. if (irq)
  166. ctl0 |= B43_DMA64_DCTL0_IRQ;
  167. ctl1 |= bufsize & B43_DMA64_DCTL1_BYTECNT;
  168. ctl1 |= (addrext << B43_DMA64_DCTL1_ADDREXT_SHIFT)
  169. & B43_DMA64_DCTL1_ADDREXT_MASK;
  170. desc->dma64.control0 = cpu_to_le32(ctl0);
  171. desc->dma64.control1 = cpu_to_le32(ctl1);
  172. desc->dma64.address_low = cpu_to_le32(addrlo);
  173. desc->dma64.address_high = cpu_to_le32(addrhi);
  174. }
  175. static void op64_poke_tx(struct b43_dmaring *ring, int slot)
  176. {
  177. b43_dma_write(ring, B43_DMA64_TXINDEX,
  178. (u32) (slot * sizeof(struct b43_dmadesc64)));
  179. }
  180. static void op64_tx_suspend(struct b43_dmaring *ring)
  181. {
  182. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  183. | B43_DMA64_TXSUSPEND);
  184. }
  185. static void op64_tx_resume(struct b43_dmaring *ring)
  186. {
  187. b43_dma_write(ring, B43_DMA64_TXCTL, b43_dma_read(ring, B43_DMA64_TXCTL)
  188. & ~B43_DMA64_TXSUSPEND);
  189. }
  190. static int op64_get_current_rxslot(struct b43_dmaring *ring)
  191. {
  192. u32 val;
  193. val = b43_dma_read(ring, B43_DMA64_RXSTATUS);
  194. val &= B43_DMA64_RXSTATDPTR;
  195. return (val / sizeof(struct b43_dmadesc64));
  196. }
  197. static void op64_set_current_rxslot(struct b43_dmaring *ring, int slot)
  198. {
  199. b43_dma_write(ring, B43_DMA64_RXINDEX,
  200. (u32) (slot * sizeof(struct b43_dmadesc64)));
  201. }
  202. static const struct b43_dma_ops dma64_ops = {
  203. .idx2desc = op64_idx2desc,
  204. .fill_descriptor = op64_fill_descriptor,
  205. .poke_tx = op64_poke_tx,
  206. .tx_suspend = op64_tx_suspend,
  207. .tx_resume = op64_tx_resume,
  208. .get_current_rxslot = op64_get_current_rxslot,
  209. .set_current_rxslot = op64_set_current_rxslot,
  210. };
  211. static inline int free_slots(struct b43_dmaring *ring)
  212. {
  213. return (ring->nr_slots - ring->used_slots);
  214. }
  215. static inline int next_slot(struct b43_dmaring *ring, int slot)
  216. {
  217. B43_WARN_ON(!(slot >= -1 && slot <= ring->nr_slots - 1));
  218. if (slot == ring->nr_slots - 1)
  219. return 0;
  220. return slot + 1;
  221. }
  222. static inline int prev_slot(struct b43_dmaring *ring, int slot)
  223. {
  224. B43_WARN_ON(!(slot >= 0 && slot <= ring->nr_slots - 1));
  225. if (slot == 0)
  226. return ring->nr_slots - 1;
  227. return slot - 1;
  228. }
  229. #ifdef CONFIG_B43_DEBUG
  230. static void update_max_used_slots(struct b43_dmaring *ring,
  231. int current_used_slots)
  232. {
  233. if (current_used_slots <= ring->max_used_slots)
  234. return;
  235. ring->max_used_slots = current_used_slots;
  236. if (b43_debug(ring->dev, B43_DBG_DMAVERBOSE)) {
  237. b43dbg(ring->dev->wl,
  238. "max_used_slots increased to %d on %s ring %d\n",
  239. ring->max_used_slots,
  240. ring->tx ? "TX" : "RX", ring->index);
  241. }
  242. }
  243. #else
  244. static inline
  245. void update_max_used_slots(struct b43_dmaring *ring, int current_used_slots)
  246. {
  247. }
  248. #endif /* DEBUG */
  249. /* Request a slot for usage. */
  250. static inline int request_slot(struct b43_dmaring *ring)
  251. {
  252. int slot;
  253. B43_WARN_ON(!ring->tx);
  254. B43_WARN_ON(ring->stopped);
  255. B43_WARN_ON(free_slots(ring) == 0);
  256. slot = next_slot(ring, ring->current_slot);
  257. ring->current_slot = slot;
  258. ring->used_slots++;
  259. update_max_used_slots(ring, ring->used_slots);
  260. return slot;
  261. }
  262. static u16 b43_dmacontroller_base(enum b43_dmatype type, int controller_idx)
  263. {
  264. static const u16 map64[] = {
  265. B43_MMIO_DMA64_BASE0,
  266. B43_MMIO_DMA64_BASE1,
  267. B43_MMIO_DMA64_BASE2,
  268. B43_MMIO_DMA64_BASE3,
  269. B43_MMIO_DMA64_BASE4,
  270. B43_MMIO_DMA64_BASE5,
  271. };
  272. static const u16 map32[] = {
  273. B43_MMIO_DMA32_BASE0,
  274. B43_MMIO_DMA32_BASE1,
  275. B43_MMIO_DMA32_BASE2,
  276. B43_MMIO_DMA32_BASE3,
  277. B43_MMIO_DMA32_BASE4,
  278. B43_MMIO_DMA32_BASE5,
  279. };
  280. if (type == B43_DMA_64BIT) {
  281. B43_WARN_ON(!(controller_idx >= 0 &&
  282. controller_idx < ARRAY_SIZE(map64)));
  283. return map64[controller_idx];
  284. }
  285. B43_WARN_ON(!(controller_idx >= 0 &&
  286. controller_idx < ARRAY_SIZE(map32)));
  287. return map32[controller_idx];
  288. }
  289. static inline
  290. dma_addr_t map_descbuffer(struct b43_dmaring *ring,
  291. unsigned char *buf, size_t len, int tx)
  292. {
  293. dma_addr_t dmaaddr;
  294. if (tx) {
  295. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  296. buf, len, DMA_TO_DEVICE);
  297. } else {
  298. dmaaddr = dma_map_single(ring->dev->dev->dma_dev,
  299. buf, len, DMA_FROM_DEVICE);
  300. }
  301. return dmaaddr;
  302. }
  303. static inline
  304. void unmap_descbuffer(struct b43_dmaring *ring,
  305. dma_addr_t addr, size_t len, int tx)
  306. {
  307. if (tx) {
  308. dma_unmap_single(ring->dev->dev->dma_dev,
  309. addr, len, DMA_TO_DEVICE);
  310. } else {
  311. dma_unmap_single(ring->dev->dev->dma_dev,
  312. addr, len, DMA_FROM_DEVICE);
  313. }
  314. }
  315. static inline
  316. void sync_descbuffer_for_cpu(struct b43_dmaring *ring,
  317. dma_addr_t addr, size_t len)
  318. {
  319. B43_WARN_ON(ring->tx);
  320. dma_sync_single_for_cpu(ring->dev->dev->dma_dev,
  321. addr, len, DMA_FROM_DEVICE);
  322. }
  323. static inline
  324. void sync_descbuffer_for_device(struct b43_dmaring *ring,
  325. dma_addr_t addr, size_t len)
  326. {
  327. B43_WARN_ON(ring->tx);
  328. dma_sync_single_for_device(ring->dev->dev->dma_dev,
  329. addr, len, DMA_FROM_DEVICE);
  330. }
  331. static inline
  332. void free_descriptor_buffer(struct b43_dmaring *ring,
  333. struct b43_dmadesc_meta *meta)
  334. {
  335. if (meta->skb) {
  336. if (ring->tx)
  337. ieee80211_free_txskb(ring->dev->wl->hw, meta->skb);
  338. else
  339. dev_kfree_skb_any(meta->skb);
  340. meta->skb = NULL;
  341. }
  342. }
  343. static int alloc_ringmemory(struct b43_dmaring *ring)
  344. {
  345. /* The specs call for 4K buffers for 30- and 32-bit DMA with 4K
  346. * alignment and 8K buffers for 64-bit DMA with 8K alignment.
  347. * In practice we could use smaller buffers for the latter, but the
  348. * alignment is really important because of the hardware bug. If bit
  349. * 0x00001000 is used in DMA address, some hardware (like BCM4331)
  350. * copies that bit into B43_DMA64_RXSTATUS and we get false values from
  351. * B43_DMA64_RXSTATDPTR. Let's just use 8K buffers even if we don't use
  352. * more than 256 slots for ring.
  353. */
  354. u16 ring_mem_size = (ring->type == B43_DMA_64BIT) ?
  355. B43_DMA64_RINGMEMSIZE : B43_DMA32_RINGMEMSIZE;
  356. ring->descbase = dma_alloc_coherent(ring->dev->dev->dma_dev,
  357. ring_mem_size, &(ring->dmabase),
  358. GFP_KERNEL);
  359. if (!ring->descbase)
  360. return -ENOMEM;
  361. return 0;
  362. }
  363. static void free_ringmemory(struct b43_dmaring *ring)
  364. {
  365. u16 ring_mem_size = (ring->type == B43_DMA_64BIT) ?
  366. B43_DMA64_RINGMEMSIZE : B43_DMA32_RINGMEMSIZE;
  367. dma_free_coherent(ring->dev->dev->dma_dev, ring_mem_size,
  368. ring->descbase, ring->dmabase);
  369. }
  370. /* Reset the RX DMA channel */
  371. static int b43_dmacontroller_rx_reset(struct b43_wldev *dev, u16 mmio_base,
  372. enum b43_dmatype type)
  373. {
  374. int i;
  375. u32 value;
  376. u16 offset;
  377. might_sleep();
  378. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXCTL : B43_DMA32_RXCTL;
  379. b43_write32(dev, mmio_base + offset, 0);
  380. for (i = 0; i < 10; i++) {
  381. offset = (type == B43_DMA_64BIT) ? B43_DMA64_RXSTATUS :
  382. B43_DMA32_RXSTATUS;
  383. value = b43_read32(dev, mmio_base + offset);
  384. if (type == B43_DMA_64BIT) {
  385. value &= B43_DMA64_RXSTAT;
  386. if (value == B43_DMA64_RXSTAT_DISABLED) {
  387. i = -1;
  388. break;
  389. }
  390. } else {
  391. value &= B43_DMA32_RXSTATE;
  392. if (value == B43_DMA32_RXSTAT_DISABLED) {
  393. i = -1;
  394. break;
  395. }
  396. }
  397. msleep(1);
  398. }
  399. if (i != -1) {
  400. b43err(dev->wl, "DMA RX reset timed out\n");
  401. return -ENODEV;
  402. }
  403. return 0;
  404. }
  405. /* Reset the TX DMA channel */
  406. static int b43_dmacontroller_tx_reset(struct b43_wldev *dev, u16 mmio_base,
  407. enum b43_dmatype type)
  408. {
  409. int i;
  410. u32 value;
  411. u16 offset;
  412. might_sleep();
  413. for (i = 0; i < 10; i++) {
  414. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  415. B43_DMA32_TXSTATUS;
  416. value = b43_read32(dev, mmio_base + offset);
  417. if (type == B43_DMA_64BIT) {
  418. value &= B43_DMA64_TXSTAT;
  419. if (value == B43_DMA64_TXSTAT_DISABLED ||
  420. value == B43_DMA64_TXSTAT_IDLEWAIT ||
  421. value == B43_DMA64_TXSTAT_STOPPED)
  422. break;
  423. } else {
  424. value &= B43_DMA32_TXSTATE;
  425. if (value == B43_DMA32_TXSTAT_DISABLED ||
  426. value == B43_DMA32_TXSTAT_IDLEWAIT ||
  427. value == B43_DMA32_TXSTAT_STOPPED)
  428. break;
  429. }
  430. msleep(1);
  431. }
  432. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXCTL : B43_DMA32_TXCTL;
  433. b43_write32(dev, mmio_base + offset, 0);
  434. for (i = 0; i < 10; i++) {
  435. offset = (type == B43_DMA_64BIT) ? B43_DMA64_TXSTATUS :
  436. B43_DMA32_TXSTATUS;
  437. value = b43_read32(dev, mmio_base + offset);
  438. if (type == B43_DMA_64BIT) {
  439. value &= B43_DMA64_TXSTAT;
  440. if (value == B43_DMA64_TXSTAT_DISABLED) {
  441. i = -1;
  442. break;
  443. }
  444. } else {
  445. value &= B43_DMA32_TXSTATE;
  446. if (value == B43_DMA32_TXSTAT_DISABLED) {
  447. i = -1;
  448. break;
  449. }
  450. }
  451. msleep(1);
  452. }
  453. if (i != -1) {
  454. b43err(dev->wl, "DMA TX reset timed out\n");
  455. return -ENODEV;
  456. }
  457. /* ensure the reset is completed. */
  458. msleep(1);
  459. return 0;
  460. }
  461. /* Check if a DMA mapping address is invalid. */
  462. static bool b43_dma_mapping_error(struct b43_dmaring *ring,
  463. dma_addr_t addr,
  464. size_t buffersize, bool dma_to_device)
  465. {
  466. if (unlikely(dma_mapping_error(ring->dev->dev->dma_dev, addr)))
  467. return true;
  468. switch (ring->type) {
  469. case B43_DMA_30BIT:
  470. if ((u64)addr + buffersize > (1ULL << 30))
  471. goto address_error;
  472. break;
  473. case B43_DMA_32BIT:
  474. if ((u64)addr + buffersize > (1ULL << 32))
  475. goto address_error;
  476. break;
  477. case B43_DMA_64BIT:
  478. /* Currently we can't have addresses beyond
  479. * 64bit in the kernel. */
  480. break;
  481. }
  482. /* The address is OK. */
  483. return false;
  484. address_error:
  485. /* We can't support this address. Unmap it again. */
  486. unmap_descbuffer(ring, addr, buffersize, dma_to_device);
  487. return true;
  488. }
  489. static bool b43_rx_buffer_is_poisoned(struct b43_dmaring *ring, struct sk_buff *skb)
  490. {
  491. unsigned char *f = skb->data + ring->frameoffset;
  492. return ((f[0] & f[1] & f[2] & f[3] & f[4] & f[5] & f[6] & f[7]) == 0xFF);
  493. }
  494. static void b43_poison_rx_buffer(struct b43_dmaring *ring, struct sk_buff *skb)
  495. {
  496. struct b43_rxhdr_fw4 *rxhdr;
  497. unsigned char *frame;
  498. /* This poisons the RX buffer to detect DMA failures. */
  499. rxhdr = (struct b43_rxhdr_fw4 *)(skb->data);
  500. rxhdr->frame_len = 0;
  501. B43_WARN_ON(ring->rx_buffersize < ring->frameoffset + sizeof(struct b43_plcp_hdr6) + 2);
  502. frame = skb->data + ring->frameoffset;
  503. memset(frame, 0xFF, sizeof(struct b43_plcp_hdr6) + 2 /* padding */);
  504. }
  505. static int setup_rx_descbuffer(struct b43_dmaring *ring,
  506. struct b43_dmadesc_generic *desc,
  507. struct b43_dmadesc_meta *meta, gfp_t gfp_flags)
  508. {
  509. dma_addr_t dmaaddr;
  510. struct sk_buff *skb;
  511. B43_WARN_ON(ring->tx);
  512. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  513. if (unlikely(!skb))
  514. return -ENOMEM;
  515. b43_poison_rx_buffer(ring, skb);
  516. dmaaddr = map_descbuffer(ring, skb->data, ring->rx_buffersize, 0);
  517. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  518. /* ugh. try to realloc in zone_dma */
  519. gfp_flags |= GFP_DMA;
  520. dev_kfree_skb_any(skb);
  521. skb = __dev_alloc_skb(ring->rx_buffersize, gfp_flags);
  522. if (unlikely(!skb))
  523. return -ENOMEM;
  524. b43_poison_rx_buffer(ring, skb);
  525. dmaaddr = map_descbuffer(ring, skb->data,
  526. ring->rx_buffersize, 0);
  527. if (b43_dma_mapping_error(ring, dmaaddr, ring->rx_buffersize, 0)) {
  528. b43err(ring->dev->wl, "RX DMA buffer allocation failed\n");
  529. dev_kfree_skb_any(skb);
  530. return -EIO;
  531. }
  532. }
  533. meta->skb = skb;
  534. meta->dmaaddr = dmaaddr;
  535. ring->ops->fill_descriptor(ring, desc, dmaaddr,
  536. ring->rx_buffersize, 0, 0, 0);
  537. return 0;
  538. }
  539. /* Allocate the initial descbuffers.
  540. * This is used for an RX ring only.
  541. */
  542. static int alloc_initial_descbuffers(struct b43_dmaring *ring)
  543. {
  544. int i, err = -ENOMEM;
  545. struct b43_dmadesc_generic *desc;
  546. struct b43_dmadesc_meta *meta;
  547. for (i = 0; i < ring->nr_slots; i++) {
  548. desc = ring->ops->idx2desc(ring, i, &meta);
  549. err = setup_rx_descbuffer(ring, desc, meta, GFP_KERNEL);
  550. if (err) {
  551. b43err(ring->dev->wl,
  552. "Failed to allocate initial descbuffers\n");
  553. goto err_unwind;
  554. }
  555. }
  556. mb();
  557. ring->used_slots = ring->nr_slots;
  558. err = 0;
  559. out:
  560. return err;
  561. err_unwind:
  562. for (i--; i >= 0; i--) {
  563. desc = ring->ops->idx2desc(ring, i, &meta);
  564. unmap_descbuffer(ring, meta->dmaaddr, ring->rx_buffersize, 0);
  565. dev_kfree_skb(meta->skb);
  566. }
  567. goto out;
  568. }
  569. /* Do initial setup of the DMA controller.
  570. * Reset the controller, write the ring busaddress
  571. * and switch the "enable" bit on.
  572. */
  573. static int dmacontroller_setup(struct b43_dmaring *ring)
  574. {
  575. int err = 0;
  576. u32 value;
  577. u32 addrext;
  578. bool parity = ring->dev->dma.parity;
  579. u32 addrlo;
  580. u32 addrhi;
  581. if (ring->tx) {
  582. if (ring->type == B43_DMA_64BIT) {
  583. u64 ringbase = (u64) (ring->dmabase);
  584. addrext = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_EXT);
  585. addrlo = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_LOW);
  586. addrhi = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_HIGH);
  587. value = B43_DMA64_TXENABLE;
  588. value |= (addrext << B43_DMA64_TXADDREXT_SHIFT)
  589. & B43_DMA64_TXADDREXT_MASK;
  590. if (!parity)
  591. value |= B43_DMA64_TXPARITYDISABLE;
  592. b43_dma_write(ring, B43_DMA64_TXCTL, value);
  593. b43_dma_write(ring, B43_DMA64_TXRINGLO, addrlo);
  594. b43_dma_write(ring, B43_DMA64_TXRINGHI, addrhi);
  595. } else {
  596. u32 ringbase = (u32) (ring->dmabase);
  597. addrext = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_EXT);
  598. addrlo = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_LOW);
  599. value = B43_DMA32_TXENABLE;
  600. value |= (addrext << B43_DMA32_TXADDREXT_SHIFT)
  601. & B43_DMA32_TXADDREXT_MASK;
  602. if (!parity)
  603. value |= B43_DMA32_TXPARITYDISABLE;
  604. b43_dma_write(ring, B43_DMA32_TXCTL, value);
  605. b43_dma_write(ring, B43_DMA32_TXRING, addrlo);
  606. }
  607. } else {
  608. err = alloc_initial_descbuffers(ring);
  609. if (err)
  610. goto out;
  611. if (ring->type == B43_DMA_64BIT) {
  612. u64 ringbase = (u64) (ring->dmabase);
  613. addrext = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_EXT);
  614. addrlo = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_LOW);
  615. addrhi = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_HIGH);
  616. value = (ring->frameoffset << B43_DMA64_RXFROFF_SHIFT);
  617. value |= B43_DMA64_RXENABLE;
  618. value |= (addrext << B43_DMA64_RXADDREXT_SHIFT)
  619. & B43_DMA64_RXADDREXT_MASK;
  620. if (!parity)
  621. value |= B43_DMA64_RXPARITYDISABLE;
  622. b43_dma_write(ring, B43_DMA64_RXCTL, value);
  623. b43_dma_write(ring, B43_DMA64_RXRINGLO, addrlo);
  624. b43_dma_write(ring, B43_DMA64_RXRINGHI, addrhi);
  625. b43_dma_write(ring, B43_DMA64_RXINDEX, ring->nr_slots *
  626. sizeof(struct b43_dmadesc64));
  627. } else {
  628. u32 ringbase = (u32) (ring->dmabase);
  629. addrext = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_EXT);
  630. addrlo = b43_dma_address(&ring->dev->dma, ringbase, B43_DMA_ADDR_LOW);
  631. value = (ring->frameoffset << B43_DMA32_RXFROFF_SHIFT);
  632. value |= B43_DMA32_RXENABLE;
  633. value |= (addrext << B43_DMA32_RXADDREXT_SHIFT)
  634. & B43_DMA32_RXADDREXT_MASK;
  635. if (!parity)
  636. value |= B43_DMA32_RXPARITYDISABLE;
  637. b43_dma_write(ring, B43_DMA32_RXCTL, value);
  638. b43_dma_write(ring, B43_DMA32_RXRING, addrlo);
  639. b43_dma_write(ring, B43_DMA32_RXINDEX, ring->nr_slots *
  640. sizeof(struct b43_dmadesc32));
  641. }
  642. }
  643. out:
  644. return err;
  645. }
  646. /* Shutdown the DMA controller. */
  647. static void dmacontroller_cleanup(struct b43_dmaring *ring)
  648. {
  649. if (ring->tx) {
  650. b43_dmacontroller_tx_reset(ring->dev, ring->mmio_base,
  651. ring->type);
  652. if (ring->type == B43_DMA_64BIT) {
  653. b43_dma_write(ring, B43_DMA64_TXRINGLO, 0);
  654. b43_dma_write(ring, B43_DMA64_TXRINGHI, 0);
  655. } else
  656. b43_dma_write(ring, B43_DMA32_TXRING, 0);
  657. } else {
  658. b43_dmacontroller_rx_reset(ring->dev, ring->mmio_base,
  659. ring->type);
  660. if (ring->type == B43_DMA_64BIT) {
  661. b43_dma_write(ring, B43_DMA64_RXRINGLO, 0);
  662. b43_dma_write(ring, B43_DMA64_RXRINGHI, 0);
  663. } else
  664. b43_dma_write(ring, B43_DMA32_RXRING, 0);
  665. }
  666. }
  667. static void free_all_descbuffers(struct b43_dmaring *ring)
  668. {
  669. struct b43_dmadesc_meta *meta;
  670. int i;
  671. if (!ring->used_slots)
  672. return;
  673. for (i = 0; i < ring->nr_slots; i++) {
  674. /* get meta - ignore returned value */
  675. ring->ops->idx2desc(ring, i, &meta);
  676. if (!meta->skb || b43_dma_ptr_is_poisoned(meta->skb)) {
  677. B43_WARN_ON(!ring->tx);
  678. continue;
  679. }
  680. if (ring->tx) {
  681. unmap_descbuffer(ring, meta->dmaaddr,
  682. meta->skb->len, 1);
  683. } else {
  684. unmap_descbuffer(ring, meta->dmaaddr,
  685. ring->rx_buffersize, 0);
  686. }
  687. free_descriptor_buffer(ring, meta);
  688. }
  689. }
  690. static enum b43_dmatype b43_engine_type(struct b43_wldev *dev)
  691. {
  692. u32 tmp;
  693. u16 mmio_base;
  694. switch (dev->dev->bus_type) {
  695. #ifdef CONFIG_B43_BCMA
  696. case B43_BUS_BCMA:
  697. tmp = bcma_aread32(dev->dev->bdev, BCMA_IOST);
  698. if (tmp & BCMA_IOST_DMA64)
  699. return B43_DMA_64BIT;
  700. break;
  701. #endif
  702. #ifdef CONFIG_B43_SSB
  703. case B43_BUS_SSB:
  704. tmp = ssb_read32(dev->dev->sdev, SSB_TMSHIGH);
  705. if (tmp & SSB_TMSHIGH_DMA64)
  706. return B43_DMA_64BIT;
  707. break;
  708. #endif
  709. }
  710. mmio_base = b43_dmacontroller_base(0, 0);
  711. b43_write32(dev, mmio_base + B43_DMA32_TXCTL, B43_DMA32_TXADDREXT_MASK);
  712. tmp = b43_read32(dev, mmio_base + B43_DMA32_TXCTL);
  713. if (tmp & B43_DMA32_TXADDREXT_MASK)
  714. return B43_DMA_32BIT;
  715. return B43_DMA_30BIT;
  716. }
  717. /* Main initialization function. */
  718. static
  719. struct b43_dmaring *b43_setup_dmaring(struct b43_wldev *dev,
  720. int controller_index,
  721. int for_tx,
  722. enum b43_dmatype type)
  723. {
  724. struct b43_dmaring *ring;
  725. int i, err;
  726. dma_addr_t dma_test;
  727. ring = kzalloc(sizeof(*ring), GFP_KERNEL);
  728. if (!ring)
  729. goto out;
  730. ring->nr_slots = B43_RXRING_SLOTS;
  731. if (for_tx)
  732. ring->nr_slots = B43_TXRING_SLOTS;
  733. ring->meta = kcalloc(ring->nr_slots, sizeof(struct b43_dmadesc_meta),
  734. GFP_KERNEL);
  735. if (!ring->meta)
  736. goto err_kfree_ring;
  737. for (i = 0; i < ring->nr_slots; i++)
  738. ring->meta->skb = B43_DMA_PTR_POISON;
  739. ring->type = type;
  740. ring->dev = dev;
  741. ring->mmio_base = b43_dmacontroller_base(type, controller_index);
  742. ring->index = controller_index;
  743. if (type == B43_DMA_64BIT)
  744. ring->ops = &dma64_ops;
  745. else
  746. ring->ops = &dma32_ops;
  747. if (for_tx) {
  748. ring->tx = true;
  749. ring->current_slot = -1;
  750. } else {
  751. if (ring->index == 0) {
  752. switch (dev->fw.hdr_format) {
  753. case B43_FW_HDR_598:
  754. ring->rx_buffersize = B43_DMA0_RX_FW598_BUFSIZE;
  755. ring->frameoffset = B43_DMA0_RX_FW598_FO;
  756. break;
  757. case B43_FW_HDR_410:
  758. case B43_FW_HDR_351:
  759. ring->rx_buffersize = B43_DMA0_RX_FW351_BUFSIZE;
  760. ring->frameoffset = B43_DMA0_RX_FW351_FO;
  761. break;
  762. }
  763. } else
  764. B43_WARN_ON(1);
  765. }
  766. #ifdef CONFIG_B43_DEBUG
  767. ring->last_injected_overflow = jiffies;
  768. #endif
  769. if (for_tx) {
  770. /* Assumption: B43_TXRING_SLOTS can be divided by TX_SLOTS_PER_FRAME */
  771. BUILD_BUG_ON(B43_TXRING_SLOTS % TX_SLOTS_PER_FRAME != 0);
  772. ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
  773. b43_txhdr_size(dev),
  774. GFP_KERNEL);
  775. if (!ring->txhdr_cache)
  776. goto err_kfree_meta;
  777. /* test for ability to dma to txhdr_cache */
  778. dma_test = dma_map_single(dev->dev->dma_dev,
  779. ring->txhdr_cache,
  780. b43_txhdr_size(dev),
  781. DMA_TO_DEVICE);
  782. if (b43_dma_mapping_error(ring, dma_test,
  783. b43_txhdr_size(dev), 1)) {
  784. /* ugh realloc */
  785. kfree(ring->txhdr_cache);
  786. ring->txhdr_cache = kcalloc(ring->nr_slots / TX_SLOTS_PER_FRAME,
  787. b43_txhdr_size(dev),
  788. GFP_KERNEL | GFP_DMA);
  789. if (!ring->txhdr_cache)
  790. goto err_kfree_meta;
  791. dma_test = dma_map_single(dev->dev->dma_dev,
  792. ring->txhdr_cache,
  793. b43_txhdr_size(dev),
  794. DMA_TO_DEVICE);
  795. if (b43_dma_mapping_error(ring, dma_test,
  796. b43_txhdr_size(dev), 1)) {
  797. b43err(dev->wl,
  798. "TXHDR DMA allocation failed\n");
  799. goto err_kfree_txhdr_cache;
  800. }
  801. }
  802. dma_unmap_single(dev->dev->dma_dev,
  803. dma_test, b43_txhdr_size(dev),
  804. DMA_TO_DEVICE);
  805. }
  806. err = alloc_ringmemory(ring);
  807. if (err)
  808. goto err_kfree_txhdr_cache;
  809. err = dmacontroller_setup(ring);
  810. if (err)
  811. goto err_free_ringmemory;
  812. out:
  813. return ring;
  814. err_free_ringmemory:
  815. free_ringmemory(ring);
  816. err_kfree_txhdr_cache:
  817. kfree(ring->txhdr_cache);
  818. err_kfree_meta:
  819. kfree(ring->meta);
  820. err_kfree_ring:
  821. kfree(ring);
  822. ring = NULL;
  823. goto out;
  824. }
  825. #define divide(a, b) ({ \
  826. typeof(a) __a = a; \
  827. do_div(__a, b); \
  828. __a; \
  829. })
  830. #define modulo(a, b) ({ \
  831. typeof(a) __a = a; \
  832. do_div(__a, b); \
  833. })
  834. /* Main cleanup function. */
  835. static void b43_destroy_dmaring(struct b43_dmaring *ring,
  836. const char *ringname)
  837. {
  838. if (!ring)
  839. return;
  840. #ifdef CONFIG_B43_DEBUG
  841. {
  842. /* Print some statistics. */
  843. u64 failed_packets = ring->nr_failed_tx_packets;
  844. u64 succeed_packets = ring->nr_succeed_tx_packets;
  845. u64 nr_packets = failed_packets + succeed_packets;
  846. u64 permille_failed = 0, average_tries = 0;
  847. if (nr_packets)
  848. permille_failed = divide(failed_packets * 1000, nr_packets);
  849. if (nr_packets)
  850. average_tries = divide(ring->nr_total_packet_tries * 100, nr_packets);
  851. b43dbg(ring->dev->wl, "DMA-%u %s: "
  852. "Used slots %d/%d, Failed frames %llu/%llu = %llu.%01llu%%, "
  853. "Average tries %llu.%02llu\n",
  854. (unsigned int)(ring->type), ringname,
  855. ring->max_used_slots,
  856. ring->nr_slots,
  857. (unsigned long long)failed_packets,
  858. (unsigned long long)nr_packets,
  859. (unsigned long long)divide(permille_failed, 10),
  860. (unsigned long long)modulo(permille_failed, 10),
  861. (unsigned long long)divide(average_tries, 100),
  862. (unsigned long long)modulo(average_tries, 100));
  863. }
  864. #endif /* DEBUG */
  865. /* Device IRQs are disabled prior entering this function,
  866. * so no need to take care of concurrency with rx handler stuff.
  867. */
  868. dmacontroller_cleanup(ring);
  869. free_all_descbuffers(ring);
  870. free_ringmemory(ring);
  871. kfree(ring->txhdr_cache);
  872. kfree(ring->meta);
  873. kfree(ring);
  874. }
  875. #define destroy_ring(dma, ring) do { \
  876. b43_destroy_dmaring((dma)->ring, __stringify(ring)); \
  877. (dma)->ring = NULL; \
  878. } while (0)
  879. void b43_dma_free(struct b43_wldev *dev)
  880. {
  881. struct b43_dma *dma;
  882. if (b43_using_pio_transfers(dev))
  883. return;
  884. dma = &dev->dma;
  885. destroy_ring(dma, rx_ring);
  886. destroy_ring(dma, tx_ring_AC_BK);
  887. destroy_ring(dma, tx_ring_AC_BE);
  888. destroy_ring(dma, tx_ring_AC_VI);
  889. destroy_ring(dma, tx_ring_AC_VO);
  890. destroy_ring(dma, tx_ring_mcast);
  891. }
  892. /* Some hardware with 64-bit DMA seems to be bugged and looks for translation
  893. * bit in low address word instead of high one.
  894. */
  895. static bool b43_dma_translation_in_low_word(struct b43_wldev *dev,
  896. enum b43_dmatype type)
  897. {
  898. if (type != B43_DMA_64BIT)
  899. return true;
  900. #ifdef CONFIG_B43_SSB
  901. if (dev->dev->bus_type == B43_BUS_SSB &&
  902. dev->dev->sdev->bus->bustype == SSB_BUSTYPE_PCI &&
  903. !(pci_is_pcie(dev->dev->sdev->bus->host_pci) &&
  904. ssb_read32(dev->dev->sdev, SSB_TMSHIGH) & SSB_TMSHIGH_DMA64))
  905. return true;
  906. #endif
  907. return false;
  908. }
  909. int b43_dma_init(struct b43_wldev *dev)
  910. {
  911. struct b43_dma *dma = &dev->dma;
  912. enum b43_dmatype type = b43_engine_type(dev);
  913. int err;
  914. err = dma_set_mask_and_coherent(dev->dev->dma_dev, DMA_BIT_MASK(type));
  915. if (err) {
  916. b43err(dev->wl, "The machine/kernel does not support "
  917. "the required %u-bit DMA mask\n", type);
  918. return err;
  919. }
  920. switch (dev->dev->bus_type) {
  921. #ifdef CONFIG_B43_BCMA
  922. case B43_BUS_BCMA:
  923. dma->translation = bcma_core_dma_translation(dev->dev->bdev);
  924. break;
  925. #endif
  926. #ifdef CONFIG_B43_SSB
  927. case B43_BUS_SSB:
  928. dma->translation = ssb_dma_translation(dev->dev->sdev);
  929. break;
  930. #endif
  931. }
  932. dma->translation_in_low = b43_dma_translation_in_low_word(dev, type);
  933. dma->parity = true;
  934. #ifdef CONFIG_B43_BCMA
  935. /* TODO: find out which SSB devices need disabling parity */
  936. if (dev->dev->bus_type == B43_BUS_BCMA)
  937. dma->parity = false;
  938. #endif
  939. err = -ENOMEM;
  940. /* setup TX DMA channels. */
  941. dma->tx_ring_AC_BK = b43_setup_dmaring(dev, 0, 1, type);
  942. if (!dma->tx_ring_AC_BK)
  943. goto out;
  944. dma->tx_ring_AC_BE = b43_setup_dmaring(dev, 1, 1, type);
  945. if (!dma->tx_ring_AC_BE)
  946. goto err_destroy_bk;
  947. dma->tx_ring_AC_VI = b43_setup_dmaring(dev, 2, 1, type);
  948. if (!dma->tx_ring_AC_VI)
  949. goto err_destroy_be;
  950. dma->tx_ring_AC_VO = b43_setup_dmaring(dev, 3, 1, type);
  951. if (!dma->tx_ring_AC_VO)
  952. goto err_destroy_vi;
  953. dma->tx_ring_mcast = b43_setup_dmaring(dev, 4, 1, type);
  954. if (!dma->tx_ring_mcast)
  955. goto err_destroy_vo;
  956. /* setup RX DMA channel. */
  957. dma->rx_ring = b43_setup_dmaring(dev, 0, 0, type);
  958. if (!dma->rx_ring)
  959. goto err_destroy_mcast;
  960. /* No support for the TX status DMA ring. */
  961. B43_WARN_ON(dev->dev->core_rev < 5);
  962. b43dbg(dev->wl, "%u-bit DMA initialized\n",
  963. (unsigned int)type);
  964. err = 0;
  965. out:
  966. return err;
  967. err_destroy_mcast:
  968. destroy_ring(dma, tx_ring_mcast);
  969. err_destroy_vo:
  970. destroy_ring(dma, tx_ring_AC_VO);
  971. err_destroy_vi:
  972. destroy_ring(dma, tx_ring_AC_VI);
  973. err_destroy_be:
  974. destroy_ring(dma, tx_ring_AC_BE);
  975. err_destroy_bk:
  976. destroy_ring(dma, tx_ring_AC_BK);
  977. return err;
  978. }
  979. /* Generate a cookie for the TX header. */
  980. static u16 generate_cookie(struct b43_dmaring *ring, int slot)
  981. {
  982. u16 cookie;
  983. /* Use the upper 4 bits of the cookie as
  984. * DMA controller ID and store the slot number
  985. * in the lower 12 bits.
  986. * Note that the cookie must never be 0, as this
  987. * is a special value used in RX path.
  988. * It can also not be 0xFFFF because that is special
  989. * for multicast frames.
  990. */
  991. cookie = (((u16)ring->index + 1) << 12);
  992. B43_WARN_ON(slot & ~0x0FFF);
  993. cookie |= (u16)slot;
  994. return cookie;
  995. }
  996. /* Inspect a cookie and find out to which controller/slot it belongs. */
  997. static
  998. struct b43_dmaring *parse_cookie(struct b43_wldev *dev, u16 cookie, int *slot)
  999. {
  1000. struct b43_dma *dma = &dev->dma;
  1001. struct b43_dmaring *ring = NULL;
  1002. switch (cookie & 0xF000) {
  1003. case 0x1000:
  1004. ring = dma->tx_ring_AC_BK;
  1005. break;
  1006. case 0x2000:
  1007. ring = dma->tx_ring_AC_BE;
  1008. break;
  1009. case 0x3000:
  1010. ring = dma->tx_ring_AC_VI;
  1011. break;
  1012. case 0x4000:
  1013. ring = dma->tx_ring_AC_VO;
  1014. break;
  1015. case 0x5000:
  1016. ring = dma->tx_ring_mcast;
  1017. break;
  1018. }
  1019. *slot = (cookie & 0x0FFF);
  1020. if (unlikely(!ring || *slot < 0 || *slot >= ring->nr_slots)) {
  1021. b43dbg(dev->wl, "TX-status contains "
  1022. "invalid cookie: 0x%04X\n", cookie);
  1023. return NULL;
  1024. }
  1025. return ring;
  1026. }
  1027. static int dma_tx_fragment(struct b43_dmaring *ring,
  1028. struct sk_buff *skb)
  1029. {
  1030. const struct b43_dma_ops *ops = ring->ops;
  1031. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1032. struct b43_private_tx_info *priv_info = b43_get_priv_tx_info(info);
  1033. u8 *header;
  1034. int slot, old_top_slot, old_used_slots;
  1035. int err;
  1036. struct b43_dmadesc_generic *desc;
  1037. struct b43_dmadesc_meta *meta;
  1038. struct b43_dmadesc_meta *meta_hdr;
  1039. u16 cookie;
  1040. size_t hdrsize = b43_txhdr_size(ring->dev);
  1041. /* Important note: If the number of used DMA slots per TX frame
  1042. * is changed here, the TX_SLOTS_PER_FRAME definition at the top of
  1043. * the file has to be updated, too!
  1044. */
  1045. old_top_slot = ring->current_slot;
  1046. old_used_slots = ring->used_slots;
  1047. /* Get a slot for the header. */
  1048. slot = request_slot(ring);
  1049. desc = ops->idx2desc(ring, slot, &meta_hdr);
  1050. memset(meta_hdr, 0, sizeof(*meta_hdr));
  1051. header = &(ring->txhdr_cache[(slot / TX_SLOTS_PER_FRAME) * hdrsize]);
  1052. cookie = generate_cookie(ring, slot);
  1053. err = b43_generate_txhdr(ring->dev, header,
  1054. skb, info, cookie);
  1055. if (unlikely(err)) {
  1056. ring->current_slot = old_top_slot;
  1057. ring->used_slots = old_used_slots;
  1058. return err;
  1059. }
  1060. meta_hdr->dmaaddr = map_descbuffer(ring, (unsigned char *)header,
  1061. hdrsize, 1);
  1062. if (b43_dma_mapping_error(ring, meta_hdr->dmaaddr, hdrsize, 1)) {
  1063. ring->current_slot = old_top_slot;
  1064. ring->used_slots = old_used_slots;
  1065. return -EIO;
  1066. }
  1067. ops->fill_descriptor(ring, desc, meta_hdr->dmaaddr,
  1068. hdrsize, 1, 0, 0);
  1069. /* Get a slot for the payload. */
  1070. slot = request_slot(ring);
  1071. desc = ops->idx2desc(ring, slot, &meta);
  1072. memset(meta, 0, sizeof(*meta));
  1073. meta->skb = skb;
  1074. meta->is_last_fragment = true;
  1075. priv_info->bouncebuffer = NULL;
  1076. meta->dmaaddr = map_descbuffer(ring, skb->data, skb->len, 1);
  1077. /* create a bounce buffer in zone_dma on mapping failure. */
  1078. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1079. priv_info->bouncebuffer = kmemdup(skb->data, skb->len,
  1080. GFP_ATOMIC | GFP_DMA);
  1081. if (!priv_info->bouncebuffer) {
  1082. ring->current_slot = old_top_slot;
  1083. ring->used_slots = old_used_slots;
  1084. err = -ENOMEM;
  1085. goto out_unmap_hdr;
  1086. }
  1087. meta->dmaaddr = map_descbuffer(ring, priv_info->bouncebuffer, skb->len, 1);
  1088. if (b43_dma_mapping_error(ring, meta->dmaaddr, skb->len, 1)) {
  1089. kfree(priv_info->bouncebuffer);
  1090. priv_info->bouncebuffer = NULL;
  1091. ring->current_slot = old_top_slot;
  1092. ring->used_slots = old_used_slots;
  1093. err = -EIO;
  1094. goto out_unmap_hdr;
  1095. }
  1096. }
  1097. ops->fill_descriptor(ring, desc, meta->dmaaddr, skb->len, 0, 1, 1);
  1098. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1099. /* Tell the firmware about the cookie of the last
  1100. * mcast frame, so it can clear the more-data bit in it. */
  1101. b43_shm_write16(ring->dev, B43_SHM_SHARED,
  1102. B43_SHM_SH_MCASTCOOKIE, cookie);
  1103. }
  1104. /* Now transfer the whole frame. */
  1105. wmb();
  1106. ops->poke_tx(ring, next_slot(ring, slot));
  1107. return 0;
  1108. out_unmap_hdr:
  1109. unmap_descbuffer(ring, meta_hdr->dmaaddr,
  1110. hdrsize, 1);
  1111. return err;
  1112. }
  1113. static inline int should_inject_overflow(struct b43_dmaring *ring)
  1114. {
  1115. #ifdef CONFIG_B43_DEBUG
  1116. if (unlikely(b43_debug(ring->dev, B43_DBG_DMAOVERFLOW))) {
  1117. /* Check if we should inject another ringbuffer overflow
  1118. * to test handling of this situation in the stack. */
  1119. unsigned long next_overflow;
  1120. next_overflow = ring->last_injected_overflow + HZ;
  1121. if (time_after(jiffies, next_overflow)) {
  1122. ring->last_injected_overflow = jiffies;
  1123. b43dbg(ring->dev->wl,
  1124. "Injecting TX ring overflow on "
  1125. "DMA controller %d\n", ring->index);
  1126. return 1;
  1127. }
  1128. }
  1129. #endif /* CONFIG_B43_DEBUG */
  1130. return 0;
  1131. }
  1132. /* Static mapping of mac80211's queues (priorities) to b43 DMA rings. */
  1133. static struct b43_dmaring *select_ring_by_priority(struct b43_wldev *dev,
  1134. u8 queue_prio)
  1135. {
  1136. struct b43_dmaring *ring;
  1137. if (dev->qos_enabled) {
  1138. /* 0 = highest priority */
  1139. switch (queue_prio) {
  1140. default:
  1141. B43_WARN_ON(1);
  1142. fallthrough;
  1143. case 0:
  1144. ring = dev->dma.tx_ring_AC_VO;
  1145. break;
  1146. case 1:
  1147. ring = dev->dma.tx_ring_AC_VI;
  1148. break;
  1149. case 2:
  1150. ring = dev->dma.tx_ring_AC_BE;
  1151. break;
  1152. case 3:
  1153. ring = dev->dma.tx_ring_AC_BK;
  1154. break;
  1155. }
  1156. } else
  1157. ring = dev->dma.tx_ring_AC_BE;
  1158. return ring;
  1159. }
  1160. int b43_dma_tx(struct b43_wldev *dev, struct sk_buff *skb)
  1161. {
  1162. struct b43_dmaring *ring;
  1163. struct ieee80211_hdr *hdr;
  1164. int err = 0;
  1165. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1166. hdr = (struct ieee80211_hdr *)skb->data;
  1167. if (info->flags & IEEE80211_TX_CTL_SEND_AFTER_DTIM) {
  1168. /* The multicast ring will be sent after the DTIM */
  1169. ring = dev->dma.tx_ring_mcast;
  1170. /* Set the more-data bit. Ucode will clear it on
  1171. * the last frame for us. */
  1172. hdr->frame_control |= cpu_to_le16(IEEE80211_FCTL_MOREDATA);
  1173. } else {
  1174. /* Decide by priority where to put this frame. */
  1175. ring = select_ring_by_priority(
  1176. dev, skb_get_queue_mapping(skb));
  1177. }
  1178. B43_WARN_ON(!ring->tx);
  1179. if (unlikely(ring->stopped)) {
  1180. /* We get here only because of a bug in mac80211.
  1181. * Because of a race, one packet may be queued after
  1182. * the queue is stopped, thus we got called when we shouldn't.
  1183. * For now, just refuse the transmit. */
  1184. if (b43_debug(dev, B43_DBG_DMAVERBOSE))
  1185. b43err(dev->wl, "Packet after queue stopped\n");
  1186. err = -ENOSPC;
  1187. goto out;
  1188. }
  1189. if (WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME)) {
  1190. /* If we get here, we have a real error with the queue
  1191. * full, but queues not stopped. */
  1192. b43err(dev->wl, "DMA queue overflow\n");
  1193. err = -ENOSPC;
  1194. goto out;
  1195. }
  1196. /* Assign the queue number to the ring (if not already done before)
  1197. * so TX status handling can use it. The queue to ring mapping is
  1198. * static, so we don't need to store it per frame. */
  1199. ring->queue_prio = skb_get_queue_mapping(skb);
  1200. err = dma_tx_fragment(ring, skb);
  1201. if (unlikely(err == -ENOKEY)) {
  1202. /* Drop this packet, as we don't have the encryption key
  1203. * anymore and must not transmit it unencrypted. */
  1204. ieee80211_free_txskb(dev->wl->hw, skb);
  1205. err = 0;
  1206. goto out;
  1207. }
  1208. if (unlikely(err)) {
  1209. b43err(dev->wl, "DMA tx mapping failure\n");
  1210. goto out;
  1211. }
  1212. if ((free_slots(ring) < TX_SLOTS_PER_FRAME) ||
  1213. should_inject_overflow(ring)) {
  1214. /* This TX ring is full. */
  1215. unsigned int skb_mapping = skb_get_queue_mapping(skb);
  1216. ieee80211_stop_queue(dev->wl->hw, skb_mapping);
  1217. dev->wl->tx_queue_stopped[skb_mapping] = true;
  1218. ring->stopped = true;
  1219. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1220. b43dbg(dev->wl, "Stopped TX ring %d\n", ring->index);
  1221. }
  1222. }
  1223. out:
  1224. return err;
  1225. }
  1226. void b43_dma_handle_txstatus(struct b43_wldev *dev,
  1227. const struct b43_txstatus *status)
  1228. {
  1229. const struct b43_dma_ops *ops;
  1230. struct b43_dmaring *ring;
  1231. struct b43_dmadesc_meta *meta;
  1232. static const struct b43_txstatus fake; /* filled with 0 */
  1233. const struct b43_txstatus *txstat;
  1234. int slot, firstused;
  1235. bool frame_succeed;
  1236. int skip;
  1237. static u8 err_out1;
  1238. ring = parse_cookie(dev, status->cookie, &slot);
  1239. if (unlikely(!ring))
  1240. return;
  1241. B43_WARN_ON(!ring->tx);
  1242. /* Sanity check: TX packets are processed in-order on one ring.
  1243. * Check if the slot deduced from the cookie really is the first
  1244. * used slot. */
  1245. firstused = ring->current_slot - ring->used_slots + 1;
  1246. if (firstused < 0)
  1247. firstused = ring->nr_slots + firstused;
  1248. skip = 0;
  1249. if (unlikely(slot != firstused)) {
  1250. /* This possibly is a firmware bug and will result in
  1251. * malfunction, memory leaks and/or stall of DMA functionality.
  1252. */
  1253. if (slot == next_slot(ring, next_slot(ring, firstused))) {
  1254. /* If a single header/data pair was missed, skip over
  1255. * the first two slots in an attempt to recover.
  1256. */
  1257. slot = firstused;
  1258. skip = 2;
  1259. if (!err_out1) {
  1260. /* Report the error once. */
  1261. b43dbg(dev->wl,
  1262. "Skip on DMA ring %d slot %d.\n",
  1263. ring->index, slot);
  1264. err_out1 = 1;
  1265. }
  1266. } else {
  1267. /* More than a single header/data pair were missed.
  1268. * Report this error. If running with open-source
  1269. * firmware, then reset the controller to
  1270. * revive operation.
  1271. */
  1272. b43dbg(dev->wl,
  1273. "Out of order TX status report on DMA ring %d. Expected %d, but got %d\n",
  1274. ring->index, firstused, slot);
  1275. if (dev->fw.opensource)
  1276. b43_controller_restart(dev, "Out of order TX");
  1277. return;
  1278. }
  1279. }
  1280. ops = ring->ops;
  1281. while (1) {
  1282. B43_WARN_ON(slot < 0 || slot >= ring->nr_slots);
  1283. /* get meta - ignore returned value */
  1284. ops->idx2desc(ring, slot, &meta);
  1285. if (b43_dma_ptr_is_poisoned(meta->skb)) {
  1286. b43dbg(dev->wl, "Poisoned TX slot %d (first=%d) "
  1287. "on ring %d\n",
  1288. slot, firstused, ring->index);
  1289. break;
  1290. }
  1291. if (meta->skb) {
  1292. struct b43_private_tx_info *priv_info =
  1293. b43_get_priv_tx_info(IEEE80211_SKB_CB(meta->skb));
  1294. unmap_descbuffer(ring, meta->dmaaddr,
  1295. meta->skb->len, 1);
  1296. kfree(priv_info->bouncebuffer);
  1297. priv_info->bouncebuffer = NULL;
  1298. } else {
  1299. unmap_descbuffer(ring, meta->dmaaddr,
  1300. b43_txhdr_size(dev), 1);
  1301. }
  1302. if (meta->is_last_fragment) {
  1303. struct ieee80211_tx_info *info;
  1304. if (unlikely(!meta->skb)) {
  1305. /* This is a scatter-gather fragment of a frame,
  1306. * so the skb pointer must not be NULL.
  1307. */
  1308. b43dbg(dev->wl, "TX status unexpected NULL skb "
  1309. "at slot %d (first=%d) on ring %d\n",
  1310. slot, firstused, ring->index);
  1311. break;
  1312. }
  1313. info = IEEE80211_SKB_CB(meta->skb);
  1314. /*
  1315. * Call back to inform the ieee80211 subsystem about
  1316. * the status of the transmission. When skipping over
  1317. * a missed TX status report, use a status structure
  1318. * filled with zeros to indicate that the frame was not
  1319. * sent (frame_count 0) and not acknowledged
  1320. */
  1321. if (unlikely(skip))
  1322. txstat = &fake;
  1323. else
  1324. txstat = status;
  1325. frame_succeed = b43_fill_txstatus_report(dev, info,
  1326. txstat);
  1327. #ifdef CONFIG_B43_DEBUG
  1328. if (frame_succeed)
  1329. ring->nr_succeed_tx_packets++;
  1330. else
  1331. ring->nr_failed_tx_packets++;
  1332. ring->nr_total_packet_tries += status->frame_count;
  1333. #endif /* DEBUG */
  1334. ieee80211_tx_status(dev->wl->hw, meta->skb);
  1335. /* skb will be freed by ieee80211_tx_status().
  1336. * Poison our pointer. */
  1337. meta->skb = B43_DMA_PTR_POISON;
  1338. } else {
  1339. /* No need to call free_descriptor_buffer here, as
  1340. * this is only the txhdr, which is not allocated.
  1341. */
  1342. if (unlikely(meta->skb)) {
  1343. b43dbg(dev->wl, "TX status unexpected non-NULL skb "
  1344. "at slot %d (first=%d) on ring %d\n",
  1345. slot, firstused, ring->index);
  1346. break;
  1347. }
  1348. }
  1349. /* Everything unmapped and free'd. So it's not used anymore. */
  1350. ring->used_slots--;
  1351. if (meta->is_last_fragment && !skip) {
  1352. /* This is the last scatter-gather
  1353. * fragment of the frame. We are done. */
  1354. break;
  1355. }
  1356. slot = next_slot(ring, slot);
  1357. if (skip > 0)
  1358. --skip;
  1359. }
  1360. if (ring->stopped) {
  1361. B43_WARN_ON(free_slots(ring) < TX_SLOTS_PER_FRAME);
  1362. ring->stopped = false;
  1363. }
  1364. if (dev->wl->tx_queue_stopped[ring->queue_prio]) {
  1365. dev->wl->tx_queue_stopped[ring->queue_prio] = false;
  1366. } else {
  1367. /* If the driver queue is running wake the corresponding
  1368. * mac80211 queue. */
  1369. ieee80211_wake_queue(dev->wl->hw, ring->queue_prio);
  1370. if (b43_debug(dev, B43_DBG_DMAVERBOSE)) {
  1371. b43dbg(dev->wl, "Woke up TX ring %d\n", ring->index);
  1372. }
  1373. }
  1374. /* Add work to the queue. */
  1375. ieee80211_queue_work(dev->wl->hw, &dev->wl->tx_work);
  1376. }
  1377. static void dma_rx(struct b43_dmaring *ring, int *slot)
  1378. {
  1379. const struct b43_dma_ops *ops = ring->ops;
  1380. struct b43_dmadesc_generic *desc;
  1381. struct b43_dmadesc_meta *meta;
  1382. struct b43_rxhdr_fw4 *rxhdr;
  1383. struct sk_buff *skb;
  1384. u16 len;
  1385. int err;
  1386. dma_addr_t dmaaddr;
  1387. desc = ops->idx2desc(ring, *slot, &meta);
  1388. sync_descbuffer_for_cpu(ring, meta->dmaaddr, ring->rx_buffersize);
  1389. skb = meta->skb;
  1390. rxhdr = (struct b43_rxhdr_fw4 *)skb->data;
  1391. len = le16_to_cpu(rxhdr->frame_len);
  1392. if (len == 0) {
  1393. int i = 0;
  1394. do {
  1395. udelay(2);
  1396. barrier();
  1397. len = le16_to_cpu(rxhdr->frame_len);
  1398. } while (len == 0 && i++ < 5);
  1399. if (unlikely(len == 0)) {
  1400. dmaaddr = meta->dmaaddr;
  1401. goto drop_recycle_buffer;
  1402. }
  1403. }
  1404. if (unlikely(b43_rx_buffer_is_poisoned(ring, skb))) {
  1405. /* Something went wrong with the DMA.
  1406. * The device did not touch the buffer and did not overwrite the poison. */
  1407. b43dbg(ring->dev->wl, "DMA RX: Dropping poisoned buffer.\n");
  1408. dmaaddr = meta->dmaaddr;
  1409. goto drop_recycle_buffer;
  1410. }
  1411. if (unlikely(len + ring->frameoffset > ring->rx_buffersize)) {
  1412. /* The data did not fit into one descriptor buffer
  1413. * and is split over multiple buffers.
  1414. * This should never happen, as we try to allocate buffers
  1415. * big enough. So simply ignore this packet.
  1416. */
  1417. int cnt = 0;
  1418. s32 tmp = len;
  1419. while (1) {
  1420. desc = ops->idx2desc(ring, *slot, &meta);
  1421. /* recycle the descriptor buffer. */
  1422. b43_poison_rx_buffer(ring, meta->skb);
  1423. sync_descbuffer_for_device(ring, meta->dmaaddr,
  1424. ring->rx_buffersize);
  1425. *slot = next_slot(ring, *slot);
  1426. cnt++;
  1427. tmp -= ring->rx_buffersize;
  1428. if (tmp <= 0)
  1429. break;
  1430. }
  1431. b43err(ring->dev->wl, "DMA RX buffer too small "
  1432. "(len: %u, buffer: %u, nr-dropped: %d)\n",
  1433. len, ring->rx_buffersize, cnt);
  1434. goto drop;
  1435. }
  1436. dmaaddr = meta->dmaaddr;
  1437. err = setup_rx_descbuffer(ring, desc, meta, GFP_ATOMIC);
  1438. if (unlikely(err)) {
  1439. b43dbg(ring->dev->wl, "DMA RX: setup_rx_descbuffer() failed\n");
  1440. goto drop_recycle_buffer;
  1441. }
  1442. unmap_descbuffer(ring, dmaaddr, ring->rx_buffersize, 0);
  1443. skb_put(skb, len + ring->frameoffset);
  1444. skb_pull(skb, ring->frameoffset);
  1445. b43_rx(ring->dev, skb, rxhdr);
  1446. drop:
  1447. return;
  1448. drop_recycle_buffer:
  1449. /* Poison and recycle the RX buffer. */
  1450. b43_poison_rx_buffer(ring, skb);
  1451. sync_descbuffer_for_device(ring, dmaaddr, ring->rx_buffersize);
  1452. }
  1453. void b43_dma_handle_rx_overflow(struct b43_dmaring *ring)
  1454. {
  1455. int current_slot, previous_slot;
  1456. B43_WARN_ON(ring->tx);
  1457. /* Device has filled all buffers, drop all packets and let TCP
  1458. * decrease speed.
  1459. * Decrement RX index by one will let the device to see all slots
  1460. * as free again
  1461. */
  1462. /*
  1463. *TODO: How to increase rx_drop in mac80211?
  1464. */
  1465. current_slot = ring->ops->get_current_rxslot(ring);
  1466. previous_slot = prev_slot(ring, current_slot);
  1467. ring->ops->set_current_rxslot(ring, previous_slot);
  1468. }
  1469. void b43_dma_rx(struct b43_dmaring *ring)
  1470. {
  1471. const struct b43_dma_ops *ops = ring->ops;
  1472. int slot, current_slot;
  1473. int used_slots = 0;
  1474. B43_WARN_ON(ring->tx);
  1475. current_slot = ops->get_current_rxslot(ring);
  1476. B43_WARN_ON(!(current_slot >= 0 && current_slot < ring->nr_slots));
  1477. slot = ring->current_slot;
  1478. for (; slot != current_slot; slot = next_slot(ring, slot)) {
  1479. dma_rx(ring, &slot);
  1480. update_max_used_slots(ring, ++used_slots);
  1481. }
  1482. wmb();
  1483. ops->set_current_rxslot(ring, slot);
  1484. ring->current_slot = slot;
  1485. }
  1486. static void b43_dma_tx_suspend_ring(struct b43_dmaring *ring)
  1487. {
  1488. B43_WARN_ON(!ring->tx);
  1489. ring->ops->tx_suspend(ring);
  1490. }
  1491. static void b43_dma_tx_resume_ring(struct b43_dmaring *ring)
  1492. {
  1493. B43_WARN_ON(!ring->tx);
  1494. ring->ops->tx_resume(ring);
  1495. }
  1496. void b43_dma_tx_suspend(struct b43_wldev *dev)
  1497. {
  1498. b43_power_saving_ctl_bits(dev, B43_PS_AWAKE);
  1499. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BK);
  1500. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_BE);
  1501. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VI);
  1502. b43_dma_tx_suspend_ring(dev->dma.tx_ring_AC_VO);
  1503. b43_dma_tx_suspend_ring(dev->dma.tx_ring_mcast);
  1504. }
  1505. void b43_dma_tx_resume(struct b43_wldev *dev)
  1506. {
  1507. b43_dma_tx_resume_ring(dev->dma.tx_ring_mcast);
  1508. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VO);
  1509. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_VI);
  1510. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BE);
  1511. b43_dma_tx_resume_ring(dev->dma.tx_ring_AC_BK);
  1512. b43_power_saving_ctl_bits(dev, 0);
  1513. }
  1514. static void direct_fifo_rx(struct b43_wldev *dev, enum b43_dmatype type,
  1515. u16 mmio_base, bool enable)
  1516. {
  1517. u32 ctl;
  1518. if (type == B43_DMA_64BIT) {
  1519. ctl = b43_read32(dev, mmio_base + B43_DMA64_RXCTL);
  1520. ctl &= ~B43_DMA64_RXDIRECTFIFO;
  1521. if (enable)
  1522. ctl |= B43_DMA64_RXDIRECTFIFO;
  1523. b43_write32(dev, mmio_base + B43_DMA64_RXCTL, ctl);
  1524. } else {
  1525. ctl = b43_read32(dev, mmio_base + B43_DMA32_RXCTL);
  1526. ctl &= ~B43_DMA32_RXDIRECTFIFO;
  1527. if (enable)
  1528. ctl |= B43_DMA32_RXDIRECTFIFO;
  1529. b43_write32(dev, mmio_base + B43_DMA32_RXCTL, ctl);
  1530. }
  1531. }
  1532. /* Enable/Disable Direct FIFO Receive Mode (PIO) on a RX engine.
  1533. * This is called from PIO code, so DMA structures are not available. */
  1534. void b43_dma_direct_fifo_rx(struct b43_wldev *dev,
  1535. unsigned int engine_index, bool enable)
  1536. {
  1537. enum b43_dmatype type;
  1538. u16 mmio_base;
  1539. type = b43_engine_type(dev);
  1540. mmio_base = b43_dmacontroller_base(type, engine_index);
  1541. direct_fifo_rx(dev, type, mmio_base, enable);
  1542. }