hw.h 35 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef HW_H
  17. #define HW_H
  18. #include <linux/if_ether.h>
  19. #include <linux/delay.h>
  20. #include <linux/io.h>
  21. #include <linux/firmware.h>
  22. #include "mac.h"
  23. #include "ani.h"
  24. #include "eeprom.h"
  25. #include "calib.h"
  26. #include "reg.h"
  27. #include "reg_mci.h"
  28. #include "phy.h"
  29. #include "btcoex.h"
  30. #include "dynack.h"
  31. #include "../regd.h"
  32. #define ATHEROS_VENDOR_ID 0x168c
  33. #define AR5416_DEVID_PCI 0x0023
  34. #define AR5416_DEVID_PCIE 0x0024
  35. #define AR9160_DEVID_PCI 0x0027
  36. #define AR9280_DEVID_PCI 0x0029
  37. #define AR9280_DEVID_PCIE 0x002a
  38. #define AR9285_DEVID_PCIE 0x002b
  39. #define AR2427_DEVID_PCIE 0x002c
  40. #define AR9287_DEVID_PCI 0x002d
  41. #define AR9287_DEVID_PCIE 0x002e
  42. #define AR9300_DEVID_PCIE 0x0030
  43. #define AR9300_DEVID_AR9340 0x0031
  44. #define AR9300_DEVID_AR9485_PCIE 0x0032
  45. #define AR9300_DEVID_AR9580 0x0033
  46. #define AR9300_DEVID_AR9462 0x0034
  47. #define AR9300_DEVID_AR9330 0x0035
  48. #define AR9300_DEVID_QCA955X 0x0038
  49. #define AR9485_DEVID_AR1111 0x0037
  50. #define AR9300_DEVID_AR9565 0x0036
  51. #define AR9300_DEVID_AR953X 0x003d
  52. #define AR9300_DEVID_QCA956X 0x003f
  53. #define AR5416_AR9100_DEVID 0x000b
  54. #define AR_SUBVENDOR_ID_NOG 0x0e11
  55. #define AR_SUBVENDOR_ID_NEW_A 0x7065
  56. #define AR5416_MAGIC 0x19641014
  57. #define AR9280_COEX2WIRE_SUBSYSID 0x309b
  58. #define AT9285_COEX3WIRE_SA_SUBSYSID 0x30aa
  59. #define AT9285_COEX3WIRE_DA_SUBSYSID 0x30ab
  60. #define ATH_AMPDU_LIMIT_MAX (64 * 1024 - 1)
  61. #define ATH_DEFAULT_NOISE_FLOOR -95
  62. #define ATH9K_RSSI_BAD -128
  63. #define ATH9K_NUM_CHANNELS 38
  64. /* Register read/write primitives */
  65. #define REG_WRITE(_ah, _reg, _val) \
  66. (_ah)->reg_ops.write((_ah), (_val), (_reg))
  67. #define REG_READ(_ah, _reg) \
  68. (_ah)->reg_ops.read((_ah), (_reg))
  69. #define REG_READ_MULTI(_ah, _addr, _val, _cnt) \
  70. (_ah)->reg_ops.multi_read((_ah), (_addr), (_val), (_cnt))
  71. #define REG_RMW(_ah, _reg, _set, _clr) \
  72. (_ah)->reg_ops.rmw((_ah), (_reg), (_set), (_clr))
  73. #define ENABLE_REGWRITE_BUFFER(_ah) \
  74. do { \
  75. if ((_ah)->reg_ops.enable_write_buffer) \
  76. (_ah)->reg_ops.enable_write_buffer((_ah)); \
  77. } while (0)
  78. #define REGWRITE_BUFFER_FLUSH(_ah) \
  79. do { \
  80. if ((_ah)->reg_ops.write_flush) \
  81. (_ah)->reg_ops.write_flush((_ah)); \
  82. } while (0)
  83. #define ENABLE_REG_RMW_BUFFER(_ah) \
  84. do { \
  85. if ((_ah)->reg_ops.enable_rmw_buffer) \
  86. (_ah)->reg_ops.enable_rmw_buffer((_ah)); \
  87. } while (0)
  88. #define REG_RMW_BUFFER_FLUSH(_ah) \
  89. do { \
  90. if ((_ah)->reg_ops.rmw_flush) \
  91. (_ah)->reg_ops.rmw_flush((_ah)); \
  92. } while (0)
  93. #define PR_EEP(_s, _val) \
  94. do { \
  95. len += scnprintf(buf + len, size - len, "%20s : %10d\n",\
  96. _s, (_val)); \
  97. } while (0)
  98. #define SM(_v, _f) (((_v) << _f##_S) & _f)
  99. #define MS(_v, _f) (((_v) & _f) >> _f##_S)
  100. #define REG_RMW_FIELD(_a, _r, _f, _v) \
  101. REG_RMW(_a, _r, (((_v) << _f##_S) & _f), (_f))
  102. #define REG_READ_FIELD(_a, _r, _f) \
  103. (((REG_READ(_a, _r) & _f) >> _f##_S))
  104. #define REG_SET_BIT(_a, _r, _f) \
  105. REG_RMW(_a, _r, (_f), 0)
  106. #define REG_CLR_BIT(_a, _r, _f) \
  107. REG_RMW(_a, _r, 0, (_f))
  108. #define DO_DELAY(x) do { \
  109. if (((++(x) % 64) == 0) && \
  110. (ath9k_hw_common(ah)->bus_ops->ath_bus_type \
  111. != ATH_USB)) \
  112. udelay(1); \
  113. } while (0)
  114. #define REG_WRITE_ARRAY(iniarray, column, regWr) \
  115. ath9k_hw_write_array(ah, iniarray, column, &(regWr))
  116. #define REG_READ_ARRAY(ah, array, size) \
  117. ath9k_hw_read_array(ah, array, size)
  118. #define AR_GPIO_OUTPUT_MUX_AS_OUTPUT 0
  119. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_ATTENTION_LED 1
  120. #define AR_GPIO_OUTPUT_MUX_AS_PCIE_POWER_LED 2
  121. #define AR_GPIO_OUTPUT_MUX_AS_TX_FRAME 3
  122. #define AR_GPIO_OUTPUT_MUX_AS_RX_CLEAR_EXTERNAL 4
  123. #define AR_GPIO_OUTPUT_MUX_AS_MAC_NETWORK_LED 5
  124. #define AR_GPIO_OUTPUT_MUX_AS_MAC_POWER_LED 6
  125. #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_DATA 0x16
  126. #define AR_GPIO_OUTPUT_MUX_AS_MCI_WLAN_CLK 0x17
  127. #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_DATA 0x18
  128. #define AR_GPIO_OUTPUT_MUX_AS_MCI_BT_CLK 0x19
  129. #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_TX 0x14
  130. #define AR_GPIO_OUTPUT_MUX_AS_WL_IN_RX 0x13
  131. #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_TX 9
  132. #define AR_GPIO_OUTPUT_MUX_AS_BT_IN_RX 8
  133. #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_STROBE 0x1d
  134. #define AR_GPIO_OUTPUT_MUX_AS_RUCKUS_DATA 0x1e
  135. #define AR_GPIOD_MASK 0x00001FFF
  136. #define BASE_ACTIVATE_DELAY 100
  137. #define RTC_PLL_SETTLE_DELAY (AR_SREV_9340(ah) ? 1000 : 100)
  138. #define COEF_SCALE_S 24
  139. #define HT40_CHANNEL_CENTER_SHIFT 10
  140. #define ATH9K_ANTENNA0_CHAINMASK 0x1
  141. #define ATH9K_ANTENNA1_CHAINMASK 0x2
  142. #define ATH9K_NUM_DMA_DEBUG_REGS 8
  143. #define ATH9K_NUM_QUEUES 10
  144. #define MAX_RATE_POWER 63
  145. #define MAX_COMBINED_POWER 254 /* 128 dBm, chosen to fit in u8 */
  146. #define AH_WAIT_TIMEOUT 100000 /* (us) */
  147. #define AH_TSF_WRITE_TIMEOUT 100 /* (us) */
  148. #define AH_TIME_QUANTUM 10
  149. #define AR_KEYTABLE_SIZE 128
  150. #define POWER_UP_TIME 10000
  151. #define SPUR_RSSI_THRESH 40
  152. #define UPPER_5G_SUB_BAND_START 5700
  153. #define MID_5G_SUB_BAND_START 5400
  154. #define CAB_TIMEOUT_VAL 10
  155. #define BEACON_TIMEOUT_VAL 10
  156. #define MIN_BEACON_TIMEOUT_VAL 1
  157. #define SLEEP_SLOP TU_TO_USEC(3)
  158. #define INIT_CONFIG_STATUS 0x00000000
  159. #define INIT_RSSI_THR 0x00000700
  160. #define INIT_BCON_CNTRL_REG 0x00000000
  161. #define TU_TO_USEC(_tu) ((_tu) << 10)
  162. #define ATH9K_HW_RX_HP_QDEPTH 16
  163. #define ATH9K_HW_RX_LP_QDEPTH 128
  164. #define PAPRD_GAIN_TABLE_ENTRIES 32
  165. #define PAPRD_TABLE_SZ 24
  166. #define PAPRD_IDEAL_AGC2_PWR_RANGE 0xe0
  167. /*
  168. * Wake on Wireless
  169. */
  170. /* Keep Alive Frame */
  171. #define KAL_FRAME_LEN 28
  172. #define KAL_FRAME_TYPE 0x2 /* data frame */
  173. #define KAL_FRAME_SUB_TYPE 0x4 /* null data frame */
  174. #define KAL_DURATION_ID 0x3d
  175. #define KAL_NUM_DATA_WORDS 6
  176. #define KAL_NUM_DESC_WORDS 12
  177. #define KAL_ANTENNA_MODE 1
  178. #define KAL_TO_DS 1
  179. #define KAL_DELAY 4 /* delay of 4ms between 2 KAL frames */
  180. #define KAL_TIMEOUT 900
  181. #define MAX_PATTERN_SIZE 256
  182. #define MAX_PATTERN_MASK_SIZE 32
  183. #define MAX_NUM_PATTERN 16
  184. #define MAX_NUM_PATTERN_LEGACY 8
  185. #define MAX_NUM_USER_PATTERN 6 /* deducting the disassociate and
  186. deauthenticate packets */
  187. /*
  188. * WoW trigger mapping to hardware code
  189. */
  190. #define AH_WOW_USER_PATTERN_EN BIT(0)
  191. #define AH_WOW_MAGIC_PATTERN_EN BIT(1)
  192. #define AH_WOW_LINK_CHANGE BIT(2)
  193. #define AH_WOW_BEACON_MISS BIT(3)
  194. enum ath_hw_txq_subtype {
  195. ATH_TXQ_AC_BK = 0,
  196. ATH_TXQ_AC_BE = 1,
  197. ATH_TXQ_AC_VI = 2,
  198. ATH_TXQ_AC_VO = 3,
  199. };
  200. enum ath_ini_subsys {
  201. ATH_INI_PRE = 0,
  202. ATH_INI_CORE,
  203. ATH_INI_POST,
  204. ATH_INI_NUM_SPLIT,
  205. };
  206. enum ath9k_hw_caps {
  207. ATH9K_HW_CAP_HT = BIT(0),
  208. ATH9K_HW_CAP_RFSILENT = BIT(1),
  209. ATH9K_HW_CAP_AUTOSLEEP = BIT(2),
  210. ATH9K_HW_CAP_4KB_SPLITTRANS = BIT(3),
  211. ATH9K_HW_CAP_EDMA = BIT(4),
  212. ATH9K_HW_CAP_RAC_SUPPORTED = BIT(5),
  213. ATH9K_HW_CAP_LDPC = BIT(6),
  214. ATH9K_HW_CAP_FASTCLOCK = BIT(7),
  215. ATH9K_HW_CAP_SGI_20 = BIT(8),
  216. ATH9K_HW_CAP_ANT_DIV_COMB = BIT(10),
  217. ATH9K_HW_CAP_2GHZ = BIT(11),
  218. ATH9K_HW_CAP_5GHZ = BIT(12),
  219. ATH9K_HW_CAP_APM = BIT(13),
  220. #ifdef CONFIG_ATH9K_PCOEM
  221. ATH9K_HW_CAP_RTT = BIT(14),
  222. ATH9K_HW_CAP_MCI = BIT(15),
  223. ATH9K_HW_CAP_BT_ANT_DIV = BIT(17),
  224. #else
  225. ATH9K_HW_CAP_RTT = 0,
  226. ATH9K_HW_CAP_MCI = 0,
  227. ATH9K_HW_CAP_BT_ANT_DIV = 0,
  228. #endif
  229. ATH9K_HW_CAP_DFS = BIT(18),
  230. ATH9K_HW_CAP_PAPRD = BIT(19),
  231. ATH9K_HW_CAP_FCC_BAND_SWITCH = BIT(20),
  232. };
  233. /*
  234. * WoW device capabilities
  235. * @ATH9K_HW_WOW_DEVICE_CAPABLE: device revision is capable of WoW.
  236. * @ATH9K_HW_WOW_PATTERN_MATCH_EXACT: device is capable of matching
  237. * an exact user defined pattern or de-authentication/disassoc pattern.
  238. * @ATH9K_HW_WOW_PATTERN_MATCH_DWORD: device requires the first four
  239. * bytes of the pattern for user defined pattern, de-authentication and
  240. * disassociation patterns for all types of possible frames recieved
  241. * of those types.
  242. */
  243. struct ath9k_hw_wow {
  244. u32 wow_event_mask;
  245. u32 wow_event_mask2;
  246. u8 max_patterns;
  247. };
  248. struct ath9k_hw_capabilities {
  249. u32 hw_caps; /* ATH9K_HW_CAP_* from ath9k_hw_caps */
  250. u16 rts_aggr_limit;
  251. u8 tx_chainmask;
  252. u8 rx_chainmask;
  253. u8 chip_chainmask;
  254. u8 max_txchains;
  255. u8 max_rxchains;
  256. u8 num_gpio_pins;
  257. u32 gpio_mask;
  258. u32 gpio_requested;
  259. u8 rx_hp_qdepth;
  260. u8 rx_lp_qdepth;
  261. u8 rx_status_len;
  262. u8 tx_desc_len;
  263. u8 txs_len;
  264. };
  265. #define AR_NO_SPUR 0x8000
  266. #define AR_BASE_FREQ_2GHZ 2300
  267. #define AR_BASE_FREQ_5GHZ 4900
  268. #define AR_SPUR_FEEQ_BOUND_HT40 19
  269. #define AR_SPUR_FEEQ_BOUND_HT20 10
  270. enum ath9k_hw_hang_checks {
  271. HW_BB_WATCHDOG = BIT(0),
  272. HW_PHYRESTART_CLC_WAR = BIT(1),
  273. HW_BB_RIFS_HANG = BIT(2),
  274. HW_BB_DFS_HANG = BIT(3),
  275. HW_BB_RX_CLEAR_STUCK_HANG = BIT(4),
  276. HW_MAC_HANG = BIT(5),
  277. };
  278. #define AR_PCIE_PLL_PWRSAVE_CONTROL BIT(0)
  279. #define AR_PCIE_PLL_PWRSAVE_ON_D3 BIT(1)
  280. #define AR_PCIE_PLL_PWRSAVE_ON_D0 BIT(2)
  281. #define AR_PCIE_CDR_PWRSAVE_ON_D3 BIT(3)
  282. #define AR_PCIE_CDR_PWRSAVE_ON_D0 BIT(4)
  283. struct ath9k_ops_config {
  284. int dma_beacon_response_time;
  285. int sw_beacon_response_time;
  286. bool cwm_ignore_extcca;
  287. u32 pcie_waen;
  288. u8 analog_shiftreg;
  289. u32 ofdm_trig_low;
  290. u32 ofdm_trig_high;
  291. u32 cck_trig_high;
  292. u32 cck_trig_low;
  293. bool enable_paprd;
  294. int serialize_regmode;
  295. bool rx_intr_mitigation;
  296. bool tx_intr_mitigation;
  297. u8 max_txtrig_level;
  298. u16 ani_poll_interval; /* ANI poll interval in ms */
  299. u16 hw_hang_checks;
  300. u16 rimt_first;
  301. u16 rimt_last;
  302. /* Platform specific config */
  303. u32 aspm_l1_fix;
  304. u32 xlna_gpio;
  305. u32 ant_ctrl_comm2g_switch_enable;
  306. bool xatten_margin_cfg;
  307. bool alt_mingainidx;
  308. u8 pll_pwrsave;
  309. bool tx_gain_buffalo;
  310. bool led_active_high;
  311. };
  312. enum ath9k_int {
  313. ATH9K_INT_RX = 0x00000001,
  314. ATH9K_INT_RXDESC = 0x00000002,
  315. ATH9K_INT_RXHP = 0x00000001,
  316. ATH9K_INT_RXLP = 0x00000002,
  317. ATH9K_INT_RXNOFRM = 0x00000008,
  318. ATH9K_INT_RXEOL = 0x00000010,
  319. ATH9K_INT_RXORN = 0x00000020,
  320. ATH9K_INT_TX = 0x00000040,
  321. ATH9K_INT_TXDESC = 0x00000080,
  322. ATH9K_INT_TIM_TIMER = 0x00000100,
  323. ATH9K_INT_MCI = 0x00000200,
  324. ATH9K_INT_BB_WATCHDOG = 0x00000400,
  325. ATH9K_INT_TXURN = 0x00000800,
  326. ATH9K_INT_MIB = 0x00001000,
  327. ATH9K_INT_RXPHY = 0x00004000,
  328. ATH9K_INT_RXKCM = 0x00008000,
  329. ATH9K_INT_SWBA = 0x00010000,
  330. ATH9K_INT_BMISS = 0x00040000,
  331. ATH9K_INT_BNR = 0x00100000,
  332. ATH9K_INT_TIM = 0x00200000,
  333. ATH9K_INT_DTIM = 0x00400000,
  334. ATH9K_INT_DTIMSYNC = 0x00800000,
  335. ATH9K_INT_GPIO = 0x01000000,
  336. ATH9K_INT_CABEND = 0x02000000,
  337. ATH9K_INT_TSFOOR = 0x04000000,
  338. ATH9K_INT_GENTIMER = 0x08000000,
  339. ATH9K_INT_CST = 0x10000000,
  340. ATH9K_INT_GTT = 0x20000000,
  341. ATH9K_INT_FATAL = 0x40000000,
  342. ATH9K_INT_GLOBAL = 0x80000000,
  343. ATH9K_INT_BMISC = ATH9K_INT_TIM |
  344. ATH9K_INT_DTIM |
  345. ATH9K_INT_DTIMSYNC |
  346. ATH9K_INT_TSFOOR |
  347. ATH9K_INT_CABEND,
  348. ATH9K_INT_COMMON = ATH9K_INT_RXNOFRM |
  349. ATH9K_INT_RXDESC |
  350. ATH9K_INT_RXEOL |
  351. ATH9K_INT_RXORN |
  352. ATH9K_INT_TXURN |
  353. ATH9K_INT_TXDESC |
  354. ATH9K_INT_MIB |
  355. ATH9K_INT_RXPHY |
  356. ATH9K_INT_RXKCM |
  357. ATH9K_INT_SWBA |
  358. ATH9K_INT_BMISS |
  359. ATH9K_INT_GPIO,
  360. ATH9K_INT_NOCARD = 0xffffffff
  361. };
  362. #define MAX_RTT_TABLE_ENTRY 6
  363. #define MAX_IQCAL_MEASUREMENT 8
  364. #define MAX_CL_TAB_ENTRY 16
  365. #define CL_TAB_ENTRY(reg_base) (reg_base + (4 * j))
  366. enum ath9k_cal_flags {
  367. RTT_DONE,
  368. PAPRD_PACKET_SENT,
  369. PAPRD_DONE,
  370. NFCAL_PENDING,
  371. NFCAL_INTF,
  372. TXIQCAL_DONE,
  373. TXCLCAL_DONE,
  374. SW_PKDET_DONE,
  375. LONGCAL_PENDING,
  376. };
  377. struct ath9k_hw_cal_data {
  378. u16 channel;
  379. u16 channelFlags;
  380. unsigned long cal_flags;
  381. int32_t CalValid;
  382. int8_t iCoff;
  383. int8_t qCoff;
  384. u8 caldac[2];
  385. u16 small_signal_gain[AR9300_MAX_CHAINS];
  386. u32 pa_table[AR9300_MAX_CHAINS][PAPRD_TABLE_SZ];
  387. u32 num_measures[AR9300_MAX_CHAINS];
  388. int tx_corr_coeff[MAX_IQCAL_MEASUREMENT][AR9300_MAX_CHAINS];
  389. u32 tx_clcal[AR9300_MAX_CHAINS][MAX_CL_TAB_ENTRY];
  390. u32 rtt_table[AR9300_MAX_CHAINS][MAX_RTT_TABLE_ENTRY];
  391. struct ath9k_nfcal_hist nfCalHist[NUM_NF_READINGS];
  392. };
  393. struct ath9k_channel {
  394. struct ieee80211_channel *chan;
  395. u16 channel;
  396. u16 channelFlags;
  397. s16 noisefloor;
  398. };
  399. #define CHANNEL_5GHZ BIT(0)
  400. #define CHANNEL_HALF BIT(1)
  401. #define CHANNEL_QUARTER BIT(2)
  402. #define CHANNEL_HT BIT(3)
  403. #define CHANNEL_HT40PLUS BIT(4)
  404. #define CHANNEL_HT40MINUS BIT(5)
  405. #define IS_CHAN_5GHZ(_c) (!!((_c)->channelFlags & CHANNEL_5GHZ))
  406. #define IS_CHAN_2GHZ(_c) (!IS_CHAN_5GHZ(_c))
  407. #define IS_CHAN_HALF_RATE(_c) (!!((_c)->channelFlags & CHANNEL_HALF))
  408. #define IS_CHAN_QUARTER_RATE(_c) (!!((_c)->channelFlags & CHANNEL_QUARTER))
  409. #define IS_CHAN_A_FAST_CLOCK(_ah, _c) \
  410. (IS_CHAN_5GHZ(_c) && ((_ah)->caps.hw_caps & ATH9K_HW_CAP_FASTCLOCK))
  411. #define IS_CHAN_HT(_c) ((_c)->channelFlags & CHANNEL_HT)
  412. #define IS_CHAN_HT20(_c) (IS_CHAN_HT(_c) && !IS_CHAN_HT40(_c))
  413. #define IS_CHAN_HT40(_c) \
  414. (!!((_c)->channelFlags & (CHANNEL_HT40PLUS | CHANNEL_HT40MINUS)))
  415. #define IS_CHAN_HT40PLUS(_c) ((_c)->channelFlags & CHANNEL_HT40PLUS)
  416. #define IS_CHAN_HT40MINUS(_c) ((_c)->channelFlags & CHANNEL_HT40MINUS)
  417. enum ath9k_power_mode {
  418. ATH9K_PM_AWAKE = 0,
  419. ATH9K_PM_FULL_SLEEP,
  420. ATH9K_PM_NETWORK_SLEEP,
  421. ATH9K_PM_UNDEFINED
  422. };
  423. enum ser_reg_mode {
  424. SER_REG_MODE_OFF = 0,
  425. SER_REG_MODE_ON = 1,
  426. SER_REG_MODE_AUTO = 2,
  427. };
  428. enum ath9k_rx_qtype {
  429. ATH9K_RX_QUEUE_HP,
  430. ATH9K_RX_QUEUE_LP,
  431. ATH9K_RX_QUEUE_MAX,
  432. };
  433. struct ath9k_beacon_state {
  434. u32 bs_nexttbtt;
  435. u32 bs_nextdtim;
  436. u32 bs_intval;
  437. #define ATH9K_TSFOOR_THRESHOLD 0x00004240 /* 16k us */
  438. u32 bs_dtimperiod;
  439. u16 bs_bmissthreshold;
  440. u32 bs_sleepduration;
  441. u32 bs_tsfoor_threshold;
  442. };
  443. struct chan_centers {
  444. u16 synth_center;
  445. u16 ctl_center;
  446. u16 ext_center;
  447. };
  448. enum {
  449. ATH9K_RESET_POWER_ON,
  450. ATH9K_RESET_WARM,
  451. ATH9K_RESET_COLD,
  452. };
  453. struct ath9k_hw_version {
  454. u32 magic;
  455. u16 devid;
  456. u16 subvendorid;
  457. u32 macVersion;
  458. u16 macRev;
  459. u16 phyRev;
  460. u16 analog5GhzRev;
  461. u16 analog2GhzRev;
  462. enum ath_usb_dev usbdev;
  463. };
  464. /* Generic TSF timer definitions */
  465. #define ATH_MAX_GEN_TIMER 16
  466. #define AR_GENTMR_BIT(_index) (1 << (_index))
  467. struct ath_gen_timer_configuration {
  468. u32 next_addr;
  469. u32 period_addr;
  470. u32 mode_addr;
  471. u32 mode_mask;
  472. };
  473. struct ath_gen_timer {
  474. void (*trigger)(void *arg);
  475. void (*overflow)(void *arg);
  476. void *arg;
  477. u8 index;
  478. };
  479. struct ath_gen_timer_table {
  480. struct ath_gen_timer *timers[ATH_MAX_GEN_TIMER];
  481. u16 timer_mask;
  482. bool tsf2_enabled;
  483. };
  484. struct ath_hw_antcomb_conf {
  485. u8 main_lna_conf;
  486. u8 alt_lna_conf;
  487. u8 fast_div_bias;
  488. u8 main_gaintb;
  489. u8 alt_gaintb;
  490. int lna1_lna2_delta;
  491. int lna1_lna2_switch_delta;
  492. u8 div_group;
  493. };
  494. /**
  495. * struct ath_hw_radar_conf - radar detection initialization parameters
  496. *
  497. * @pulse_inband: threshold for checking the ratio of in-band power
  498. * to total power for short radar pulses (half dB steps)
  499. * @pulse_inband_step: threshold for checking an in-band power to total
  500. * power ratio increase for short radar pulses (half dB steps)
  501. * @pulse_height: threshold for detecting the beginning of a short
  502. * radar pulse (dB step)
  503. * @pulse_rssi: threshold for detecting if a short radar pulse is
  504. * gone (dB step)
  505. * @pulse_maxlen: maximum pulse length (0.8 us steps)
  506. *
  507. * @radar_rssi: RSSI threshold for starting long radar detection (dB steps)
  508. * @radar_inband: threshold for checking the ratio of in-band power
  509. * to total power for long radar pulses (half dB steps)
  510. * @fir_power: threshold for detecting the end of a long radar pulse (dB)
  511. *
  512. * @ext_channel: enable extension channel radar detection
  513. */
  514. struct ath_hw_radar_conf {
  515. unsigned int pulse_inband;
  516. unsigned int pulse_inband_step;
  517. unsigned int pulse_height;
  518. unsigned int pulse_rssi;
  519. unsigned int pulse_maxlen;
  520. unsigned int radar_rssi;
  521. unsigned int radar_inband;
  522. int fir_power;
  523. bool ext_channel;
  524. };
  525. /**
  526. * struct ath_hw_private_ops - callbacks used internally by hardware code
  527. *
  528. * This structure contains private callbacks designed to only be used internally
  529. * by the hardware core.
  530. *
  531. * @init_cal_settings: setup types of calibrations supported
  532. * @init_cal: starts actual calibration
  533. *
  534. * @init_mode_gain_regs: Initialize TX/RX gain registers
  535. *
  536. * @rf_set_freq: change frequency
  537. * @spur_mitigate_freq: spur mitigation
  538. * @set_rf_regs:
  539. * @compute_pll_control: compute the PLL control value to use for
  540. * AR_RTC_PLL_CONTROL for a given channel
  541. * @setup_calibration: set up calibration
  542. * @iscal_supported: used to query if a type of calibration is supported
  543. *
  544. * @ani_cache_ini_regs: cache the values for ANI from the initial
  545. * register settings through the register initialization.
  546. */
  547. struct ath_hw_private_ops {
  548. void (*init_hang_checks)(struct ath_hw *ah);
  549. bool (*detect_mac_hang)(struct ath_hw *ah);
  550. bool (*detect_bb_hang)(struct ath_hw *ah);
  551. /* Calibration ops */
  552. void (*init_cal_settings)(struct ath_hw *ah);
  553. bool (*init_cal)(struct ath_hw *ah, struct ath9k_channel *chan);
  554. void (*init_mode_gain_regs)(struct ath_hw *ah);
  555. void (*setup_calibration)(struct ath_hw *ah,
  556. struct ath9k_cal_list *currCal);
  557. /* PHY ops */
  558. int (*rf_set_freq)(struct ath_hw *ah,
  559. struct ath9k_channel *chan);
  560. void (*spur_mitigate_freq)(struct ath_hw *ah,
  561. struct ath9k_channel *chan);
  562. bool (*set_rf_regs)(struct ath_hw *ah,
  563. struct ath9k_channel *chan,
  564. u16 modesIndex);
  565. void (*set_channel_regs)(struct ath_hw *ah, struct ath9k_channel *chan);
  566. void (*init_bb)(struct ath_hw *ah,
  567. struct ath9k_channel *chan);
  568. int (*process_ini)(struct ath_hw *ah, struct ath9k_channel *chan);
  569. void (*olc_init)(struct ath_hw *ah);
  570. void (*set_rfmode)(struct ath_hw *ah, struct ath9k_channel *chan);
  571. void (*mark_phy_inactive)(struct ath_hw *ah);
  572. void (*set_delta_slope)(struct ath_hw *ah, struct ath9k_channel *chan);
  573. bool (*rfbus_req)(struct ath_hw *ah);
  574. void (*rfbus_done)(struct ath_hw *ah);
  575. void (*restore_chainmask)(struct ath_hw *ah);
  576. u32 (*compute_pll_control)(struct ath_hw *ah,
  577. struct ath9k_channel *chan);
  578. bool (*ani_control)(struct ath_hw *ah, enum ath9k_ani_cmd cmd,
  579. int param);
  580. void (*do_getnf)(struct ath_hw *ah, int16_t nfarray[NUM_NF_READINGS]);
  581. void (*set_radar_params)(struct ath_hw *ah,
  582. struct ath_hw_radar_conf *conf);
  583. int (*fast_chan_change)(struct ath_hw *ah, struct ath9k_channel *chan,
  584. u8 *ini_reloaded);
  585. /* ANI */
  586. void (*ani_cache_ini_regs)(struct ath_hw *ah);
  587. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  588. bool (*is_aic_enabled)(struct ath_hw *ah);
  589. #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
  590. };
  591. /**
  592. * struct ath_spec_scan - parameters for Atheros spectral scan
  593. *
  594. * @enabled: enable/disable spectral scan
  595. * @short_repeat: controls whether the chip is in spectral scan mode
  596. * for 4 usec (enabled) or 204 usec (disabled)
  597. * @count: number of scan results requested. There are special meanings
  598. * in some chip revisions:
  599. * AR92xx: highest bit set (>=128) for endless mode
  600. * (spectral scan won't stopped until explicitly disabled)
  601. * AR9300 and newer: 0 for endless mode
  602. * @endless: true if endless mode is intended. Otherwise, count value is
  603. * corrected to the next possible value.
  604. * @period: time duration between successive spectral scan entry points
  605. * (period*256*Tclk). Tclk = ath_common->clockrate
  606. * @fft_period: PHY passes FFT frames to MAC every (fft_period+1)*4uS
  607. *
  608. * Note: Tclk = 40MHz or 44MHz depending upon operating mode.
  609. * Typically it's 44MHz in 2/5GHz on later chips, but there's
  610. * a "fast clock" check for this in 5GHz.
  611. *
  612. */
  613. struct ath_spec_scan {
  614. bool enabled;
  615. bool short_repeat;
  616. bool endless;
  617. u8 count;
  618. u8 period;
  619. u8 fft_period;
  620. };
  621. /**
  622. * struct ath_hw_ops - callbacks used by hardware code and driver code
  623. *
  624. * This structure contains callbacks designed to be used internally by
  625. * hardware code and also by the lower level driver.
  626. *
  627. * @config_pci_powersave:
  628. * @calibrate: periodic calibration for NF, ANI, IQ, ADC gain, ADC-DC
  629. *
  630. * @spectral_scan_config: set parameters for spectral scan and enable/disable it
  631. * @spectral_scan_trigger: trigger a spectral scan run
  632. * @spectral_scan_wait: wait for a spectral scan run to finish
  633. */
  634. struct ath_hw_ops {
  635. void (*config_pci_powersave)(struct ath_hw *ah,
  636. bool power_off);
  637. void (*rx_enable)(struct ath_hw *ah);
  638. void (*set_desc_link)(void *ds, u32 link);
  639. int (*calibrate)(struct ath_hw *ah, struct ath9k_channel *chan,
  640. u8 rxchainmask, bool longcal);
  641. bool (*get_isr)(struct ath_hw *ah, enum ath9k_int *masked,
  642. u32 *sync_cause_p);
  643. void (*set_txdesc)(struct ath_hw *ah, void *ds,
  644. struct ath_tx_info *i);
  645. int (*proc_txdesc)(struct ath_hw *ah, void *ds,
  646. struct ath_tx_status *ts);
  647. int (*get_duration)(struct ath_hw *ah, const void *ds, int index);
  648. void (*antdiv_comb_conf_get)(struct ath_hw *ah,
  649. struct ath_hw_antcomb_conf *antconf);
  650. void (*antdiv_comb_conf_set)(struct ath_hw *ah,
  651. struct ath_hw_antcomb_conf *antconf);
  652. void (*spectral_scan_config)(struct ath_hw *ah,
  653. struct ath_spec_scan *param);
  654. void (*spectral_scan_trigger)(struct ath_hw *ah);
  655. void (*spectral_scan_wait)(struct ath_hw *ah);
  656. void (*tx99_start)(struct ath_hw *ah, u32 qnum);
  657. void (*tx99_stop)(struct ath_hw *ah);
  658. void (*tx99_set_txpower)(struct ath_hw *ah, u8 power);
  659. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  660. void (*set_bt_ant_diversity)(struct ath_hw *hw, bool enable);
  661. #endif
  662. };
  663. struct ath_nf_limits {
  664. s16 max;
  665. s16 min;
  666. s16 nominal;
  667. s16 cal[AR5416_MAX_CHAINS];
  668. s16 pwr[AR5416_MAX_CHAINS];
  669. };
  670. enum ath_cal_list {
  671. TX_IQ_CAL = BIT(0),
  672. TX_IQ_ON_AGC_CAL = BIT(1),
  673. TX_CL_CAL = BIT(2),
  674. };
  675. /* ah_flags */
  676. #define AH_USE_EEPROM 0x1
  677. #define AH_UNPLUGGED 0x2 /* The card has been physically removed. */
  678. #define AH_FASTCC 0x4
  679. #define AH_NO_EEP_SWAP 0x8 /* Do not swap EEPROM data */
  680. struct ath_hw {
  681. struct ath_ops reg_ops;
  682. struct device *dev;
  683. struct ieee80211_hw *hw;
  684. struct ath_common common;
  685. struct ath9k_hw_version hw_version;
  686. struct ath9k_ops_config config;
  687. struct ath9k_hw_capabilities caps;
  688. struct ath9k_channel channels[ATH9K_NUM_CHANNELS];
  689. struct ath9k_channel *curchan;
  690. union {
  691. struct ar5416_eeprom_def def;
  692. struct ar5416_eeprom_4k map4k;
  693. struct ar9287_eeprom map9287;
  694. struct ar9300_eeprom ar9300_eep;
  695. } eeprom;
  696. const struct eeprom_ops *eep_ops;
  697. bool sw_mgmt_crypto_tx;
  698. bool sw_mgmt_crypto_rx;
  699. bool is_pciexpress;
  700. bool aspm_enabled;
  701. bool is_monitoring;
  702. bool need_an_top2_fixup;
  703. u16 tx_trig_level;
  704. u32 nf_regs[6];
  705. struct ath_nf_limits nf_2g;
  706. struct ath_nf_limits nf_5g;
  707. u16 rfsilent;
  708. u32 rfkill_gpio;
  709. u32 rfkill_polarity;
  710. u32 ah_flags;
  711. s16 nf_override;
  712. bool reset_power_on;
  713. bool htc_reset_init;
  714. enum nl80211_iftype opmode;
  715. enum ath9k_power_mode power_mode;
  716. s8 noise;
  717. struct ath9k_hw_cal_data *caldata;
  718. struct ath9k_pacal_info pacal_info;
  719. struct ar5416Stats stats;
  720. struct ath9k_tx_queue_info txq[ATH9K_NUM_TX_QUEUES];
  721. DECLARE_BITMAP(pending_del_keymap, ATH_KEYMAX);
  722. enum ath9k_int imask;
  723. u32 imrs2_reg;
  724. u32 txok_interrupt_mask;
  725. u32 txerr_interrupt_mask;
  726. u32 txdesc_interrupt_mask;
  727. u32 txeol_interrupt_mask;
  728. u32 txurn_interrupt_mask;
  729. atomic_t intr_ref_cnt;
  730. bool chip_fullsleep;
  731. u32 modes_index;
  732. /* Calibration */
  733. u32 supp_cals;
  734. unsigned long cal_start_time;
  735. struct ath9k_cal_list iq_caldata;
  736. struct ath9k_cal_list adcgain_caldata;
  737. struct ath9k_cal_list adcdc_caldata;
  738. struct ath9k_cal_list *cal_list;
  739. struct ath9k_cal_list *cal_list_last;
  740. struct ath9k_cal_list *cal_list_curr;
  741. #define totalPowerMeasI meas0.unsign
  742. #define totalPowerMeasQ meas1.unsign
  743. #define totalIqCorrMeas meas2.sign
  744. #define totalAdcIOddPhase meas0.unsign
  745. #define totalAdcIEvenPhase meas1.unsign
  746. #define totalAdcQOddPhase meas2.unsign
  747. #define totalAdcQEvenPhase meas3.unsign
  748. #define totalAdcDcOffsetIOddPhase meas0.sign
  749. #define totalAdcDcOffsetIEvenPhase meas1.sign
  750. #define totalAdcDcOffsetQOddPhase meas2.sign
  751. #define totalAdcDcOffsetQEvenPhase meas3.sign
  752. union {
  753. u32 unsign[AR5416_MAX_CHAINS];
  754. int32_t sign[AR5416_MAX_CHAINS];
  755. } meas0;
  756. union {
  757. u32 unsign[AR5416_MAX_CHAINS];
  758. int32_t sign[AR5416_MAX_CHAINS];
  759. } meas1;
  760. union {
  761. u32 unsign[AR5416_MAX_CHAINS];
  762. int32_t sign[AR5416_MAX_CHAINS];
  763. } meas2;
  764. union {
  765. u32 unsign[AR5416_MAX_CHAINS];
  766. int32_t sign[AR5416_MAX_CHAINS];
  767. } meas3;
  768. u16 cal_samples;
  769. u8 enabled_cals;
  770. u32 sta_id1_defaults;
  771. u32 misc_mode;
  772. /* Private to hardware code */
  773. struct ath_hw_private_ops private_ops;
  774. /* Accessed by the lower level driver */
  775. struct ath_hw_ops ops;
  776. /* Used to program the radio on non single-chip devices */
  777. u32 *analogBank6Data;
  778. int coverage_class;
  779. u32 slottime;
  780. u32 globaltxtimeout;
  781. /* ANI */
  782. u32 aniperiod;
  783. enum ath9k_ani_cmd ani_function;
  784. u32 ani_skip_count;
  785. struct ar5416AniState ani;
  786. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  787. struct ath_btcoex_hw btcoex_hw;
  788. #endif
  789. u32 intr_txqs;
  790. u8 txchainmask;
  791. u8 rxchainmask;
  792. struct ath_hw_radar_conf radar_conf;
  793. u32 originalGain[22];
  794. int initPDADC;
  795. int PDADCdelta;
  796. int led_pin;
  797. u32 gpio_mask;
  798. u32 gpio_val;
  799. struct ar5416IniArray ini_dfs;
  800. struct ar5416IniArray iniModes;
  801. struct ar5416IniArray iniCommon;
  802. struct ar5416IniArray iniBB_RfGain;
  803. struct ar5416IniArray iniBank6;
  804. struct ar5416IniArray iniAddac;
  805. struct ar5416IniArray iniPcieSerdes;
  806. struct ar5416IniArray iniPcieSerdesLowPower;
  807. struct ar5416IniArray iniModesFastClock;
  808. struct ar5416IniArray iniAdditional;
  809. struct ar5416IniArray iniModesRxGain;
  810. struct ar5416IniArray ini_modes_rx_gain_bounds;
  811. struct ar5416IniArray iniModesTxGain;
  812. struct ar5416IniArray iniCckfirNormal;
  813. struct ar5416IniArray iniCckfirJapan2484;
  814. struct ar5416IniArray iniModes_9271_ANI_reg;
  815. struct ar5416IniArray ini_radio_post_sys2ant;
  816. struct ar5416IniArray ini_modes_rxgain_xlna;
  817. struct ar5416IniArray ini_modes_rxgain_bb_core;
  818. struct ar5416IniArray ini_modes_rxgain_bb_postamble;
  819. struct ar5416IniArray iniMac[ATH_INI_NUM_SPLIT];
  820. struct ar5416IniArray iniBB[ATH_INI_NUM_SPLIT];
  821. struct ar5416IniArray iniRadio[ATH_INI_NUM_SPLIT];
  822. struct ar5416IniArray iniSOC[ATH_INI_NUM_SPLIT];
  823. u32 intr_gen_timer_trigger;
  824. u32 intr_gen_timer_thresh;
  825. struct ath_gen_timer_table hw_gen_timers;
  826. struct ar9003_txs *ts_ring;
  827. u32 ts_paddr_start;
  828. u32 ts_paddr_end;
  829. u16 ts_tail;
  830. u16 ts_size;
  831. u32 bb_watchdog_last_status;
  832. u32 bb_watchdog_timeout_ms; /* in ms, 0 to disable */
  833. u8 bb_hang_rx_ofdm; /* true if bb hang due to rx_ofdm */
  834. unsigned int paprd_target_power;
  835. unsigned int paprd_training_power;
  836. unsigned int paprd_ratemask;
  837. unsigned int paprd_ratemask_ht40;
  838. bool paprd_table_write_done;
  839. u32 paprd_gain_table_entries[PAPRD_GAIN_TABLE_ENTRIES];
  840. u8 paprd_gain_table_index[PAPRD_GAIN_TABLE_ENTRIES];
  841. /*
  842. * Store the permanent value of Reg 0x4004in WARegVal
  843. * so we dont have to R/M/W. We should not be reading
  844. * this register when in sleep states.
  845. */
  846. u32 WARegVal;
  847. /* Enterprise mode cap */
  848. u32 ent_mode;
  849. #ifdef CONFIG_ATH9K_WOW
  850. struct ath9k_hw_wow wow;
  851. #endif
  852. bool is_clk_25mhz;
  853. int (*get_mac_revision)(void);
  854. int (*external_reset)(void);
  855. bool disable_2ghz;
  856. bool disable_5ghz;
  857. const struct firmware *eeprom_blob;
  858. u16 *nvmem_blob; /* devres managed */
  859. size_t nvmem_blob_len;
  860. struct ath_dynack dynack;
  861. bool tpc_enabled;
  862. u8 tx_power[Ar5416RateSize];
  863. u8 tx_power_stbc[Ar5416RateSize];
  864. bool msi_enabled;
  865. u32 msi_mask;
  866. u32 msi_reg;
  867. };
  868. struct ath_bus_ops {
  869. enum ath_bus_type ath_bus_type;
  870. void (*read_cachesize)(struct ath_common *common, int *csz);
  871. bool (*eeprom_read)(struct ath_common *common, u32 off, u16 *data);
  872. void (*bt_coex_prep)(struct ath_common *common);
  873. void (*aspm_init)(struct ath_common *common);
  874. };
  875. static inline struct ath_common *ath9k_hw_common(struct ath_hw *ah)
  876. {
  877. return &ah->common;
  878. }
  879. static inline struct ath_regulatory *ath9k_hw_regulatory(struct ath_hw *ah)
  880. {
  881. return &(ath9k_hw_common(ah)->regulatory);
  882. }
  883. static inline struct ath_hw_private_ops *ath9k_hw_private_ops(struct ath_hw *ah)
  884. {
  885. return &ah->private_ops;
  886. }
  887. static inline struct ath_hw_ops *ath9k_hw_ops(struct ath_hw *ah)
  888. {
  889. return &ah->ops;
  890. }
  891. static inline u8 get_streams(int mask)
  892. {
  893. return !!(mask & BIT(0)) + !!(mask & BIT(1)) + !!(mask & BIT(2));
  894. }
  895. /* Initialization, Detach, Reset */
  896. void ath9k_hw_deinit(struct ath_hw *ah);
  897. int ath9k_hw_init(struct ath_hw *ah);
  898. int ath9k_hw_reset(struct ath_hw *ah, struct ath9k_channel *chan,
  899. struct ath9k_hw_cal_data *caldata, bool fastcc);
  900. int ath9k_hw_fill_cap_info(struct ath_hw *ah);
  901. u32 ath9k_regd_get_ctl(struct ath_regulatory *reg, struct ath9k_channel *chan);
  902. /* GPIO / RFKILL / Antennae */
  903. void ath9k_hw_gpio_request_in(struct ath_hw *ah, u32 gpio, const char *label);
  904. void ath9k_hw_gpio_request_out(struct ath_hw *ah, u32 gpio, const char *label,
  905. u32 ah_signal_type);
  906. void ath9k_hw_gpio_free(struct ath_hw *ah, u32 gpio);
  907. u32 ath9k_hw_gpio_get(struct ath_hw *ah, u32 gpio);
  908. void ath9k_hw_set_gpio(struct ath_hw *ah, u32 gpio, u32 val);
  909. void ath9k_hw_setantenna(struct ath_hw *ah, u32 antenna);
  910. /* General Operation */
  911. void ath9k_hw_synth_delay(struct ath_hw *ah, struct ath9k_channel *chan,
  912. int hw_delay);
  913. bool ath9k_hw_wait(struct ath_hw *ah, u32 reg, u32 mask, u32 val, u32 timeout);
  914. void ath9k_hw_write_array(struct ath_hw *ah, const struct ar5416IniArray *array,
  915. int column, unsigned int *writecnt);
  916. void ath9k_hw_read_array(struct ath_hw *ah, u32 array[][2], int size);
  917. u32 ath9k_hw_reverse_bits(u32 val, u32 n);
  918. u16 ath9k_hw_computetxtime(struct ath_hw *ah,
  919. u8 phy, int kbps,
  920. u32 frameLen, u16 rateix, bool shortPreamble);
  921. void ath9k_hw_get_channel_centers(struct ath_hw *ah,
  922. struct ath9k_channel *chan,
  923. struct chan_centers *centers);
  924. u32 ath9k_hw_getrxfilter(struct ath_hw *ah);
  925. void ath9k_hw_setrxfilter(struct ath_hw *ah, u32 bits);
  926. bool ath9k_hw_phy_disable(struct ath_hw *ah);
  927. bool ath9k_hw_disable(struct ath_hw *ah);
  928. void ath9k_hw_set_txpowerlimit(struct ath_hw *ah, u32 limit, bool test);
  929. void ath9k_hw_setopmode(struct ath_hw *ah);
  930. void ath9k_hw_setmcastfilter(struct ath_hw *ah, u32 filter0, u32 filter1);
  931. void ath9k_hw_write_associd(struct ath_hw *ah);
  932. u32 ath9k_hw_gettsf32(struct ath_hw *ah);
  933. u64 ath9k_hw_gettsf64(struct ath_hw *ah);
  934. void ath9k_hw_settsf64(struct ath_hw *ah, u64 tsf64);
  935. void ath9k_hw_reset_tsf(struct ath_hw *ah);
  936. u32 ath9k_hw_get_tsf_offset(struct timespec64 *last, struct timespec64 *cur);
  937. void ath9k_hw_set_tsfadjust(struct ath_hw *ah, bool set);
  938. void ath9k_hw_init_global_settings(struct ath_hw *ah);
  939. u32 ar9003_get_pll_sqsum_dvc(struct ath_hw *ah);
  940. void ath9k_hw_set11nmac2040(struct ath_hw *ah, struct ath9k_channel *chan);
  941. void ath9k_hw_beaconinit(struct ath_hw *ah, u32 next_beacon, u32 beacon_period);
  942. void ath9k_hw_set_sta_beacon_timers(struct ath_hw *ah,
  943. const struct ath9k_beacon_state *bs);
  944. void ath9k_hw_check_nav(struct ath_hw *ah);
  945. bool ath9k_hw_check_alive(struct ath_hw *ah);
  946. bool ath9k_hw_setpower(struct ath_hw *ah, enum ath9k_power_mode mode);
  947. /* Generic hw timer primitives */
  948. struct ath_gen_timer *ath_gen_timer_alloc(struct ath_hw *ah,
  949. void (*trigger)(void *),
  950. void (*overflow)(void *),
  951. void *arg,
  952. u8 timer_index);
  953. void ath9k_hw_gen_timer_start(struct ath_hw *ah,
  954. struct ath_gen_timer *timer,
  955. u32 timer_next,
  956. u32 timer_period);
  957. void ath9k_hw_gen_timer_start_tsf2(struct ath_hw *ah);
  958. void ath9k_hw_gen_timer_stop(struct ath_hw *ah, struct ath_gen_timer *timer);
  959. void ath_gen_timer_free(struct ath_hw *ah, struct ath_gen_timer *timer);
  960. void ath_gen_timer_isr(struct ath_hw *hw);
  961. void ath9k_hw_name(struct ath_hw *ah, char *hw_name, size_t len);
  962. /* PHY */
  963. void ath9k_hw_get_delta_slope_vals(struct ath_hw *ah, u32 coef_scaled,
  964. u32 *coef_mantissa, u32 *coef_exponent);
  965. void ath9k_hw_apply_txpower(struct ath_hw *ah, struct ath9k_channel *chan,
  966. bool test);
  967. /*
  968. * Code Specific to AR5008, AR9001 or AR9002,
  969. * we stuff these here to avoid callbacks for AR9003.
  970. */
  971. int ar9002_hw_rf_claim(struct ath_hw *ah);
  972. void ar9002_hw_enable_async_fifo(struct ath_hw *ah);
  973. /*
  974. * Code specific to AR9003, we stuff these here to avoid callbacks
  975. * for older families
  976. */
  977. bool ar9003_hw_bb_watchdog_check(struct ath_hw *ah);
  978. void ar9003_hw_bb_watchdog_config(struct ath_hw *ah);
  979. void ar9003_hw_bb_watchdog_read(struct ath_hw *ah);
  980. void ar9003_hw_bb_watchdog_dbg_info(struct ath_hw *ah);
  981. void ar9003_hw_disable_phy_restart(struct ath_hw *ah);
  982. void ar9003_paprd_enable(struct ath_hw *ah, bool val);
  983. void ar9003_paprd_populate_single_table(struct ath_hw *ah,
  984. struct ath9k_hw_cal_data *caldata,
  985. int chain);
  986. int ar9003_paprd_create_curve(struct ath_hw *ah,
  987. struct ath9k_hw_cal_data *caldata, int chain);
  988. void ar9003_paprd_setup_gain_table(struct ath_hw *ah, int chain);
  989. int ar9003_paprd_init_table(struct ath_hw *ah);
  990. bool ar9003_paprd_is_done(struct ath_hw *ah);
  991. bool ar9003_is_paprd_enabled(struct ath_hw *ah);
  992. void ar9003_hw_set_chain_masks(struct ath_hw *ah, u8 rx, u8 tx);
  993. void ar9003_hw_init_rate_txpower(struct ath_hw *ah, u8 *rate_array,
  994. struct ath9k_channel *chan);
  995. void ar5008_hw_cmn_spur_mitigate(struct ath_hw *ah,
  996. struct ath9k_channel *chan, int bin);
  997. void ar5008_hw_init_rate_txpower(struct ath_hw *ah, int16_t *rate_array,
  998. struct ath9k_channel *chan, int ht40_delta);
  999. /* Hardware family op attach helpers */
  1000. int ar5008_hw_attach_phy_ops(struct ath_hw *ah);
  1001. void ar9002_hw_attach_phy_ops(struct ath_hw *ah);
  1002. void ar9003_hw_attach_phy_ops(struct ath_hw *ah);
  1003. void ar9002_hw_attach_calib_ops(struct ath_hw *ah);
  1004. void ar9003_hw_attach_calib_ops(struct ath_hw *ah);
  1005. int ar9002_hw_attach_ops(struct ath_hw *ah);
  1006. void ar9003_hw_attach_ops(struct ath_hw *ah);
  1007. void ar9002_hw_load_ani_reg(struct ath_hw *ah, struct ath9k_channel *chan);
  1008. void ath9k_ani_reset(struct ath_hw *ah, bool is_scanning);
  1009. void ath9k_hw_ani_monitor(struct ath_hw *ah, struct ath9k_channel *chan);
  1010. void ath9k_hw_set_ack_timeout(struct ath_hw *ah, u32 us);
  1011. void ath9k_hw_set_cts_timeout(struct ath_hw *ah, u32 us);
  1012. void ath9k_hw_setslottime(struct ath_hw *ah, u32 us);
  1013. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  1014. void ar9003_hw_attach_aic_ops(struct ath_hw *ah);
  1015. static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
  1016. {
  1017. return ah->btcoex_hw.enabled;
  1018. }
  1019. static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
  1020. {
  1021. return ah->common.btcoex_enabled &&
  1022. (ah->caps.hw_caps & ATH9K_HW_CAP_MCI);
  1023. }
  1024. void ath9k_hw_btcoex_enable(struct ath_hw *ah);
  1025. static inline enum ath_btcoex_scheme
  1026. ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
  1027. {
  1028. return ah->btcoex_hw.scheme;
  1029. }
  1030. #else
  1031. static inline void ar9003_hw_attach_aic_ops(struct ath_hw *ah)
  1032. {
  1033. }
  1034. static inline bool ath9k_hw_btcoex_is_enabled(struct ath_hw *ah)
  1035. {
  1036. return false;
  1037. }
  1038. static inline bool ath9k_hw_mci_is_enabled(struct ath_hw *ah)
  1039. {
  1040. return false;
  1041. }
  1042. static inline void ath9k_hw_btcoex_enable(struct ath_hw *ah)
  1043. {
  1044. }
  1045. static inline enum ath_btcoex_scheme
  1046. ath9k_hw_get_btcoex_scheme(struct ath_hw *ah)
  1047. {
  1048. return ATH_BTCOEX_CFG_NONE;
  1049. }
  1050. #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
  1051. #ifdef CONFIG_ATH9K_WOW
  1052. int ath9k_hw_wow_apply_pattern(struct ath_hw *ah, u8 *user_pattern,
  1053. u8 *user_mask, int pattern_count,
  1054. int pattern_len);
  1055. u32 ath9k_hw_wow_wakeup(struct ath_hw *ah);
  1056. void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable);
  1057. #else
  1058. static inline int ath9k_hw_wow_apply_pattern(struct ath_hw *ah,
  1059. u8 *user_pattern,
  1060. u8 *user_mask,
  1061. int pattern_count,
  1062. int pattern_len)
  1063. {
  1064. return 0;
  1065. }
  1066. static inline u32 ath9k_hw_wow_wakeup(struct ath_hw *ah)
  1067. {
  1068. return 0;
  1069. }
  1070. static inline void ath9k_hw_wow_enable(struct ath_hw *ah, u32 pattern_enable)
  1071. {
  1072. }
  1073. #endif
  1074. #define ATH9K_CLOCK_RATE_CCK 22
  1075. #define ATH9K_CLOCK_RATE_5GHZ_OFDM 40
  1076. #define ATH9K_CLOCK_RATE_2GHZ_OFDM 44
  1077. #define ATH9K_CLOCK_FAST_RATE_5GHZ_OFDM 44
  1078. #endif