ath9k.h 31 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154
  1. /*
  2. * Copyright (c) 2008-2011 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #ifndef ATH9K_H
  17. #define ATH9K_H
  18. #include <linux/etherdevice.h>
  19. #include <linux/device.h>
  20. #include <linux/interrupt.h>
  21. #include <linux/leds.h>
  22. #include <linux/completion.h>
  23. #include <linux/time.h>
  24. #include <linux/hw_random.h>
  25. #include "common.h"
  26. #include "debug.h"
  27. #include "mci.h"
  28. #include "dfs.h"
  29. struct ath_node;
  30. struct ath_vif;
  31. extern struct ieee80211_ops ath9k_ops;
  32. extern int ath9k_modparam_nohwcrypt;
  33. extern int ath9k_led_blink;
  34. extern bool is_ath9k_unloaded;
  35. extern int ath9k_use_chanctx;
  36. /*************************/
  37. /* Descriptor Management */
  38. /*************************/
  39. #define ATH_TXSTATUS_RING_SIZE 512
  40. /* Macro to expand scalars to 64-bit objects */
  41. #define ito64(x) (sizeof(x) == 1) ? \
  42. (((unsigned long long int)(x)) & (0xff)) : \
  43. (sizeof(x) == 2) ? \
  44. (((unsigned long long int)(x)) & 0xffff) : \
  45. ((sizeof(x) == 4) ? \
  46. (((unsigned long long int)(x)) & 0xffffffff) : \
  47. (unsigned long long int)(x))
  48. #define ATH_TXBUF_RESET(_bf) do { \
  49. (_bf)->bf_lastbf = NULL; \
  50. (_bf)->bf_next = NULL; \
  51. memset(&((_bf)->bf_state), 0, \
  52. sizeof(struct ath_buf_state)); \
  53. } while (0)
  54. #define DS2PHYS(_dd, _ds) \
  55. ((_dd)->dd_desc_paddr + ((caddr_t)(_ds) - (caddr_t)(_dd)->dd_desc))
  56. #define ATH_DESC_4KB_BOUND_CHECK(_daddr) ((((_daddr) & 0xFFF) > 0xF7F) ? 1 : 0)
  57. #define ATH_DESC_4KB_BOUND_NUM_SKIPPED(_len) ((_len) / 4096)
  58. struct ath_descdma {
  59. void *dd_desc;
  60. dma_addr_t dd_desc_paddr;
  61. u32 dd_desc_len;
  62. };
  63. int ath_descdma_setup(struct ath_softc *sc, struct ath_descdma *dd,
  64. struct list_head *head, const char *name,
  65. int nbuf, int ndesc, bool is_tx);
  66. /***********/
  67. /* RX / TX */
  68. /***********/
  69. #define ATH_TXQ_SETUP(sc, i) ((sc)->tx.txqsetup & (1<<i))
  70. /* increment with wrap-around */
  71. #define INCR(_l, _sz) do { \
  72. (_l)++; \
  73. (_l) &= ((_sz) - 1); \
  74. } while (0)
  75. #define ATH_RXBUF 512
  76. #define ATH_TXBUF 512
  77. #define ATH_TXBUF_RESERVE 5
  78. #define ATH_TXMAXTRY 13
  79. #define ATH_MAX_SW_RETRIES 30
  80. #define TID_TO_WME_AC(_tid) \
  81. ((((_tid) == 0) || ((_tid) == 3)) ? IEEE80211_AC_BE : \
  82. (((_tid) == 1) || ((_tid) == 2)) ? IEEE80211_AC_BK : \
  83. (((_tid) == 4) || ((_tid) == 5)) ? IEEE80211_AC_VI : \
  84. IEEE80211_AC_VO)
  85. #define ATH_AGGR_DELIM_SZ 4
  86. #define ATH_AGGR_MINPLEN 256 /* in bytes, minimum packet length */
  87. /* number of delimiters for encryption padding */
  88. #define ATH_AGGR_ENCRYPTDELIM 10
  89. /* minimum h/w qdepth to be sustained to maximize aggregation */
  90. #define ATH_AGGR_MIN_QDEPTH 2
  91. /* minimum h/w qdepth for non-aggregated traffic */
  92. #define ATH_NON_AGGR_MIN_QDEPTH 8
  93. #define ATH_HW_CHECK_POLL_INT 1000
  94. #define ATH_TXFIFO_DEPTH 8
  95. #define ATH_TX_ERROR 0x01
  96. /* Stop tx traffic 1ms before the GO goes away */
  97. #define ATH_P2P_PS_STOP_TIME 1000
  98. #define IEEE80211_SEQ_SEQ_SHIFT 4
  99. #define IEEE80211_SEQ_MAX 4096
  100. #define IEEE80211_WEP_IVLEN 3
  101. #define IEEE80211_WEP_KIDLEN 1
  102. #define IEEE80211_WEP_CRCLEN 4
  103. #define IEEE80211_MAX_MPDU_LEN (3840 + FCS_LEN + \
  104. (IEEE80211_WEP_IVLEN + \
  105. IEEE80211_WEP_KIDLEN + \
  106. IEEE80211_WEP_CRCLEN))
  107. /* return whether a bit at index _n in bitmap _bm is set
  108. * _sz is the size of the bitmap */
  109. #define ATH_BA_ISSET(_bm, _n) (((_n) < (WME_BA_BMP_SIZE)) && \
  110. ((_bm)[(_n) >> 5] & (1 << ((_n) & 31))))
  111. /* return block-ack bitmap index given sequence and starting sequence */
  112. #define ATH_BA_INDEX(_st, _seq) (((_seq) - (_st)) & (IEEE80211_SEQ_MAX - 1))
  113. /* return the seqno for _start + _offset */
  114. #define ATH_BA_INDEX2SEQ(_seq, _offset) (((_seq) + (_offset)) & (IEEE80211_SEQ_MAX - 1))
  115. /* returns delimiter padding required given the packet length */
  116. #define ATH_AGGR_GET_NDELIM(_len) \
  117. (((_len) >= ATH_AGGR_MINPLEN) ? 0 : \
  118. DIV_ROUND_UP(ATH_AGGR_MINPLEN - (_len), ATH_AGGR_DELIM_SZ))
  119. #define BAW_WITHIN(_start, _bawsz, _seqno) \
  120. ((((_seqno) - (_start)) & 4095) < (_bawsz))
  121. #define ATH_AN_2_TID(_an, _tidno) ath_node_to_tid(_an, _tidno)
  122. #define IS_HT_RATE(rate) (rate & 0x80)
  123. #define IS_CCK_RATE(rate) ((rate >= 0x18) && (rate <= 0x1e))
  124. #define IS_OFDM_RATE(rate) ((rate >= 0x8) && (rate <= 0xf))
  125. enum {
  126. WLAN_RC_PHY_OFDM,
  127. WLAN_RC_PHY_CCK,
  128. };
  129. struct ath_txq {
  130. int mac80211_qnum; /* mac80211 queue number, -1 means not mac80211 Q */
  131. u32 axq_qnum; /* ath9k hardware queue number */
  132. void *axq_link;
  133. struct list_head axq_q;
  134. spinlock_t axq_lock;
  135. u32 axq_depth;
  136. u32 axq_ampdu_depth;
  137. bool axq_tx_inprogress;
  138. struct list_head txq_fifo[ATH_TXFIFO_DEPTH];
  139. u8 txq_headidx;
  140. u8 txq_tailidx;
  141. int pending_frames;
  142. struct sk_buff_head complete_q;
  143. };
  144. struct ath_frame_info {
  145. struct ath_buf *bf;
  146. u16 framelen;
  147. s8 txq;
  148. u8 keyix;
  149. u8 rtscts_rate;
  150. u8 retries : 6;
  151. u8 dyn_smps : 1;
  152. u8 baw_tracked : 1;
  153. u8 tx_power;
  154. enum ath9k_key_type keytype:2;
  155. };
  156. struct ath_rxbuf {
  157. struct list_head list;
  158. struct sk_buff *bf_mpdu;
  159. void *bf_desc;
  160. dma_addr_t bf_daddr;
  161. dma_addr_t bf_buf_addr;
  162. };
  163. /**
  164. * enum buffer_type - Buffer type flags
  165. *
  166. * @BUF_AMPDU: This buffer is an ampdu, as part of an aggregate (during TX)
  167. * @BUF_AGGR: Indicates whether the buffer can be aggregated
  168. * (used in aggregation scheduling)
  169. */
  170. enum buffer_type {
  171. BUF_AMPDU = BIT(0),
  172. BUF_AGGR = BIT(1),
  173. };
  174. #define bf_isampdu(bf) (bf->bf_state.bf_type & BUF_AMPDU)
  175. #define bf_isaggr(bf) (bf->bf_state.bf_type & BUF_AGGR)
  176. struct ath_buf_state {
  177. u8 bf_type;
  178. u8 bfs_paprd;
  179. u8 ndelim;
  180. bool stale;
  181. u16 seqno;
  182. unsigned long bfs_paprd_timestamp;
  183. };
  184. struct ath_buf {
  185. struct list_head list;
  186. struct ath_buf *bf_lastbf; /* last buf of this unit (a frame or
  187. an aggregate) */
  188. struct ath_buf *bf_next; /* next subframe in the aggregate */
  189. struct sk_buff *bf_mpdu; /* enclosing frame structure */
  190. void *bf_desc; /* virtual addr of desc */
  191. dma_addr_t bf_daddr; /* physical addr of desc */
  192. dma_addr_t bf_buf_addr; /* physical addr of data buffer, for DMA */
  193. struct ieee80211_tx_rate rates[4];
  194. struct ath_buf_state bf_state;
  195. };
  196. struct ath_atx_tid {
  197. struct list_head list;
  198. struct sk_buff_head retry_q;
  199. struct ath_node *an;
  200. struct ath_txq *txq;
  201. unsigned long tx_buf[BITS_TO_LONGS(ATH_TID_MAX_BUFS)];
  202. u16 seq_start;
  203. u16 seq_next;
  204. u16 baw_size;
  205. u8 tidno;
  206. int baw_head; /* first un-acked tx buffer */
  207. int baw_tail; /* next unused tx buffer slot */
  208. s8 bar_index;
  209. bool active;
  210. bool clear_ps_filter;
  211. };
  212. void ath_tx_queue_tid(struct ath_softc *sc, struct ath_atx_tid *tid);
  213. struct ath_node {
  214. struct ath_softc *sc;
  215. struct ieee80211_sta *sta; /* station struct we're part of */
  216. struct ieee80211_vif *vif; /* interface with which we're associated */
  217. u16 maxampdu;
  218. u8 mpdudensity;
  219. s8 ps_key;
  220. bool sleeping;
  221. bool no_ps_filter;
  222. #ifdef CONFIG_ATH9K_STATION_STATISTICS
  223. struct ath_rx_rate_stats rx_rate_stats;
  224. #endif
  225. u8 key_idx[4];
  226. int ackto;
  227. struct list_head list;
  228. };
  229. struct ath_tx_control {
  230. struct ath_txq *txq;
  231. struct ath_node *an;
  232. struct ieee80211_sta *sta;
  233. u8 paprd;
  234. };
  235. /**
  236. * @txq_map: Index is mac80211 queue number. This is
  237. * not necessarily the same as the hardware queue number
  238. * (axq_qnum).
  239. */
  240. struct ath_tx {
  241. u32 txqsetup;
  242. spinlock_t txbuflock;
  243. struct list_head txbuf;
  244. struct ath_txq txq[ATH9K_NUM_TX_QUEUES];
  245. struct ath_descdma txdma;
  246. struct ath_txq *txq_map[IEEE80211_NUM_ACS];
  247. struct ath_txq *uapsdq;
  248. u16 max_aggr_framelen[IEEE80211_NUM_ACS][4][32];
  249. };
  250. struct ath_rx_edma {
  251. struct sk_buff_head rx_fifo;
  252. u32 rx_fifo_hwsize;
  253. };
  254. struct ath_rx {
  255. u8 defant;
  256. u8 rxotherant;
  257. bool discard_next;
  258. u32 *rxlink;
  259. u32 num_pkts;
  260. struct list_head rxbuf;
  261. struct ath_descdma rxdma;
  262. struct ath_rx_edma rx_edma[ATH9K_RX_QUEUE_MAX];
  263. struct ath_rxbuf *buf_hold;
  264. struct sk_buff *frag;
  265. u32 ampdu_ref;
  266. };
  267. /*******************/
  268. /* Channel Context */
  269. /*******************/
  270. struct ath_acq {
  271. struct list_head acq_new;
  272. struct list_head acq_old;
  273. spinlock_t lock;
  274. };
  275. struct ath_chanctx {
  276. struct cfg80211_chan_def chandef;
  277. struct list_head vifs;
  278. struct ath_acq acq[IEEE80211_NUM_ACS];
  279. int hw_queue_base;
  280. /* do not dereference, use for comparison only */
  281. struct ieee80211_vif *primary_sta;
  282. struct ath_beacon_config beacon;
  283. struct ath9k_hw_cal_data caldata;
  284. struct timespec64 tsf_ts;
  285. u64 tsf_val;
  286. u32 last_beacon;
  287. int flush_timeout;
  288. u16 txpower;
  289. u16 cur_txpower;
  290. bool offchannel;
  291. bool stopped;
  292. bool active;
  293. bool assigned;
  294. bool switch_after_beacon;
  295. short nvifs;
  296. short nvifs_assigned;
  297. unsigned int rxfilter;
  298. };
  299. enum ath_chanctx_event {
  300. ATH_CHANCTX_EVENT_BEACON_PREPARE,
  301. ATH_CHANCTX_EVENT_BEACON_SENT,
  302. ATH_CHANCTX_EVENT_TSF_TIMER,
  303. ATH_CHANCTX_EVENT_BEACON_RECEIVED,
  304. ATH_CHANCTX_EVENT_AUTHORIZED,
  305. ATH_CHANCTX_EVENT_SWITCH,
  306. ATH_CHANCTX_EVENT_ASSIGN,
  307. ATH_CHANCTX_EVENT_UNASSIGN,
  308. ATH_CHANCTX_EVENT_CHANGE,
  309. ATH_CHANCTX_EVENT_ENABLE_MULTICHANNEL,
  310. };
  311. enum ath_chanctx_state {
  312. ATH_CHANCTX_STATE_IDLE,
  313. ATH_CHANCTX_STATE_WAIT_FOR_BEACON,
  314. ATH_CHANCTX_STATE_WAIT_FOR_TIMER,
  315. ATH_CHANCTX_STATE_SWITCH,
  316. ATH_CHANCTX_STATE_FORCE_ACTIVE,
  317. };
  318. struct ath_chanctx_sched {
  319. bool beacon_pending;
  320. bool beacon_adjust;
  321. bool offchannel_pending;
  322. bool wait_switch;
  323. bool force_noa_update;
  324. bool extend_absence;
  325. bool mgd_prepare_tx;
  326. enum ath_chanctx_state state;
  327. u8 beacon_miss;
  328. u32 next_tbtt;
  329. u32 switch_start_time;
  330. unsigned int offchannel_duration;
  331. unsigned int channel_switch_time;
  332. /* backup, in case the hardware timer fails */
  333. struct timer_list timer;
  334. };
  335. enum ath_offchannel_state {
  336. ATH_OFFCHANNEL_IDLE,
  337. ATH_OFFCHANNEL_PROBE_SEND,
  338. ATH_OFFCHANNEL_PROBE_WAIT,
  339. ATH_OFFCHANNEL_SUSPEND,
  340. ATH_OFFCHANNEL_ROC_START,
  341. ATH_OFFCHANNEL_ROC_WAIT,
  342. ATH_OFFCHANNEL_ROC_DONE,
  343. };
  344. enum ath_roc_complete_reason {
  345. ATH_ROC_COMPLETE_EXPIRE,
  346. ATH_ROC_COMPLETE_ABORT,
  347. ATH_ROC_COMPLETE_CANCEL,
  348. };
  349. struct ath_offchannel {
  350. struct ath_chanctx chan;
  351. struct timer_list timer;
  352. struct cfg80211_scan_request *scan_req;
  353. struct ieee80211_vif *scan_vif;
  354. int scan_idx;
  355. enum ath_offchannel_state state;
  356. struct ieee80211_channel *roc_chan;
  357. struct ieee80211_vif *roc_vif;
  358. int roc_duration;
  359. int duration;
  360. };
  361. static inline struct ath_atx_tid *
  362. ath_node_to_tid(struct ath_node *an, u8 tidno)
  363. {
  364. struct ieee80211_sta *sta = an->sta;
  365. struct ieee80211_vif *vif = an->vif;
  366. struct ieee80211_txq *txq;
  367. BUG_ON(!vif);
  368. if (sta)
  369. txq = sta->txq[tidno % ARRAY_SIZE(sta->txq)];
  370. else
  371. txq = vif->txq;
  372. return (struct ath_atx_tid *) txq->drv_priv;
  373. }
  374. #define case_rtn_string(val) case val: return #val
  375. #define ath_for_each_chanctx(_sc, _ctx) \
  376. for (ctx = &sc->chanctx[0]; \
  377. ctx <= &sc->chanctx[ARRAY_SIZE(sc->chanctx) - 1]; \
  378. ctx++)
  379. void ath_chanctx_init(struct ath_softc *sc);
  380. void ath_chanctx_set_channel(struct ath_softc *sc, struct ath_chanctx *ctx,
  381. struct cfg80211_chan_def *chandef);
  382. #ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
  383. static inline struct ath_chanctx *
  384. ath_chanctx_get(struct ieee80211_chanctx_conf *ctx)
  385. {
  386. struct ath_chanctx **ptr = (void *) ctx->drv_priv;
  387. return *ptr;
  388. }
  389. bool ath9k_is_chanctx_enabled(void);
  390. void ath9k_fill_chanctx_ops(void);
  391. void ath9k_init_channel_context(struct ath_softc *sc);
  392. void ath9k_offchannel_init(struct ath_softc *sc);
  393. void ath9k_deinit_channel_context(struct ath_softc *sc);
  394. int ath9k_init_p2p(struct ath_softc *sc);
  395. void ath9k_deinit_p2p(struct ath_softc *sc);
  396. void ath9k_p2p_remove_vif(struct ath_softc *sc,
  397. struct ieee80211_vif *vif);
  398. void ath9k_p2p_beacon_sync(struct ath_softc *sc);
  399. void ath9k_p2p_bss_info_changed(struct ath_softc *sc,
  400. struct ieee80211_vif *vif);
  401. void ath9k_beacon_add_noa(struct ath_softc *sc, struct ath_vif *avp,
  402. struct sk_buff *skb);
  403. void ath9k_p2p_ps_timer(void *priv);
  404. void ath9k_chanctx_wake_queues(struct ath_softc *sc, struct ath_chanctx *ctx);
  405. void ath9k_chanctx_stop_queues(struct ath_softc *sc, struct ath_chanctx *ctx);
  406. void ath_chanctx_check_active(struct ath_softc *sc, struct ath_chanctx *ctx);
  407. void ath_chanctx_beacon_recv_ev(struct ath_softc *sc,
  408. enum ath_chanctx_event ev);
  409. void ath_chanctx_beacon_sent_ev(struct ath_softc *sc,
  410. enum ath_chanctx_event ev);
  411. void ath_chanctx_event(struct ath_softc *sc, struct ieee80211_vif *vif,
  412. enum ath_chanctx_event ev);
  413. void ath_chanctx_set_next(struct ath_softc *sc, bool force);
  414. void ath_offchannel_next(struct ath_softc *sc);
  415. void ath_scan_complete(struct ath_softc *sc, bool abort);
  416. void ath_roc_complete(struct ath_softc *sc,
  417. enum ath_roc_complete_reason reason);
  418. struct ath_chanctx* ath_is_go_chanctx_present(struct ath_softc *sc);
  419. #else
  420. static inline bool ath9k_is_chanctx_enabled(void)
  421. {
  422. return false;
  423. }
  424. static inline void ath9k_fill_chanctx_ops(void)
  425. {
  426. }
  427. static inline void ath9k_init_channel_context(struct ath_softc *sc)
  428. {
  429. }
  430. static inline void ath9k_offchannel_init(struct ath_softc *sc)
  431. {
  432. }
  433. static inline void ath9k_deinit_channel_context(struct ath_softc *sc)
  434. {
  435. }
  436. static inline void ath_chanctx_beacon_recv_ev(struct ath_softc *sc,
  437. enum ath_chanctx_event ev)
  438. {
  439. }
  440. static inline void ath_chanctx_beacon_sent_ev(struct ath_softc *sc,
  441. enum ath_chanctx_event ev)
  442. {
  443. }
  444. static inline void ath_chanctx_event(struct ath_softc *sc,
  445. struct ieee80211_vif *vif,
  446. enum ath_chanctx_event ev)
  447. {
  448. }
  449. static inline int ath9k_init_p2p(struct ath_softc *sc)
  450. {
  451. return 0;
  452. }
  453. static inline void ath9k_deinit_p2p(struct ath_softc *sc)
  454. {
  455. }
  456. static inline void ath9k_p2p_remove_vif(struct ath_softc *sc,
  457. struct ieee80211_vif *vif)
  458. {
  459. }
  460. static inline void ath9k_p2p_beacon_sync(struct ath_softc *sc)
  461. {
  462. }
  463. static inline void ath9k_p2p_bss_info_changed(struct ath_softc *sc,
  464. struct ieee80211_vif *vif)
  465. {
  466. }
  467. static inline void ath9k_beacon_add_noa(struct ath_softc *sc, struct ath_vif *avp,
  468. struct sk_buff *skb)
  469. {
  470. }
  471. static inline void ath9k_p2p_ps_timer(struct ath_softc *sc)
  472. {
  473. }
  474. static inline void ath9k_chanctx_wake_queues(struct ath_softc *sc,
  475. struct ath_chanctx *ctx)
  476. {
  477. }
  478. static inline void ath9k_chanctx_stop_queues(struct ath_softc *sc,
  479. struct ath_chanctx *ctx)
  480. {
  481. }
  482. static inline void ath_chanctx_check_active(struct ath_softc *sc,
  483. struct ath_chanctx *ctx)
  484. {
  485. }
  486. #endif /* CONFIG_ATH9K_CHANNEL_CONTEXT */
  487. static inline void ath_txq_lock(struct ath_softc *sc, struct ath_txq *txq)
  488. {
  489. spin_lock_bh(&txq->axq_lock);
  490. }
  491. static inline void ath_txq_unlock(struct ath_softc *sc, struct ath_txq *txq)
  492. {
  493. spin_unlock_bh(&txq->axq_lock);
  494. }
  495. void ath_startrecv(struct ath_softc *sc);
  496. bool ath_stoprecv(struct ath_softc *sc);
  497. u32 ath_calcrxfilter(struct ath_softc *sc);
  498. int ath_rx_init(struct ath_softc *sc, int nbufs);
  499. void ath_rx_cleanup(struct ath_softc *sc);
  500. int ath_rx_tasklet(struct ath_softc *sc, int flush, bool hp);
  501. struct ath_txq *ath_txq_setup(struct ath_softc *sc, int qtype, int subtype);
  502. void ath_txq_unlock_complete(struct ath_softc *sc, struct ath_txq *txq);
  503. void ath_tx_cleanupq(struct ath_softc *sc, struct ath_txq *txq);
  504. bool ath_drain_all_txq(struct ath_softc *sc);
  505. void ath_draintxq(struct ath_softc *sc, struct ath_txq *txq);
  506. void ath_tx_node_init(struct ath_softc *sc, struct ath_node *an);
  507. void ath_tx_node_cleanup(struct ath_softc *sc, struct ath_node *an);
  508. void ath_txq_schedule(struct ath_softc *sc, struct ath_txq *txq);
  509. void ath_txq_schedule_all(struct ath_softc *sc);
  510. int ath_tx_init(struct ath_softc *sc, int nbufs);
  511. int ath_txq_update(struct ath_softc *sc, int qnum,
  512. struct ath9k_tx_queue_info *q);
  513. u32 ath_pkt_duration(struct ath_softc *sc, u8 rix, int pktlen,
  514. int width, int half_gi, bool shortPreamble);
  515. void ath_update_max_aggr_framelen(struct ath_softc *sc, int queue, int txop);
  516. void ath_assign_seq(struct ath_common *common, struct sk_buff *skb);
  517. int ath_tx_start(struct ieee80211_hw *hw, struct sk_buff *skb,
  518. struct ath_tx_control *txctl);
  519. void ath_tx_cabq(struct ieee80211_hw *hw, struct ieee80211_vif *vif,
  520. struct sk_buff *skb);
  521. void ath_tx_tasklet(struct ath_softc *sc);
  522. void ath_tx_edma_tasklet(struct ath_softc *sc);
  523. int ath_tx_aggr_start(struct ath_softc *sc, struct ieee80211_sta *sta,
  524. u16 tid, u16 *ssn);
  525. void ath_tx_aggr_stop(struct ath_softc *sc, struct ieee80211_sta *sta, u16 tid);
  526. void ath_tx_aggr_wakeup(struct ath_softc *sc, struct ath_node *an);
  527. void ath_tx_aggr_sleep(struct ieee80211_sta *sta, struct ath_softc *sc,
  528. struct ath_node *an);
  529. void ath9k_release_buffered_frames(struct ieee80211_hw *hw,
  530. struct ieee80211_sta *sta,
  531. u16 tids, int nframes,
  532. enum ieee80211_frame_release_type reason,
  533. bool more_data);
  534. void ath9k_wake_tx_queue(struct ieee80211_hw *hw, struct ieee80211_txq *queue);
  535. /********/
  536. /* VIFs */
  537. /********/
  538. #define P2P_DEFAULT_CTWIN 10
  539. struct ath_vif {
  540. struct list_head list;
  541. u16 seq_no;
  542. /* BSS info */
  543. u8 bssid[ETH_ALEN] __aligned(2);
  544. u16 aid;
  545. bool assoc;
  546. struct ieee80211_vif *vif;
  547. struct ath_node mcast_node;
  548. int av_bslot;
  549. __le64 tsf_adjust; /* TSF adjustment for staggered beacons */
  550. struct ath_buf *av_bcbuf;
  551. struct ath_chanctx *chanctx;
  552. /* P2P Client */
  553. struct ieee80211_noa_data noa;
  554. /* P2P GO */
  555. u8 noa_index;
  556. u32 offchannel_start;
  557. u32 offchannel_duration;
  558. /* These are used for both periodic and one-shot */
  559. u32 noa_start;
  560. u32 noa_duration;
  561. bool periodic_noa;
  562. bool oneshot_noa;
  563. };
  564. struct ath9k_vif_iter_data {
  565. u8 hw_macaddr[ETH_ALEN]; /* address of the first vif */
  566. u8 mask[ETH_ALEN]; /* bssid mask */
  567. bool has_hw_macaddr;
  568. u8 slottime;
  569. bool beacons;
  570. int naps; /* number of AP vifs */
  571. int nmeshes; /* number of mesh vifs */
  572. int nstations; /* number of station vifs */
  573. int nadhocs; /* number of adhoc vifs */
  574. int nocbs; /* number of OCB vifs */
  575. int nbcnvifs; /* number of beaconing vifs */
  576. struct ieee80211_vif *primary_beacon_vif;
  577. struct ieee80211_vif *primary_sta;
  578. };
  579. void ath9k_calculate_iter_data(struct ath_softc *sc,
  580. struct ath_chanctx *ctx,
  581. struct ath9k_vif_iter_data *iter_data);
  582. void ath9k_calculate_summary_state(struct ath_softc *sc,
  583. struct ath_chanctx *ctx);
  584. void ath9k_set_txpower(struct ath_softc *sc, struct ieee80211_vif *vif);
  585. /*******************/
  586. /* Beacon Handling */
  587. /*******************/
  588. /*
  589. * Regardless of the number of beacons we stagger, (i.e. regardless of the
  590. * number of BSSIDs) if a given beacon does not go out even after waiting this
  591. * number of beacon intervals, the game's up.
  592. */
  593. #define BSTUCK_THRESH 9
  594. #define ATH_BCBUF 8
  595. #define ATH_DEFAULT_BINTVAL 100 /* TU */
  596. #define ATH_DEFAULT_BMISS_LIMIT 10
  597. #define TSF_TO_TU(_h,_l) \
  598. ((((u32)(_h)) << 22) | (((u32)(_l)) >> 10))
  599. struct ath_beacon {
  600. enum {
  601. OK, /* no change needed */
  602. UPDATE, /* update pending */
  603. COMMIT /* beacon sent, commit change */
  604. } updateslot; /* slot time update fsm */
  605. u32 beaconq;
  606. u32 bmisscnt;
  607. struct ieee80211_vif *bslot[ATH_BCBUF];
  608. int slottime;
  609. int slotupdate;
  610. struct ath_descdma bdma;
  611. struct ath_txq *cabq;
  612. struct list_head bbuf;
  613. bool tx_processed;
  614. bool tx_last;
  615. };
  616. void ath9k_beacon_tasklet(struct tasklet_struct *t);
  617. void ath9k_beacon_config(struct ath_softc *sc, struct ieee80211_vif *main_vif,
  618. bool beacons);
  619. void ath9k_beacon_assign_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
  620. void ath9k_beacon_remove_slot(struct ath_softc *sc, struct ieee80211_vif *vif);
  621. void ath9k_beacon_ensure_primary_slot(struct ath_softc *sc);
  622. void ath9k_set_beacon(struct ath_softc *sc);
  623. bool ath9k_csa_is_finished(struct ath_softc *sc, struct ieee80211_vif *vif);
  624. void ath9k_csa_update(struct ath_softc *sc);
  625. /*******************/
  626. /* Link Monitoring */
  627. /*******************/
  628. #define ATH_STA_SHORT_CALINTERVAL 1000 /* 1 second */
  629. #define ATH_AP_SHORT_CALINTERVAL 100 /* 100 ms */
  630. #define ATH_ANI_POLLINTERVAL_OLD 100 /* 100 ms */
  631. #define ATH_ANI_POLLINTERVAL_NEW 1000 /* 1000 ms */
  632. #define ATH_LONG_CALINTERVAL_INT 1000 /* 1000 ms */
  633. #define ATH_LONG_CALINTERVAL 30000 /* 30 seconds */
  634. #define ATH_RESTART_CALINTERVAL 1200000 /* 20 minutes */
  635. #define ATH_ANI_MAX_SKIP_COUNT 10
  636. #define ATH_PAPRD_TIMEOUT 100 /* msecs */
  637. #define ATH_PLL_WORK_INTERVAL 100
  638. void ath_hw_check_work(struct work_struct *work);
  639. void ath_reset_work(struct work_struct *work);
  640. bool ath_hw_check(struct ath_softc *sc);
  641. void ath_hw_pll_work(struct work_struct *work);
  642. void ath_paprd_calibrate(struct work_struct *work);
  643. void ath_ani_calibrate(struct timer_list *t);
  644. void ath_start_ani(struct ath_softc *sc);
  645. void ath_stop_ani(struct ath_softc *sc);
  646. void ath_check_ani(struct ath_softc *sc);
  647. int ath_update_survey_stats(struct ath_softc *sc);
  648. void ath_update_survey_nf(struct ath_softc *sc, int channel);
  649. void ath9k_queue_reset(struct ath_softc *sc, enum ath_reset_type type);
  650. void ath_ps_full_sleep(struct timer_list *t);
  651. void __ath9k_flush(struct ieee80211_hw *hw, u32 queues, bool drop,
  652. bool sw_pending, bool timeout_override);
  653. /**********/
  654. /* BTCOEX */
  655. /**********/
  656. #define ATH_DUMP_BTCOEX(_s, _val) \
  657. do { \
  658. len += scnprintf(buf + len, size - len, \
  659. "%20s : %10d\n", _s, (_val)); \
  660. } while (0)
  661. enum bt_op_flags {
  662. BT_OP_PRIORITY_DETECTED,
  663. BT_OP_SCAN,
  664. };
  665. struct ath_btcoex {
  666. spinlock_t btcoex_lock;
  667. struct timer_list period_timer; /* Timer for BT period */
  668. struct timer_list no_stomp_timer;
  669. u32 bt_priority_cnt;
  670. unsigned long bt_priority_time;
  671. unsigned long op_flags;
  672. int bt_stomp_type; /* Types of BT stomping */
  673. u32 btcoex_no_stomp; /* in msec */
  674. u32 btcoex_period; /* in msec */
  675. u32 btscan_no_stomp; /* in msec */
  676. u32 duty_cycle;
  677. u32 bt_wait_time;
  678. int rssi_count;
  679. struct ath_mci_profile mci;
  680. u8 stomp_audio;
  681. };
  682. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  683. int ath9k_init_btcoex(struct ath_softc *sc);
  684. void ath9k_deinit_btcoex(struct ath_softc *sc);
  685. void ath9k_start_btcoex(struct ath_softc *sc);
  686. void ath9k_stop_btcoex(struct ath_softc *sc);
  687. void ath9k_btcoex_timer_resume(struct ath_softc *sc);
  688. void ath9k_btcoex_timer_pause(struct ath_softc *sc);
  689. void ath9k_btcoex_handle_interrupt(struct ath_softc *sc, u32 status);
  690. u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc, u32 max_4ms_framelen);
  691. void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc);
  692. int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size);
  693. #else
  694. static inline int ath9k_init_btcoex(struct ath_softc *sc)
  695. {
  696. return 0;
  697. }
  698. static inline void ath9k_deinit_btcoex(struct ath_softc *sc)
  699. {
  700. }
  701. static inline void ath9k_start_btcoex(struct ath_softc *sc)
  702. {
  703. }
  704. static inline void ath9k_stop_btcoex(struct ath_softc *sc)
  705. {
  706. }
  707. static inline void ath9k_btcoex_handle_interrupt(struct ath_softc *sc,
  708. u32 status)
  709. {
  710. }
  711. static inline u16 ath9k_btcoex_aggr_limit(struct ath_softc *sc,
  712. u32 max_4ms_framelen)
  713. {
  714. return 0;
  715. }
  716. static inline void ath9k_btcoex_stop_gen_timer(struct ath_softc *sc)
  717. {
  718. }
  719. static inline int ath9k_dump_btcoex(struct ath_softc *sc, u8 *buf, u32 size)
  720. {
  721. return 0;
  722. }
  723. #endif /* CONFIG_ATH9K_BTCOEX_SUPPORT */
  724. /********************/
  725. /* LED Control */
  726. /********************/
  727. #define ATH_LED_PIN_DEF 1
  728. #define ATH_LED_PIN_9287 8
  729. #define ATH_LED_PIN_9300 10
  730. #define ATH_LED_PIN_9485 6
  731. #define ATH_LED_PIN_9462 4
  732. #ifdef CONFIG_MAC80211_LEDS
  733. void ath_init_leds(struct ath_softc *sc);
  734. void ath_deinit_leds(struct ath_softc *sc);
  735. #else
  736. static inline void ath_init_leds(struct ath_softc *sc)
  737. {
  738. }
  739. static inline void ath_deinit_leds(struct ath_softc *sc)
  740. {
  741. }
  742. #endif
  743. /************************/
  744. /* Wake on Wireless LAN */
  745. /************************/
  746. #ifdef CONFIG_ATH9K_WOW
  747. void ath9k_init_wow(struct ieee80211_hw *hw);
  748. void ath9k_deinit_wow(struct ieee80211_hw *hw);
  749. int ath9k_suspend(struct ieee80211_hw *hw,
  750. struct cfg80211_wowlan *wowlan);
  751. int ath9k_resume(struct ieee80211_hw *hw);
  752. void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled);
  753. #else
  754. static inline void ath9k_init_wow(struct ieee80211_hw *hw)
  755. {
  756. }
  757. static inline void ath9k_deinit_wow(struct ieee80211_hw *hw)
  758. {
  759. }
  760. static inline int ath9k_suspend(struct ieee80211_hw *hw,
  761. struct cfg80211_wowlan *wowlan)
  762. {
  763. return 0;
  764. }
  765. static inline int ath9k_resume(struct ieee80211_hw *hw)
  766. {
  767. return 0;
  768. }
  769. static inline void ath9k_set_wakeup(struct ieee80211_hw *hw, bool enabled)
  770. {
  771. }
  772. #endif /* CONFIG_ATH9K_WOW */
  773. /*******************************/
  774. /* Antenna diversity/combining */
  775. /*******************************/
  776. #define ATH_ANT_RX_CURRENT_SHIFT 4
  777. #define ATH_ANT_RX_MAIN_SHIFT 2
  778. #define ATH_ANT_RX_MASK 0x3
  779. #define ATH_ANT_DIV_COMB_SHORT_SCAN_INTR 50
  780. #define ATH_ANT_DIV_COMB_SHORT_SCAN_PKTCOUNT 0x100
  781. #define ATH_ANT_DIV_COMB_MAX_PKTCOUNT 0x200
  782. #define ATH_ANT_DIV_COMB_INIT_COUNT 95
  783. #define ATH_ANT_DIV_COMB_MAX_COUNT 100
  784. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO 30
  785. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2 20
  786. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO_LOW_RSSI 50
  787. #define ATH_ANT_DIV_COMB_ALT_ANT_RATIO2_LOW_RSSI 50
  788. #define ATH_ANT_DIV_COMB_LNA1_DELTA_HI -4
  789. #define ATH_ANT_DIV_COMB_LNA1_DELTA_MID -2
  790. #define ATH_ANT_DIV_COMB_LNA1_DELTA_LOW 2
  791. struct ath_ant_comb {
  792. u16 count;
  793. u16 total_pkt_count;
  794. bool scan;
  795. bool scan_not_start;
  796. int main_total_rssi;
  797. int alt_total_rssi;
  798. int alt_recv_cnt;
  799. int main_recv_cnt;
  800. int rssi_lna1;
  801. int rssi_lna2;
  802. int rssi_add;
  803. int rssi_sub;
  804. int rssi_first;
  805. int rssi_second;
  806. int rssi_third;
  807. int ant_ratio;
  808. int ant_ratio2;
  809. bool alt_good;
  810. int quick_scan_cnt;
  811. enum ath9k_ant_div_comb_lna_conf main_conf;
  812. enum ath9k_ant_div_comb_lna_conf first_quick_scan_conf;
  813. enum ath9k_ant_div_comb_lna_conf second_quick_scan_conf;
  814. bool first_ratio;
  815. bool second_ratio;
  816. unsigned long scan_start_time;
  817. /*
  818. * Card-specific config values.
  819. */
  820. int low_rssi_thresh;
  821. int fast_div_bias;
  822. };
  823. void ath_ant_comb_scan(struct ath_softc *sc, struct ath_rx_status *rs);
  824. /********************/
  825. /* Main driver core */
  826. /********************/
  827. #define ATH9K_PCI_CUS198 0x0001
  828. #define ATH9K_PCI_CUS230 0x0002
  829. #define ATH9K_PCI_CUS217 0x0004
  830. #define ATH9K_PCI_CUS252 0x0008
  831. #define ATH9K_PCI_WOW 0x0010
  832. #define ATH9K_PCI_BT_ANT_DIV 0x0020
  833. #define ATH9K_PCI_D3_L1_WAR 0x0040
  834. #define ATH9K_PCI_AR9565_1ANT 0x0080
  835. #define ATH9K_PCI_AR9565_2ANT 0x0100
  836. #define ATH9K_PCI_NO_PLL_PWRSAVE 0x0200
  837. #define ATH9K_PCI_KILLER 0x0400
  838. #define ATH9K_PCI_LED_ACT_HI 0x0800
  839. /*
  840. * Default cache line size, in bytes.
  841. * Used when PCI device not fully initialized by bootrom/BIOS
  842. */
  843. #define DEFAULT_CACHELINE 32
  844. #define ATH_CABQ_READY_TIME 80 /* % of beacon interval */
  845. #define ATH_TXPOWER_MAX 100 /* .5 dBm units */
  846. #define MAX_GTT_CNT 5
  847. /* Powersave flags */
  848. #define PS_WAIT_FOR_BEACON BIT(0)
  849. #define PS_WAIT_FOR_CAB BIT(1)
  850. #define PS_WAIT_FOR_PSPOLL_DATA BIT(2)
  851. #define PS_WAIT_FOR_TX_ACK BIT(3)
  852. #define PS_BEACON_SYNC BIT(4)
  853. #define PS_WAIT_FOR_ANI BIT(5)
  854. #define ATH9K_NUM_CHANCTX 2 /* supports 2 operating channels */
  855. struct ath_softc {
  856. struct ieee80211_hw *hw;
  857. struct device *dev;
  858. struct survey_info *cur_survey;
  859. struct survey_info survey[ATH9K_NUM_CHANNELS];
  860. spinlock_t intr_lock;
  861. struct tasklet_struct intr_tq;
  862. struct tasklet_struct bcon_tasklet;
  863. struct ath_hw *sc_ah;
  864. void __iomem *mem;
  865. int irq;
  866. spinlock_t sc_serial_rw;
  867. spinlock_t sc_pm_lock;
  868. spinlock_t sc_pcu_lock;
  869. struct mutex mutex;
  870. struct work_struct paprd_work;
  871. struct work_struct hw_reset_work;
  872. struct completion paprd_complete;
  873. wait_queue_head_t tx_wait;
  874. #ifdef CONFIG_ATH9K_CHANNEL_CONTEXT
  875. struct work_struct chanctx_work;
  876. struct ath_gen_timer *p2p_ps_timer;
  877. struct ath_vif *p2p_ps_vif;
  878. struct ath_chanctx_sched sched;
  879. struct ath_offchannel offchannel;
  880. struct ath_chanctx *next_chan;
  881. struct completion go_beacon;
  882. struct timespec64 last_event_time;
  883. #endif
  884. unsigned long driver_data;
  885. u8 gtt_cnt;
  886. u32 intrstatus;
  887. u16 ps_flags; /* PS_* */
  888. bool ps_enabled;
  889. bool ps_idle;
  890. short nbcnvifs;
  891. unsigned long ps_usecount;
  892. struct ath_rx rx;
  893. struct ath_tx tx;
  894. struct ath_beacon beacon;
  895. struct cfg80211_chan_def cur_chandef;
  896. struct ath_chanctx chanctx[ATH9K_NUM_CHANCTX];
  897. struct ath_chanctx *cur_chan;
  898. spinlock_t chan_lock;
  899. #ifdef CONFIG_MAC80211_LEDS
  900. bool led_registered;
  901. char led_name[32];
  902. struct led_classdev led_cdev;
  903. #endif
  904. #ifdef CONFIG_ATH9K_DEBUGFS
  905. struct ath9k_debug debug;
  906. #endif
  907. struct delayed_work hw_check_work;
  908. struct delayed_work hw_pll_work;
  909. struct timer_list sleep_timer;
  910. #ifdef CONFIG_ATH9K_BTCOEX_SUPPORT
  911. struct ath_btcoex btcoex;
  912. struct ath_mci_coex mci_coex;
  913. struct work_struct mci_work;
  914. #endif
  915. struct ath_descdma txsdma;
  916. struct ath_ant_comb ant_comb;
  917. u8 ant_tx, ant_rx;
  918. struct dfs_pattern_detector *dfs_detector;
  919. u64 dfs_prev_pulse_ts;
  920. u32 wow_enabled;
  921. struct ath_spec_scan_priv spec_priv;
  922. struct ieee80211_vif *tx99_vif;
  923. struct sk_buff *tx99_skb;
  924. bool tx99_state;
  925. s16 tx99_power;
  926. #ifdef CONFIG_ATH9K_WOW
  927. u32 wow_intr_before_sleep;
  928. bool force_wow;
  929. #endif
  930. #ifdef CONFIG_ATH9K_HWRNG
  931. struct hwrng rng_ops;
  932. u32 rng_last;
  933. char rng_name[sizeof("ath9k_65535")];
  934. #endif
  935. };
  936. /********/
  937. /* TX99 */
  938. /********/
  939. #ifdef CONFIG_ATH9K_TX99
  940. void ath9k_tx99_init_debug(struct ath_softc *sc);
  941. int ath9k_tx99_send(struct ath_softc *sc, struct sk_buff *skb,
  942. struct ath_tx_control *txctl);
  943. #else
  944. static inline void ath9k_tx99_init_debug(struct ath_softc *sc)
  945. {
  946. }
  947. static inline int ath9k_tx99_send(struct ath_softc *sc,
  948. struct sk_buff *skb,
  949. struct ath_tx_control *txctl)
  950. {
  951. return 0;
  952. }
  953. #endif /* CONFIG_ATH9K_TX99 */
  954. /***************************/
  955. /* Random Number Generator */
  956. /***************************/
  957. #ifdef CONFIG_ATH9K_HWRNG
  958. void ath9k_rng_start(struct ath_softc *sc);
  959. void ath9k_rng_stop(struct ath_softc *sc);
  960. #else
  961. static inline void ath9k_rng_start(struct ath_softc *sc)
  962. {
  963. }
  964. static inline void ath9k_rng_stop(struct ath_softc *sc)
  965. {
  966. }
  967. #endif
  968. static inline void ath_read_cachesize(struct ath_common *common, int *csz)
  969. {
  970. common->bus_ops->read_cachesize(common, csz);
  971. }
  972. void ath9k_tasklet(struct tasklet_struct *t);
  973. int ath_cabq_update(struct ath_softc *);
  974. u8 ath9k_parse_mpdudensity(u8 mpdudensity);
  975. irqreturn_t ath_isr(int irq, void *dev);
  976. int ath_reset(struct ath_softc *sc, struct ath9k_channel *hchan);
  977. void ath_cancel_work(struct ath_softc *sc);
  978. void ath_restart_work(struct ath_softc *sc);
  979. int ath9k_init_device(u16 devid, struct ath_softc *sc,
  980. const struct ath_bus_ops *bus_ops);
  981. void ath9k_deinit_device(struct ath_softc *sc);
  982. void ath9k_reload_chainmask_settings(struct ath_softc *sc);
  983. u8 ath_txchainmask_reduction(struct ath_softc *sc, u8 chainmask, u32 rate);
  984. void ath_start_rfkill_poll(struct ath_softc *sc);
  985. void ath9k_rfkill_poll_state(struct ieee80211_hw *hw);
  986. void ath9k_ps_wakeup(struct ath_softc *sc);
  987. void ath9k_ps_restore(struct ath_softc *sc);
  988. #ifdef CONFIG_ATH9K_PCI
  989. int ath_pci_init(void);
  990. void ath_pci_exit(void);
  991. #else
  992. static inline int ath_pci_init(void) { return 0; };
  993. static inline void ath_pci_exit(void) {};
  994. #endif
  995. #ifdef CONFIG_ATH9K_AHB
  996. int ath_ahb_init(void);
  997. void ath_ahb_exit(void);
  998. #else
  999. static inline int ath_ahb_init(void) { return 0; };
  1000. static inline void ath_ahb_exit(void) {};
  1001. #endif
  1002. #endif /* ATH9K_H */