pci.c 9.2 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341
  1. /*
  2. * Copyright (c) 2008-2009 Atheros Communications Inc.
  3. *
  4. * Permission to use, copy, modify, and/or distribute this software for any
  5. * purpose with or without fee is hereby granted, provided that the above
  6. * copyright notice and this permission notice appear in all copies.
  7. *
  8. * THE SOFTWARE IS PROVIDED "AS IS" AND THE AUTHOR DISCLAIMS ALL WARRANTIES
  9. * WITH REGARD TO THIS SOFTWARE INCLUDING ALL IMPLIED WARRANTIES OF
  10. * MERCHANTABILITY AND FITNESS. IN NO EVENT SHALL THE AUTHOR BE LIABLE FOR
  11. * ANY SPECIAL, DIRECT, INDIRECT, OR CONSEQUENTIAL DAMAGES OR ANY DAMAGES
  12. * WHATSOEVER RESULTING FROM LOSS OF USE, DATA OR PROFITS, WHETHER IN AN
  13. * ACTION OF CONTRACT, NEGLIGENCE OR OTHER TORTIOUS ACTION, ARISING OUT OF
  14. * OR IN CONNECTION WITH THE USE OR PERFORMANCE OF THIS SOFTWARE.
  15. */
  16. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  17. #include <linux/nl80211.h>
  18. #include <linux/pci.h>
  19. #include <linux/etherdevice.h>
  20. #include <linux/module.h>
  21. #include "../ath.h"
  22. #include "ath5k.h"
  23. #include "debug.h"
  24. #include "base.h"
  25. #include "reg.h"
  26. /* Known PCI ids */
  27. static const struct pci_device_id ath5k_pci_id_table[] = {
  28. { PCI_VDEVICE(ATHEROS, 0x0207) }, /* 5210 early */
  29. { PCI_VDEVICE(ATHEROS, 0x0007) }, /* 5210 */
  30. { PCI_VDEVICE(ATHEROS, 0x0011) }, /* 5311 - this is on AHB bus !*/
  31. { PCI_VDEVICE(ATHEROS, 0x0012) }, /* 5211 */
  32. { PCI_VDEVICE(ATHEROS, 0x0013) }, /* 5212 */
  33. { PCI_VDEVICE(3COM_2, 0x0013) }, /* 3com 5212 */
  34. { PCI_VDEVICE(3COM, 0x0013) }, /* 3com 3CRDAG675 5212 */
  35. { PCI_VDEVICE(ATHEROS, 0x1014) }, /* IBM minipci 5212 */
  36. { PCI_VDEVICE(ATHEROS, 0x0014) }, /* 5212 compatible */
  37. { PCI_VDEVICE(ATHEROS, 0x0015) }, /* 5212 compatible */
  38. { PCI_VDEVICE(ATHEROS, 0x0016) }, /* 5212 compatible */
  39. { PCI_VDEVICE(ATHEROS, 0x0017) }, /* 5212 compatible */
  40. { PCI_VDEVICE(ATHEROS, 0x0018) }, /* 5212 compatible */
  41. { PCI_VDEVICE(ATHEROS, 0x0019) }, /* 5212 compatible */
  42. { PCI_VDEVICE(ATHEROS, 0x001a) }, /* 2413 Griffin-lite */
  43. { PCI_VDEVICE(ATHEROS, 0x001b) }, /* 5413 Eagle */
  44. { PCI_VDEVICE(ATHEROS, 0x001c) }, /* PCI-E cards */
  45. { PCI_VDEVICE(ATHEROS, 0x001d) }, /* 2417 Nala */
  46. { PCI_VDEVICE(ATHEROS, 0xff1b) }, /* AR5BXB63 */
  47. { 0 }
  48. };
  49. MODULE_DEVICE_TABLE(pci, ath5k_pci_id_table);
  50. /* return bus cachesize in 4B word units */
  51. static void ath5k_pci_read_cachesize(struct ath_common *common, int *csz)
  52. {
  53. struct ath5k_hw *ah = (struct ath5k_hw *) common->priv;
  54. u8 u8tmp;
  55. pci_read_config_byte(ah->pdev, PCI_CACHE_LINE_SIZE, &u8tmp);
  56. *csz = (int)u8tmp;
  57. /*
  58. * This check was put in to avoid "unpleasant" consequences if
  59. * the bootrom has not fully initialized all PCI devices.
  60. * Sometimes the cache line size register is not set
  61. */
  62. if (*csz == 0)
  63. *csz = L1_CACHE_BYTES >> 2; /* Use the default size */
  64. }
  65. /*
  66. * Read from eeprom
  67. */
  68. static bool
  69. ath5k_pci_eeprom_read(struct ath_common *common, u32 offset, u16 *data)
  70. {
  71. struct ath5k_hw *ah = (struct ath5k_hw *) common->ah;
  72. u32 status, timeout;
  73. /*
  74. * Initialize EEPROM access
  75. */
  76. if (ah->ah_version == AR5K_AR5210) {
  77. AR5K_REG_ENABLE_BITS(ah, AR5K_PCICFG, AR5K_PCICFG_EEAE);
  78. (void)ath5k_hw_reg_read(ah, AR5K_EEPROM_BASE + (4 * offset));
  79. } else {
  80. ath5k_hw_reg_write(ah, offset, AR5K_EEPROM_BASE);
  81. AR5K_REG_ENABLE_BITS(ah, AR5K_EEPROM_CMD,
  82. AR5K_EEPROM_CMD_READ);
  83. }
  84. for (timeout = AR5K_TUNE_REGISTER_TIMEOUT; timeout > 0; timeout--) {
  85. status = ath5k_hw_reg_read(ah, AR5K_EEPROM_STATUS);
  86. if (status & AR5K_EEPROM_STAT_RDDONE) {
  87. if (status & AR5K_EEPROM_STAT_RDERR)
  88. return false;
  89. *data = (u16)(ath5k_hw_reg_read(ah, AR5K_EEPROM_DATA) &
  90. 0xffff);
  91. return true;
  92. }
  93. usleep_range(15, 20);
  94. }
  95. return false;
  96. }
  97. int ath5k_hw_read_srev(struct ath5k_hw *ah)
  98. {
  99. ah->ah_mac_srev = ath5k_hw_reg_read(ah, AR5K_SREV);
  100. return 0;
  101. }
  102. /*
  103. * Read the MAC address from eeprom or platform_data
  104. */
  105. static int ath5k_pci_eeprom_read_mac(struct ath5k_hw *ah, u8 *mac)
  106. {
  107. u8 mac_d[ETH_ALEN] = {};
  108. u32 total, offset;
  109. u16 data;
  110. int octet;
  111. AR5K_EEPROM_READ(0x20, data);
  112. for (offset = 0x1f, octet = 0, total = 0; offset >= 0x1d; offset--) {
  113. AR5K_EEPROM_READ(offset, data);
  114. total += data;
  115. mac_d[octet + 1] = data & 0xff;
  116. mac_d[octet] = data >> 8;
  117. octet += 2;
  118. }
  119. if (!total || total == 3 * 0xffff)
  120. return -EINVAL;
  121. memcpy(mac, mac_d, ETH_ALEN);
  122. return 0;
  123. }
  124. /* Common ath_bus_opts structure */
  125. static const struct ath_bus_ops ath_pci_bus_ops = {
  126. .ath_bus_type = ATH_PCI,
  127. .read_cachesize = ath5k_pci_read_cachesize,
  128. .eeprom_read = ath5k_pci_eeprom_read,
  129. .eeprom_read_mac = ath5k_pci_eeprom_read_mac,
  130. };
  131. /********************\
  132. * PCI Initialization *
  133. \********************/
  134. static int
  135. ath5k_pci_probe(struct pci_dev *pdev,
  136. const struct pci_device_id *id)
  137. {
  138. void __iomem *mem;
  139. struct ath5k_hw *ah;
  140. struct ieee80211_hw *hw;
  141. int ret;
  142. u8 csz;
  143. /*
  144. * L0s needs to be disabled on all ath5k cards.
  145. *
  146. * For distributions shipping with CONFIG_PCIEASPM (this will be enabled
  147. * by default in the future in 2.6.36) this will also mean both L1 and
  148. * L0s will be disabled when a pre 1.1 PCIe device is detected. We do
  149. * know L1 works correctly even for all ath5k pre 1.1 PCIe devices
  150. * though but cannot currently undue the effect of a blacklist, for
  151. * details you can read pcie_aspm_sanity_check() and see how it adjusts
  152. * the device link capability.
  153. *
  154. * It may be possible in the future to implement some PCI API to allow
  155. * drivers to override blacklists for pre 1.1 PCIe but for now it is
  156. * best to accept that both L0s and L1 will be disabled completely for
  157. * distributions shipping with CONFIG_PCIEASPM rather than having this
  158. * issue present. Motivation for adding this new API will be to help
  159. * with power consumption for some of these devices.
  160. */
  161. pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S);
  162. ret = pci_enable_device(pdev);
  163. if (ret) {
  164. dev_err(&pdev->dev, "can't enable device\n");
  165. goto err;
  166. }
  167. /* XXX 32-bit addressing only */
  168. ret = dma_set_mask(&pdev->dev, DMA_BIT_MASK(32));
  169. if (ret) {
  170. dev_err(&pdev->dev, "32-bit DMA not available\n");
  171. goto err_dis;
  172. }
  173. /*
  174. * Cache line size is used to size and align various
  175. * structures used to communicate with the hardware.
  176. */
  177. pci_read_config_byte(pdev, PCI_CACHE_LINE_SIZE, &csz);
  178. if (csz == 0) {
  179. /*
  180. * Linux 2.4.18 (at least) writes the cache line size
  181. * register as a 16-bit wide register which is wrong.
  182. * We must have this setup properly for rx buffer
  183. * DMA to work so force a reasonable value here if it
  184. * comes up zero.
  185. */
  186. csz = L1_CACHE_BYTES >> 2;
  187. pci_write_config_byte(pdev, PCI_CACHE_LINE_SIZE, csz);
  188. }
  189. /*
  190. * The default setting of latency timer yields poor results,
  191. * set it to the value used by other systems. It may be worth
  192. * tweaking this setting more.
  193. */
  194. pci_write_config_byte(pdev, PCI_LATENCY_TIMER, 0xa8);
  195. /* Enable bus mastering */
  196. pci_set_master(pdev);
  197. /*
  198. * Disable the RETRY_TIMEOUT register (0x41) to keep
  199. * PCI Tx retries from interfering with C3 CPU state.
  200. */
  201. pci_write_config_byte(pdev, 0x41, 0);
  202. ret = pci_request_region(pdev, 0, "ath5k");
  203. if (ret) {
  204. dev_err(&pdev->dev, "cannot reserve PCI memory region\n");
  205. goto err_dis;
  206. }
  207. mem = pci_iomap(pdev, 0, 0);
  208. if (!mem) {
  209. dev_err(&pdev->dev, "cannot remap PCI memory region\n");
  210. ret = -EIO;
  211. goto err_reg;
  212. }
  213. /*
  214. * Allocate hw (mac80211 main struct)
  215. * and hw->priv (driver private data)
  216. */
  217. hw = ieee80211_alloc_hw(sizeof(*ah), &ath5k_hw_ops);
  218. if (hw == NULL) {
  219. dev_err(&pdev->dev, "cannot allocate ieee80211_hw\n");
  220. ret = -ENOMEM;
  221. goto err_map;
  222. }
  223. dev_info(&pdev->dev, "registered as '%s'\n", wiphy_name(hw->wiphy));
  224. ah = hw->priv;
  225. ah->hw = hw;
  226. ah->pdev = pdev;
  227. ah->dev = &pdev->dev;
  228. ah->irq = pdev->irq;
  229. ah->devid = id->device;
  230. ah->iobase = mem; /* So we can unmap it on detach */
  231. /* Initialize */
  232. ret = ath5k_init_ah(ah, &ath_pci_bus_ops);
  233. if (ret)
  234. goto err_free;
  235. /* Set private data */
  236. pci_set_drvdata(pdev, hw);
  237. return 0;
  238. err_free:
  239. ieee80211_free_hw(hw);
  240. err_map:
  241. pci_iounmap(pdev, mem);
  242. err_reg:
  243. pci_release_region(pdev, 0);
  244. err_dis:
  245. pci_disable_device(pdev);
  246. err:
  247. return ret;
  248. }
  249. static void
  250. ath5k_pci_remove(struct pci_dev *pdev)
  251. {
  252. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  253. struct ath5k_hw *ah = hw->priv;
  254. ath5k_deinit_ah(ah);
  255. pci_iounmap(pdev, ah->iobase);
  256. pci_release_region(pdev, 0);
  257. pci_disable_device(pdev);
  258. ieee80211_free_hw(hw);
  259. }
  260. #ifdef CONFIG_PM_SLEEP
  261. static int ath5k_pci_suspend(struct device *dev)
  262. {
  263. struct ieee80211_hw *hw = dev_get_drvdata(dev);
  264. struct ath5k_hw *ah = hw->priv;
  265. ath5k_led_off(ah);
  266. return 0;
  267. }
  268. static int ath5k_pci_resume(struct device *dev)
  269. {
  270. struct pci_dev *pdev = to_pci_dev(dev);
  271. struct ieee80211_hw *hw = pci_get_drvdata(pdev);
  272. struct ath5k_hw *ah = hw->priv;
  273. /*
  274. * Suspend/Resume resets the PCI configuration space, so we have to
  275. * re-disable the RETRY_TIMEOUT register (0x41) to keep
  276. * PCI Tx retries from interfering with C3 CPU state
  277. */
  278. pci_write_config_byte(pdev, 0x41, 0);
  279. ath5k_led_enable(ah);
  280. return 0;
  281. }
  282. static SIMPLE_DEV_PM_OPS(ath5k_pm_ops, ath5k_pci_suspend, ath5k_pci_resume);
  283. #define ATH5K_PM_OPS (&ath5k_pm_ops)
  284. #else
  285. #define ATH5K_PM_OPS NULL
  286. #endif /* CONFIG_PM_SLEEP */
  287. static struct pci_driver ath5k_pci_driver = {
  288. .name = KBUILD_MODNAME,
  289. .id_table = ath5k_pci_id_table,
  290. .probe = ath5k_pci_probe,
  291. .remove = ath5k_pci_remove,
  292. .driver.pm = ATH5K_PM_OPS,
  293. };
  294. module_pci_driver(ath5k_pci_driver);