qmi.h 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523
  1. /* SPDX-License-Identifier: BSD-3-Clause-Clear */
  2. /*
  3. * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #ifndef ATH11K_QMI_H
  7. #define ATH11K_QMI_H
  8. #include <linux/mutex.h>
  9. #include <linux/soc/qcom/qmi.h>
  10. #define ATH11K_HOST_VERSION_STRING "WIN"
  11. #define ATH11K_QMI_WLANFW_TIMEOUT_MS 10000
  12. #define ATH11K_QMI_MAX_BDF_FILE_NAME_SIZE 64
  13. #define ATH11K_QMI_CALDB_ADDRESS 0x4BA00000
  14. #define ATH11K_QMI_WLANFW_MAX_BUILD_ID_LEN_V01 128
  15. #define ATH11K_QMI_WLFW_SERVICE_ID_V01 0x45
  16. #define ATH11K_QMI_WLFW_SERVICE_VERS_V01 0x01
  17. #define ATH11K_QMI_WLFW_SERVICE_INS_ID_V01 0x02
  18. #define ATH11K_QMI_WLFW_SERVICE_INS_ID_V01_QCA6390 0x01
  19. #define ATH11K_QMI_WLFW_SERVICE_INS_ID_V01_IPQ8074 0x02
  20. #define ATH11K_QMI_WLFW_SERVICE_INS_ID_V01_QCN9074 0x07
  21. #define ATH11K_QMI_WLFW_SERVICE_INS_ID_V01_WCN6750 0x03
  22. #define ATH11K_QMI_WLANFW_MAX_TIMESTAMP_LEN_V01 32
  23. #define ATH11K_QMI_RESP_LEN_MAX 8192
  24. #define ATH11K_QMI_WLANFW_MAX_NUM_MEM_SEG_V01 52
  25. #define ATH11K_QMI_CALDB_SIZE 0x480000
  26. #define ATH11K_QMI_BDF_EXT_STR_LENGTH 0x20
  27. #define ATH11K_QMI_FW_MEM_REQ_SEGMENT_CNT 5
  28. #define QMI_WLFW_REQUEST_MEM_IND_V01 0x0035
  29. #define QMI_WLFW_FW_MEM_READY_IND_V01 0x0037
  30. #define QMI_WLFW_COLD_BOOT_CAL_DONE_IND_V01 0x003E
  31. #define QMI_WLFW_FW_READY_IND_V01 0x0021
  32. #define QMI_WLFW_FW_INIT_DONE_IND_V01 0x0038
  33. #define QMI_WLANFW_MAX_DATA_SIZE_V01 6144
  34. #define ATH11K_FIRMWARE_MODE_OFF 4
  35. #define ATH11K_COLD_BOOT_FW_RESET_DELAY (40 * HZ)
  36. #define ATH11K_QMI_DEVICE_BAR_SIZE 0x200000
  37. struct ath11k_base;
  38. enum ath11k_qmi_file_type {
  39. ATH11K_QMI_FILE_TYPE_BDF_GOLDEN,
  40. ATH11K_QMI_FILE_TYPE_CALDATA = 2,
  41. ATH11K_QMI_FILE_TYPE_EEPROM,
  42. ATH11K_QMI_MAX_FILE_TYPE,
  43. };
  44. enum ath11k_qmi_bdf_type {
  45. ATH11K_QMI_BDF_TYPE_BIN = 0,
  46. ATH11K_QMI_BDF_TYPE_ELF = 1,
  47. ATH11K_QMI_BDF_TYPE_REGDB = 4,
  48. };
  49. enum ath11k_qmi_event_type {
  50. ATH11K_QMI_EVENT_SERVER_ARRIVE,
  51. ATH11K_QMI_EVENT_SERVER_EXIT,
  52. ATH11K_QMI_EVENT_REQUEST_MEM,
  53. ATH11K_QMI_EVENT_FW_MEM_READY,
  54. ATH11K_QMI_EVENT_FW_READY,
  55. ATH11K_QMI_EVENT_COLD_BOOT_CAL_START,
  56. ATH11K_QMI_EVENT_COLD_BOOT_CAL_DONE,
  57. ATH11K_QMI_EVENT_REGISTER_DRIVER,
  58. ATH11K_QMI_EVENT_UNREGISTER_DRIVER,
  59. ATH11K_QMI_EVENT_RECOVERY,
  60. ATH11K_QMI_EVENT_FORCE_FW_ASSERT,
  61. ATH11K_QMI_EVENT_POWER_UP,
  62. ATH11K_QMI_EVENT_POWER_DOWN,
  63. ATH11K_QMI_EVENT_FW_INIT_DONE,
  64. ATH11K_QMI_EVENT_MAX,
  65. };
  66. struct ath11k_qmi_driver_event {
  67. struct list_head list;
  68. enum ath11k_qmi_event_type type;
  69. void *data;
  70. };
  71. struct ath11k_qmi_ce_cfg {
  72. const struct ce_pipe_config *tgt_ce;
  73. int tgt_ce_len;
  74. const struct service_to_pipe *svc_to_ce_map;
  75. int svc_to_ce_map_len;
  76. const u8 *shadow_reg;
  77. int shadow_reg_len;
  78. u32 *shadow_reg_v2;
  79. int shadow_reg_v2_len;
  80. };
  81. struct ath11k_qmi_event_msg {
  82. struct list_head list;
  83. enum ath11k_qmi_event_type type;
  84. };
  85. struct target_mem_chunk {
  86. u32 size;
  87. u32 type;
  88. u32 prev_size;
  89. u32 prev_type;
  90. dma_addr_t paddr;
  91. u32 *vaddr;
  92. void __iomem *iaddr;
  93. };
  94. struct target_info {
  95. u32 chip_id;
  96. u32 chip_family;
  97. u32 board_id;
  98. u32 soc_id;
  99. u32 fw_version;
  100. u32 eeprom_caldata;
  101. char fw_build_timestamp[ATH11K_QMI_WLANFW_MAX_TIMESTAMP_LEN_V01 + 1];
  102. char fw_build_id[ATH11K_QMI_WLANFW_MAX_BUILD_ID_LEN_V01 + 1];
  103. char bdf_ext[ATH11K_QMI_BDF_EXT_STR_LENGTH];
  104. };
  105. struct m3_mem_region {
  106. u32 size;
  107. dma_addr_t paddr;
  108. void *vaddr;
  109. };
  110. struct ath11k_qmi {
  111. struct ath11k_base *ab;
  112. struct qmi_handle handle;
  113. struct sockaddr_qrtr sq;
  114. struct work_struct event_work;
  115. struct workqueue_struct *event_wq;
  116. struct list_head event_list;
  117. spinlock_t event_lock; /* spinlock for qmi event list */
  118. struct ath11k_qmi_ce_cfg ce_cfg;
  119. struct target_mem_chunk target_mem[ATH11K_QMI_WLANFW_MAX_NUM_MEM_SEG_V01];
  120. u32 mem_seg_count;
  121. u32 target_mem_mode;
  122. bool target_mem_delayed;
  123. u8 cal_done;
  124. struct target_info target;
  125. struct m3_mem_region m3_mem;
  126. unsigned int service_ins_id;
  127. wait_queue_head_t cold_boot_waitq;
  128. };
  129. #define QMI_WLANFW_HOST_CAP_REQ_MSG_V01_MAX_LEN 261
  130. #define QMI_WLANFW_HOST_CAP_REQ_V01 0x0034
  131. #define QMI_WLANFW_HOST_CAP_RESP_MSG_V01_MAX_LEN 7
  132. #define QMI_WLFW_HOST_CAP_RESP_V01 0x0034
  133. #define QMI_WLFW_MAX_NUM_GPIO_V01 32
  134. #define QMI_IPQ8074_FW_MEM_MODE 0xFF
  135. #define HOST_DDR_REGION_TYPE 0x1
  136. #define BDF_MEM_REGION_TYPE 0x2
  137. #define M3_DUMP_REGION_TYPE 0x3
  138. #define CALDB_MEM_REGION_TYPE 0x4
  139. struct qmi_wlanfw_host_cap_req_msg_v01 {
  140. u8 num_clients_valid;
  141. u32 num_clients;
  142. u8 wake_msi_valid;
  143. u32 wake_msi;
  144. u8 gpios_valid;
  145. u32 gpios_len;
  146. u32 gpios[QMI_WLFW_MAX_NUM_GPIO_V01];
  147. u8 nm_modem_valid;
  148. u8 nm_modem;
  149. u8 bdf_support_valid;
  150. u8 bdf_support;
  151. u8 bdf_cache_support_valid;
  152. u8 bdf_cache_support;
  153. u8 m3_support_valid;
  154. u8 m3_support;
  155. u8 m3_cache_support_valid;
  156. u8 m3_cache_support;
  157. u8 cal_filesys_support_valid;
  158. u8 cal_filesys_support;
  159. u8 cal_cache_support_valid;
  160. u8 cal_cache_support;
  161. u8 cal_done_valid;
  162. u8 cal_done;
  163. u8 mem_bucket_valid;
  164. u32 mem_bucket;
  165. u8 mem_cfg_mode_valid;
  166. u8 mem_cfg_mode;
  167. };
  168. struct qmi_wlanfw_host_cap_resp_msg_v01 {
  169. struct qmi_response_type_v01 resp;
  170. };
  171. #define QMI_WLANFW_IND_REGISTER_REQ_MSG_V01_MAX_LEN 54
  172. #define QMI_WLANFW_IND_REGISTER_REQ_V01 0x0020
  173. #define QMI_WLANFW_IND_REGISTER_RESP_MSG_V01_MAX_LEN 18
  174. #define QMI_WLANFW_IND_REGISTER_RESP_V01 0x0020
  175. #define QMI_WLANFW_CLIENT_ID 0x4b4e454c
  176. struct qmi_wlanfw_ind_register_req_msg_v01 {
  177. u8 fw_ready_enable_valid;
  178. u8 fw_ready_enable;
  179. u8 initiate_cal_download_enable_valid;
  180. u8 initiate_cal_download_enable;
  181. u8 initiate_cal_update_enable_valid;
  182. u8 initiate_cal_update_enable;
  183. u8 msa_ready_enable_valid;
  184. u8 msa_ready_enable;
  185. u8 pin_connect_result_enable_valid;
  186. u8 pin_connect_result_enable;
  187. u8 client_id_valid;
  188. u32 client_id;
  189. u8 request_mem_enable_valid;
  190. u8 request_mem_enable;
  191. u8 fw_mem_ready_enable_valid;
  192. u8 fw_mem_ready_enable;
  193. u8 fw_init_done_enable_valid;
  194. u8 fw_init_done_enable;
  195. u8 rejuvenate_enable_valid;
  196. u32 rejuvenate_enable;
  197. u8 xo_cal_enable_valid;
  198. u8 xo_cal_enable;
  199. u8 cal_done_enable_valid;
  200. u8 cal_done_enable;
  201. };
  202. struct qmi_wlanfw_ind_register_resp_msg_v01 {
  203. struct qmi_response_type_v01 resp;
  204. u8 fw_status_valid;
  205. u64 fw_status;
  206. };
  207. #define QMI_WLANFW_REQUEST_MEM_IND_MSG_V01_MAX_LEN 1824
  208. #define QMI_WLANFW_RESPOND_MEM_REQ_MSG_V01_MAX_LEN 888
  209. #define QMI_WLANFW_RESPOND_MEM_RESP_MSG_V01_MAX_LEN 7
  210. #define QMI_WLANFW_REQUEST_MEM_IND_V01 0x0035
  211. #define QMI_WLANFW_RESPOND_MEM_REQ_V01 0x0036
  212. #define QMI_WLANFW_RESPOND_MEM_RESP_V01 0x0036
  213. #define QMI_WLANFW_MAX_NUM_MEM_CFG_V01 2
  214. struct qmi_wlanfw_mem_cfg_s_v01 {
  215. u64 offset;
  216. u32 size;
  217. u8 secure_flag;
  218. };
  219. enum qmi_wlanfw_mem_type_enum_v01 {
  220. WLANFW_MEM_TYPE_ENUM_MIN_VAL_V01 = INT_MIN,
  221. QMI_WLANFW_MEM_TYPE_MSA_V01 = 0,
  222. QMI_WLANFW_MEM_TYPE_DDR_V01 = 1,
  223. QMI_WLANFW_MEM_BDF_V01 = 2,
  224. QMI_WLANFW_MEM_M3_V01 = 3,
  225. QMI_WLANFW_MEM_CAL_V01 = 4,
  226. QMI_WLANFW_MEM_DPD_V01 = 5,
  227. WLANFW_MEM_TYPE_ENUM_MAX_VAL_V01 = INT_MAX,
  228. };
  229. struct qmi_wlanfw_mem_seg_s_v01 {
  230. u32 size;
  231. enum qmi_wlanfw_mem_type_enum_v01 type;
  232. u32 mem_cfg_len;
  233. struct qmi_wlanfw_mem_cfg_s_v01 mem_cfg[QMI_WLANFW_MAX_NUM_MEM_CFG_V01];
  234. };
  235. struct qmi_wlanfw_request_mem_ind_msg_v01 {
  236. u32 mem_seg_len;
  237. struct qmi_wlanfw_mem_seg_s_v01 mem_seg[ATH11K_QMI_WLANFW_MAX_NUM_MEM_SEG_V01];
  238. };
  239. struct qmi_wlanfw_mem_seg_resp_s_v01 {
  240. u64 addr;
  241. u32 size;
  242. enum qmi_wlanfw_mem_type_enum_v01 type;
  243. u8 restore;
  244. };
  245. struct qmi_wlanfw_respond_mem_req_msg_v01 {
  246. u32 mem_seg_len;
  247. struct qmi_wlanfw_mem_seg_resp_s_v01 mem_seg[ATH11K_QMI_WLANFW_MAX_NUM_MEM_SEG_V01];
  248. };
  249. struct qmi_wlanfw_respond_mem_resp_msg_v01 {
  250. struct qmi_response_type_v01 resp;
  251. };
  252. struct qmi_wlanfw_fw_mem_ready_ind_msg_v01 {
  253. char placeholder;
  254. };
  255. struct qmi_wlanfw_fw_ready_ind_msg_v01 {
  256. char placeholder;
  257. };
  258. struct qmi_wlanfw_fw_cold_cal_done_ind_msg_v01 {
  259. char placeholder;
  260. };
  261. struct qmi_wlfw_fw_init_done_ind_msg_v01 {
  262. char placeholder;
  263. };
  264. #define QMI_WLANFW_CAP_REQ_MSG_V01_MAX_LEN 0
  265. #define QMI_WLANFW_CAP_RESP_MSG_V01_MAX_LEN 235
  266. #define QMI_WLANFW_CAP_REQ_V01 0x0024
  267. #define QMI_WLANFW_CAP_RESP_V01 0x0024
  268. #define QMI_WLANFW_DEVICE_INFO_REQ_V01 0x004C
  269. #define QMI_WLANFW_DEVICE_INFO_REQ_MSG_V01_MAX_LEN 0
  270. enum qmi_wlanfw_pipedir_enum_v01 {
  271. QMI_WLFW_PIPEDIR_NONE_V01 = 0,
  272. QMI_WLFW_PIPEDIR_IN_V01 = 1,
  273. QMI_WLFW_PIPEDIR_OUT_V01 = 2,
  274. QMI_WLFW_PIPEDIR_INOUT_V01 = 3,
  275. };
  276. struct qmi_wlanfw_ce_tgt_pipe_cfg_s_v01 {
  277. __le32 pipe_num;
  278. __le32 pipe_dir;
  279. __le32 nentries;
  280. __le32 nbytes_max;
  281. __le32 flags;
  282. };
  283. struct qmi_wlanfw_ce_svc_pipe_cfg_s_v01 {
  284. __le32 service_id;
  285. __le32 pipe_dir;
  286. __le32 pipe_num;
  287. };
  288. struct qmi_wlanfw_shadow_reg_cfg_s_v01 {
  289. u16 id;
  290. u16 offset;
  291. };
  292. struct qmi_wlanfw_shadow_reg_v2_cfg_s_v01 {
  293. u32 addr;
  294. };
  295. struct qmi_wlanfw_memory_region_info_s_v01 {
  296. u64 region_addr;
  297. u32 size;
  298. u8 secure_flag;
  299. };
  300. struct qmi_wlanfw_rf_chip_info_s_v01 {
  301. u32 chip_id;
  302. u32 chip_family;
  303. };
  304. struct qmi_wlanfw_rf_board_info_s_v01 {
  305. u32 board_id;
  306. };
  307. struct qmi_wlanfw_soc_info_s_v01 {
  308. u32 soc_id;
  309. };
  310. struct qmi_wlanfw_fw_version_info_s_v01 {
  311. u32 fw_version;
  312. char fw_build_timestamp[ATH11K_QMI_WLANFW_MAX_TIMESTAMP_LEN_V01 + 1];
  313. };
  314. enum qmi_wlanfw_cal_temp_id_enum_v01 {
  315. QMI_WLANFW_CAL_TEMP_IDX_0_V01 = 0,
  316. QMI_WLANFW_CAL_TEMP_IDX_1_V01 = 1,
  317. QMI_WLANFW_CAL_TEMP_IDX_2_V01 = 2,
  318. QMI_WLANFW_CAL_TEMP_IDX_3_V01 = 3,
  319. QMI_WLANFW_CAL_TEMP_IDX_4_V01 = 4,
  320. QMI_WLANFW_CAL_TEMP_ID_MAX_V01 = 0xFF,
  321. };
  322. struct qmi_wlanfw_cap_resp_msg_v01 {
  323. struct qmi_response_type_v01 resp;
  324. u8 chip_info_valid;
  325. struct qmi_wlanfw_rf_chip_info_s_v01 chip_info;
  326. u8 board_info_valid;
  327. struct qmi_wlanfw_rf_board_info_s_v01 board_info;
  328. u8 soc_info_valid;
  329. struct qmi_wlanfw_soc_info_s_v01 soc_info;
  330. u8 fw_version_info_valid;
  331. struct qmi_wlanfw_fw_version_info_s_v01 fw_version_info;
  332. u8 fw_build_id_valid;
  333. char fw_build_id[ATH11K_QMI_WLANFW_MAX_BUILD_ID_LEN_V01 + 1];
  334. u8 num_macs_valid;
  335. u8 num_macs;
  336. u8 voltage_mv_valid;
  337. u32 voltage_mv;
  338. u8 time_freq_hz_valid;
  339. u32 time_freq_hz;
  340. u8 otp_version_valid;
  341. u32 otp_version;
  342. u8 eeprom_read_timeout_valid;
  343. u32 eeprom_read_timeout;
  344. };
  345. struct qmi_wlanfw_cap_req_msg_v01 {
  346. char placeholder;
  347. };
  348. struct qmi_wlanfw_device_info_req_msg_v01 {
  349. char placeholder;
  350. };
  351. struct qmi_wlanfw_device_info_resp_msg_v01 {
  352. struct qmi_response_type_v01 resp;
  353. u64 bar_addr;
  354. u32 bar_size;
  355. u8 bar_addr_valid;
  356. u8 bar_size_valid;
  357. };
  358. #define QMI_WLANFW_BDF_DOWNLOAD_REQ_MSG_V01_MAX_LEN 6182
  359. #define QMI_WLANFW_BDF_DOWNLOAD_RESP_MSG_V01_MAX_LEN 7
  360. #define QMI_WLANFW_BDF_DOWNLOAD_RESP_V01 0x0025
  361. #define QMI_WLANFW_BDF_DOWNLOAD_REQ_V01 0x0025
  362. /* TODO: Need to check with MCL and FW team that data can be pointer and
  363. * can be last element in structure
  364. */
  365. struct qmi_wlanfw_bdf_download_req_msg_v01 {
  366. u8 valid;
  367. u8 file_id_valid;
  368. enum qmi_wlanfw_cal_temp_id_enum_v01 file_id;
  369. u8 total_size_valid;
  370. u32 total_size;
  371. u8 seg_id_valid;
  372. u32 seg_id;
  373. u8 data_valid;
  374. u32 data_len;
  375. u8 data[QMI_WLANFW_MAX_DATA_SIZE_V01];
  376. u8 end_valid;
  377. u8 end;
  378. u8 bdf_type_valid;
  379. u8 bdf_type;
  380. };
  381. struct qmi_wlanfw_bdf_download_resp_msg_v01 {
  382. struct qmi_response_type_v01 resp;
  383. };
  384. #define QMI_WLANFW_M3_INFO_REQ_MSG_V01_MAX_MSG_LEN 18
  385. #define QMI_WLANFW_M3_INFO_RESP_MSG_V01_MAX_MSG_LEN 7
  386. #define QMI_WLANFW_M3_INFO_RESP_V01 0x003C
  387. #define QMI_WLANFW_M3_INFO_REQ_V01 0x003C
  388. struct qmi_wlanfw_m3_info_req_msg_v01 {
  389. u64 addr;
  390. u32 size;
  391. };
  392. struct qmi_wlanfw_m3_info_resp_msg_v01 {
  393. struct qmi_response_type_v01 resp;
  394. };
  395. #define QMI_WLANFW_WLAN_MODE_REQ_MSG_V01_MAX_LEN 11
  396. #define QMI_WLANFW_WLAN_MODE_RESP_MSG_V01_MAX_LEN 7
  397. #define QMI_WLANFW_WLAN_CFG_REQ_MSG_V01_MAX_LEN 803
  398. #define QMI_WLANFW_WLAN_CFG_RESP_MSG_V01_MAX_LEN 7
  399. #define QMI_WLANFW_WLAN_INI_REQ_MSG_V01_MAX_LEN 4
  400. #define QMI_WLANFW_WLAN_MODE_REQ_V01 0x0022
  401. #define QMI_WLANFW_WLAN_MODE_RESP_V01 0x0022
  402. #define QMI_WLANFW_WLAN_CFG_REQ_V01 0x0023
  403. #define QMI_WLANFW_WLAN_CFG_RESP_V01 0x0023
  404. #define QMI_WLANFW_WLAN_INI_REQ_V01 0x002F
  405. #define QMI_WLANFW_MAX_STR_LEN_V01 16
  406. #define QMI_WLANFW_MAX_NUM_CE_V01 12
  407. #define QMI_WLANFW_MAX_NUM_SVC_V01 24
  408. #define QMI_WLANFW_MAX_NUM_SHADOW_REG_V01 24
  409. #define QMI_WLANFW_MAX_NUM_SHADOW_REG_V2_V01 36
  410. struct qmi_wlanfw_wlan_mode_req_msg_v01 {
  411. u32 mode;
  412. u8 hw_debug_valid;
  413. u8 hw_debug;
  414. };
  415. struct qmi_wlanfw_wlan_mode_resp_msg_v01 {
  416. struct qmi_response_type_v01 resp;
  417. };
  418. struct qmi_wlanfw_wlan_cfg_req_msg_v01 {
  419. u8 host_version_valid;
  420. char host_version[QMI_WLANFW_MAX_STR_LEN_V01 + 1];
  421. u8 tgt_cfg_valid;
  422. u32 tgt_cfg_len;
  423. struct qmi_wlanfw_ce_tgt_pipe_cfg_s_v01
  424. tgt_cfg[QMI_WLANFW_MAX_NUM_CE_V01];
  425. u8 svc_cfg_valid;
  426. u32 svc_cfg_len;
  427. struct qmi_wlanfw_ce_svc_pipe_cfg_s_v01
  428. svc_cfg[QMI_WLANFW_MAX_NUM_SVC_V01];
  429. u8 shadow_reg_valid;
  430. u32 shadow_reg_len;
  431. struct qmi_wlanfw_shadow_reg_cfg_s_v01
  432. shadow_reg[QMI_WLANFW_MAX_NUM_SHADOW_REG_V01];
  433. u8 shadow_reg_v2_valid;
  434. u32 shadow_reg_v2_len;
  435. struct qmi_wlanfw_shadow_reg_v2_cfg_s_v01
  436. shadow_reg_v2[QMI_WLANFW_MAX_NUM_SHADOW_REG_V2_V01];
  437. };
  438. struct qmi_wlanfw_wlan_cfg_resp_msg_v01 {
  439. struct qmi_response_type_v01 resp;
  440. };
  441. struct qmi_wlanfw_wlan_ini_req_msg_v01 {
  442. /* Must be set to true if enablefwlog is being passed */
  443. u8 enablefwlog_valid;
  444. u8 enablefwlog;
  445. };
  446. struct qmi_wlanfw_wlan_ini_resp_msg_v01 {
  447. struct qmi_response_type_v01 resp;
  448. };
  449. int ath11k_qmi_firmware_start(struct ath11k_base *ab,
  450. u32 mode);
  451. void ath11k_qmi_firmware_stop(struct ath11k_base *ab);
  452. void ath11k_qmi_event_work(struct work_struct *work);
  453. void ath11k_qmi_msg_recv_work(struct work_struct *work);
  454. void ath11k_qmi_deinit_service(struct ath11k_base *ab);
  455. int ath11k_qmi_init_service(struct ath11k_base *ab);
  456. void ath11k_qmi_free_resource(struct ath11k_base *ab);
  457. #endif