hal.h 32 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969
  1. /* SPDX-License-Identifier: BSD-3-Clause-Clear */
  2. /*
  3. * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022, Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #ifndef ATH11K_HAL_H
  7. #define ATH11K_HAL_H
  8. #include "hal_desc.h"
  9. #include "rx_desc.h"
  10. struct ath11k_base;
  11. #define HAL_LINK_DESC_SIZE (32 << 2)
  12. #define HAL_LINK_DESC_ALIGN 128
  13. #define HAL_NUM_MPDUS_PER_LINK_DESC 6
  14. #define HAL_NUM_TX_MSDUS_PER_LINK_DESC 7
  15. #define HAL_NUM_RX_MSDUS_PER_LINK_DESC 6
  16. #define HAL_NUM_MPDU_LINKS_PER_QUEUE_DESC 12
  17. #define HAL_MAX_AVAIL_BLK_RES 3
  18. #define HAL_RING_BASE_ALIGN 8
  19. #define HAL_WBM_IDLE_SCATTER_BUF_SIZE_MAX 32704
  20. /* TODO: Check with hw team on the supported scatter buf size */
  21. #define HAL_WBM_IDLE_SCATTER_NEXT_PTR_SIZE 8
  22. #define HAL_WBM_IDLE_SCATTER_BUF_SIZE (HAL_WBM_IDLE_SCATTER_BUF_SIZE_MAX - \
  23. HAL_WBM_IDLE_SCATTER_NEXT_PTR_SIZE)
  24. #define HAL_DSCP_TID_MAP_TBL_NUM_ENTRIES_MAX 48
  25. #define HAL_DSCP_TID_TBL_SIZE 24
  26. /* calculate the register address from bar0 of shadow register x */
  27. #define HAL_SHADOW_BASE_ADDR(ab) ab->hw_params.regs->hal_shadow_base_addr
  28. #define HAL_SHADOW_NUM_REGS 36
  29. #define HAL_HP_OFFSET_IN_REG_START 1
  30. #define HAL_OFFSET_FROM_HP_TO_TP 4
  31. #define HAL_SHADOW_REG(ab, x) (HAL_SHADOW_BASE_ADDR(ab) + (4 * (x)))
  32. /* WCSS Relative address */
  33. #define HAL_SEQ_WCSS_UMAC_OFFSET 0x00a00000
  34. #define HAL_SEQ_WCSS_UMAC_REO_REG 0x00a38000
  35. #define HAL_SEQ_WCSS_UMAC_TCL_REG 0x00a44000
  36. #define HAL_SEQ_WCSS_UMAC_CE0_SRC_REG(x) \
  37. (ab->hw_params.regs->hal_seq_wcss_umac_ce0_src_reg)
  38. #define HAL_SEQ_WCSS_UMAC_CE0_DST_REG(x) \
  39. (ab->hw_params.regs->hal_seq_wcss_umac_ce0_dst_reg)
  40. #define HAL_SEQ_WCSS_UMAC_CE1_SRC_REG(x) \
  41. (ab->hw_params.regs->hal_seq_wcss_umac_ce1_src_reg)
  42. #define HAL_SEQ_WCSS_UMAC_CE1_DST_REG(x) \
  43. (ab->hw_params.regs->hal_seq_wcss_umac_ce1_dst_reg)
  44. #define HAL_SEQ_WCSS_UMAC_WBM_REG 0x00a34000
  45. #define HAL_CE_WFSS_CE_REG_BASE 0x01b80000
  46. #define HAL_WLAON_REG_BASE 0x01f80000
  47. /* SW2TCL(x) R0 ring configuration address */
  48. #define HAL_TCL1_RING_CMN_CTRL_REG 0x00000014
  49. #define HAL_TCL1_RING_DSCP_TID_MAP 0x0000002c
  50. #define HAL_TCL1_RING_BASE_LSB(ab) ab->hw_params.regs->hal_tcl1_ring_base_lsb
  51. #define HAL_TCL1_RING_BASE_MSB(ab) ab->hw_params.regs->hal_tcl1_ring_base_msb
  52. #define HAL_TCL1_RING_ID(ab) ab->hw_params.regs->hal_tcl1_ring_id
  53. #define HAL_TCL1_RING_MISC(ab) ab->hw_params.regs->hal_tcl1_ring_misc
  54. #define HAL_TCL1_RING_TP_ADDR_LSB(ab) \
  55. ab->hw_params.regs->hal_tcl1_ring_tp_addr_lsb
  56. #define HAL_TCL1_RING_TP_ADDR_MSB(ab) \
  57. ab->hw_params.regs->hal_tcl1_ring_tp_addr_msb
  58. #define HAL_TCL1_RING_CONSUMER_INT_SETUP_IX0(ab) \
  59. ab->hw_params.regs->hal_tcl1_ring_consumer_int_setup_ix0
  60. #define HAL_TCL1_RING_CONSUMER_INT_SETUP_IX1(ab) \
  61. ab->hw_params.regs->hal_tcl1_ring_consumer_int_setup_ix1
  62. #define HAL_TCL1_RING_MSI1_BASE_LSB(ab) \
  63. ab->hw_params.regs->hal_tcl1_ring_msi1_base_lsb
  64. #define HAL_TCL1_RING_MSI1_BASE_MSB(ab) \
  65. ab->hw_params.regs->hal_tcl1_ring_msi1_base_msb
  66. #define HAL_TCL1_RING_MSI1_DATA(ab) \
  67. ab->hw_params.regs->hal_tcl1_ring_msi1_data
  68. #define HAL_TCL2_RING_BASE_LSB(ab) ab->hw_params.regs->hal_tcl2_ring_base_lsb
  69. #define HAL_TCL_RING_BASE_LSB(ab) ab->hw_params.regs->hal_tcl_ring_base_lsb
  70. #define HAL_TCL1_RING_MSI1_BASE_LSB_OFFSET(ab) \
  71. (HAL_TCL1_RING_MSI1_BASE_LSB(ab) - HAL_TCL1_RING_BASE_LSB(ab))
  72. #define HAL_TCL1_RING_MSI1_BASE_MSB_OFFSET(ab) \
  73. (HAL_TCL1_RING_MSI1_BASE_MSB(ab) - HAL_TCL1_RING_BASE_LSB(ab))
  74. #define HAL_TCL1_RING_MSI1_DATA_OFFSET(ab) \
  75. (HAL_TCL1_RING_MSI1_DATA(ab) - HAL_TCL1_RING_BASE_LSB(ab))
  76. #define HAL_TCL1_RING_BASE_MSB_OFFSET(ab) \
  77. (HAL_TCL1_RING_BASE_MSB(ab) - HAL_TCL1_RING_BASE_LSB(ab))
  78. #define HAL_TCL1_RING_ID_OFFSET(ab) \
  79. (HAL_TCL1_RING_ID(ab) - HAL_TCL1_RING_BASE_LSB(ab))
  80. #define HAL_TCL1_RING_CONSR_INT_SETUP_IX0_OFFSET(ab) \
  81. (HAL_TCL1_RING_CONSUMER_INT_SETUP_IX0(ab) - HAL_TCL1_RING_BASE_LSB(ab))
  82. #define HAL_TCL1_RING_CONSR_INT_SETUP_IX1_OFFSET(ab) \
  83. (HAL_TCL1_RING_CONSUMER_INT_SETUP_IX1(ab) - HAL_TCL1_RING_BASE_LSB(ab))
  84. #define HAL_TCL1_RING_TP_ADDR_LSB_OFFSET(ab) \
  85. (HAL_TCL1_RING_TP_ADDR_LSB(ab) - HAL_TCL1_RING_BASE_LSB(ab))
  86. #define HAL_TCL1_RING_TP_ADDR_MSB_OFFSET(ab) \
  87. (HAL_TCL1_RING_TP_ADDR_MSB(ab) - HAL_TCL1_RING_BASE_LSB(ab))
  88. #define HAL_TCL1_RING_MISC_OFFSET(ab) \
  89. (HAL_TCL1_RING_MISC(ab) - HAL_TCL1_RING_BASE_LSB(ab))
  90. /* SW2TCL(x) R2 ring pointers (head/tail) address */
  91. #define HAL_TCL1_RING_HP 0x00002000
  92. #define HAL_TCL1_RING_TP 0x00002004
  93. #define HAL_TCL2_RING_HP 0x00002008
  94. #define HAL_TCL_RING_HP 0x00002018
  95. #define HAL_TCL1_RING_TP_OFFSET \
  96. (HAL_TCL1_RING_TP - HAL_TCL1_RING_HP)
  97. /* TCL STATUS ring address */
  98. #define HAL_TCL_STATUS_RING_BASE_LSB(ab) \
  99. ab->hw_params.regs->hal_tcl_status_ring_base_lsb
  100. #define HAL_TCL_STATUS_RING_HP 0x00002030
  101. /* REO2SW(x) R0 ring configuration address */
  102. #define HAL_REO1_GEN_ENABLE 0x00000000
  103. #define HAL_REO1_DEST_RING_CTRL_IX_0 0x00000004
  104. #define HAL_REO1_DEST_RING_CTRL_IX_1 0x00000008
  105. #define HAL_REO1_DEST_RING_CTRL_IX_2 0x0000000c
  106. #define HAL_REO1_DEST_RING_CTRL_IX_3 0x00000010
  107. #define HAL_REO1_MISC_CTL(ab) ab->hw_params.regs->hal_reo1_misc_ctl
  108. #define HAL_REO1_RING_BASE_LSB(ab) ab->hw_params.regs->hal_reo1_ring_base_lsb
  109. #define HAL_REO1_RING_BASE_MSB(ab) ab->hw_params.regs->hal_reo1_ring_base_msb
  110. #define HAL_REO1_RING_ID(ab) ab->hw_params.regs->hal_reo1_ring_id
  111. #define HAL_REO1_RING_MISC(ab) ab->hw_params.regs->hal_reo1_ring_misc
  112. #define HAL_REO1_RING_HP_ADDR_LSB(ab) \
  113. ab->hw_params.regs->hal_reo1_ring_hp_addr_lsb
  114. #define HAL_REO1_RING_HP_ADDR_MSB(ab) \
  115. ab->hw_params.regs->hal_reo1_ring_hp_addr_msb
  116. #define HAL_REO1_RING_PRODUCER_INT_SETUP(ab) \
  117. ab->hw_params.regs->hal_reo1_ring_producer_int_setup
  118. #define HAL_REO1_RING_MSI1_BASE_LSB(ab) \
  119. ab->hw_params.regs->hal_reo1_ring_msi1_base_lsb
  120. #define HAL_REO1_RING_MSI1_BASE_MSB(ab) \
  121. ab->hw_params.regs->hal_reo1_ring_msi1_base_msb
  122. #define HAL_REO1_RING_MSI1_DATA(ab) \
  123. ab->hw_params.regs->hal_reo1_ring_msi1_data
  124. #define HAL_REO2_RING_BASE_LSB(ab) ab->hw_params.regs->hal_reo2_ring_base_lsb
  125. #define HAL_REO1_AGING_THRESH_IX_0(ab) \
  126. ab->hw_params.regs->hal_reo1_aging_thresh_ix_0
  127. #define HAL_REO1_AGING_THRESH_IX_1(ab) \
  128. ab->hw_params.regs->hal_reo1_aging_thresh_ix_1
  129. #define HAL_REO1_AGING_THRESH_IX_2(ab) \
  130. ab->hw_params.regs->hal_reo1_aging_thresh_ix_2
  131. #define HAL_REO1_AGING_THRESH_IX_3(ab) \
  132. ab->hw_params.regs->hal_reo1_aging_thresh_ix_3
  133. #define HAL_REO1_RING_MSI1_BASE_LSB_OFFSET(ab) \
  134. (HAL_REO1_RING_MSI1_BASE_LSB(ab) - HAL_REO1_RING_BASE_LSB(ab))
  135. #define HAL_REO1_RING_MSI1_BASE_MSB_OFFSET(ab) \
  136. (HAL_REO1_RING_MSI1_BASE_MSB(ab) - HAL_REO1_RING_BASE_LSB(ab))
  137. #define HAL_REO1_RING_MSI1_DATA_OFFSET(ab) \
  138. (HAL_REO1_RING_MSI1_DATA(ab) - HAL_REO1_RING_BASE_LSB(ab))
  139. #define HAL_REO1_RING_BASE_MSB_OFFSET(ab) \
  140. (HAL_REO1_RING_BASE_MSB(ab) - HAL_REO1_RING_BASE_LSB(ab))
  141. #define HAL_REO1_RING_ID_OFFSET(ab) (HAL_REO1_RING_ID(ab) - HAL_REO1_RING_BASE_LSB(ab))
  142. #define HAL_REO1_RING_PRODUCER_INT_SETUP_OFFSET(ab) \
  143. (HAL_REO1_RING_PRODUCER_INT_SETUP(ab) - HAL_REO1_RING_BASE_LSB(ab))
  144. #define HAL_REO1_RING_HP_ADDR_LSB_OFFSET(ab) \
  145. (HAL_REO1_RING_HP_ADDR_LSB(ab) - HAL_REO1_RING_BASE_LSB(ab))
  146. #define HAL_REO1_RING_HP_ADDR_MSB_OFFSET(ab) \
  147. (HAL_REO1_RING_HP_ADDR_MSB(ab) - HAL_REO1_RING_BASE_LSB(ab))
  148. #define HAL_REO1_RING_MISC_OFFSET(ab) \
  149. (HAL_REO1_RING_MISC(ab) - HAL_REO1_RING_BASE_LSB(ab))
  150. /* REO2SW(x) R2 ring pointers (head/tail) address */
  151. #define HAL_REO1_RING_HP(ab) ab->hw_params.regs->hal_reo1_ring_hp
  152. #define HAL_REO1_RING_TP(ab) ab->hw_params.regs->hal_reo1_ring_tp
  153. #define HAL_REO2_RING_HP(ab) ab->hw_params.regs->hal_reo2_ring_hp
  154. #define HAL_REO1_RING_TP_OFFSET(ab) (HAL_REO1_RING_TP(ab) - HAL_REO1_RING_HP(ab))
  155. /* REO2TCL R0 ring configuration address */
  156. #define HAL_REO_TCL_RING_BASE_LSB(ab) \
  157. ab->hw_params.regs->hal_reo_tcl_ring_base_lsb
  158. /* REO2TCL R2 ring pointer (head/tail) address */
  159. #define HAL_REO_TCL_RING_HP(ab) ab->hw_params.regs->hal_reo_tcl_ring_hp
  160. /* REO CMD R0 address */
  161. #define HAL_REO_CMD_RING_BASE_LSB(ab) \
  162. ab->hw_params.regs->hal_reo_cmd_ring_base_lsb
  163. /* REO CMD R2 address */
  164. #define HAL_REO_CMD_HP(ab) ab->hw_params.regs->hal_reo_cmd_ring_hp
  165. /* SW2REO R0 address */
  166. #define HAL_SW2REO_RING_BASE_LSB(ab) \
  167. ab->hw_params.regs->hal_sw2reo_ring_base_lsb
  168. /* SW2REO R2 address */
  169. #define HAL_SW2REO_RING_HP(ab) ab->hw_params.regs->hal_sw2reo_ring_hp
  170. /* CE ring R0 address */
  171. #define HAL_CE_DST_RING_BASE_LSB 0x00000000
  172. #define HAL_CE_DST_STATUS_RING_BASE_LSB 0x00000058
  173. #define HAL_CE_DST_RING_CTRL 0x000000b0
  174. /* CE ring R2 address */
  175. #define HAL_CE_DST_RING_HP 0x00000400
  176. #define HAL_CE_DST_STATUS_RING_HP 0x00000408
  177. /* REO status address */
  178. #define HAL_REO_STATUS_RING_BASE_LSB(ab) \
  179. ab->hw_params.regs->hal_reo_status_ring_base_lsb
  180. #define HAL_REO_STATUS_HP(ab) ab->hw_params.regs->hal_reo_status_hp
  181. /* WBM Idle R0 address */
  182. #define HAL_WBM_IDLE_LINK_RING_BASE_LSB(x) \
  183. (ab->hw_params.regs->hal_wbm_idle_link_ring_base_lsb)
  184. #define HAL_WBM_IDLE_LINK_RING_MISC_ADDR(x) \
  185. (ab->hw_params.regs->hal_wbm_idle_link_ring_misc)
  186. #define HAL_WBM_R0_IDLE_LIST_CONTROL_ADDR 0x00000048
  187. #define HAL_WBM_R0_IDLE_LIST_SIZE_ADDR 0x0000004c
  188. #define HAL_WBM_SCATTERED_RING_BASE_LSB 0x00000058
  189. #define HAL_WBM_SCATTERED_RING_BASE_MSB 0x0000005c
  190. #define HAL_WBM_SCATTERED_DESC_PTR_HEAD_INFO_IX0 0x00000068
  191. #define HAL_WBM_SCATTERED_DESC_PTR_HEAD_INFO_IX1 0x0000006c
  192. #define HAL_WBM_SCATTERED_DESC_PTR_TAIL_INFO_IX0 0x00000078
  193. #define HAL_WBM_SCATTERED_DESC_PTR_TAIL_INFO_IX1 0x0000007c
  194. #define HAL_WBM_SCATTERED_DESC_PTR_HP_ADDR 0x00000084
  195. /* WBM Idle R2 address */
  196. #define HAL_WBM_IDLE_LINK_RING_HP 0x000030b0
  197. /* SW2WBM R0 release address */
  198. #define HAL_WBM_RELEASE_RING_BASE_LSB(x) \
  199. (ab->hw_params.regs->hal_wbm_release_ring_base_lsb)
  200. /* SW2WBM R2 release address */
  201. #define HAL_WBM_RELEASE_RING_HP 0x00003018
  202. /* WBM2SW R0 release address */
  203. #define HAL_WBM0_RELEASE_RING_BASE_LSB(x) \
  204. (ab->hw_params.regs->hal_wbm0_release_ring_base_lsb)
  205. #define HAL_WBM1_RELEASE_RING_BASE_LSB(x) \
  206. (ab->hw_params.regs->hal_wbm1_release_ring_base_lsb)
  207. /* WBM2SW R2 release address */
  208. #define HAL_WBM0_RELEASE_RING_HP 0x000030c0
  209. #define HAL_WBM1_RELEASE_RING_HP 0x000030c8
  210. /* TCL ring field mask and offset */
  211. #define HAL_TCL1_RING_BASE_MSB_RING_SIZE GENMASK(27, 8)
  212. #define HAL_TCL1_RING_BASE_MSB_RING_BASE_ADDR_MSB GENMASK(7, 0)
  213. #define HAL_TCL1_RING_ID_ENTRY_SIZE GENMASK(7, 0)
  214. #define HAL_TCL1_RING_MISC_MSI_LOOPCNT_DISABLE BIT(1)
  215. #define HAL_TCL1_RING_MISC_MSI_SWAP BIT(3)
  216. #define HAL_TCL1_RING_MISC_HOST_FW_SWAP BIT(4)
  217. #define HAL_TCL1_RING_MISC_DATA_TLV_SWAP BIT(5)
  218. #define HAL_TCL1_RING_MISC_SRNG_ENABLE BIT(6)
  219. #define HAL_TCL1_RING_CONSR_INT_SETUP_IX0_INTR_TMR_THOLD GENMASK(31, 16)
  220. #define HAL_TCL1_RING_CONSR_INT_SETUP_IX0_BATCH_COUNTER_THOLD GENMASK(14, 0)
  221. #define HAL_TCL1_RING_CONSR_INT_SETUP_IX1_LOW_THOLD GENMASK(15, 0)
  222. #define HAL_TCL1_RING_MSI1_BASE_MSB_MSI1_ENABLE BIT(8)
  223. #define HAL_TCL1_RING_MSI1_BASE_MSB_ADDR GENMASK(7, 0)
  224. #define HAL_TCL1_RING_CMN_CTRL_DSCP_TID_MAP_PROG_EN BIT(17)
  225. #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP GENMASK(31, 0)
  226. #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP0 GENMASK(2, 0)
  227. #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP1 GENMASK(5, 3)
  228. #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP2 GENMASK(8, 6)
  229. #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP3 GENMASK(11, 9)
  230. #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP4 GENMASK(14, 12)
  231. #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP5 GENMASK(17, 15)
  232. #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP6 GENMASK(20, 18)
  233. #define HAL_TCL1_RING_FIELD_DSCP_TID_MAP7 GENMASK(23, 21)
  234. /* REO ring field mask and offset */
  235. #define HAL_REO1_RING_BASE_MSB_RING_SIZE GENMASK(27, 8)
  236. #define HAL_REO1_RING_BASE_MSB_RING_BASE_ADDR_MSB GENMASK(7, 0)
  237. #define HAL_REO1_RING_ID_RING_ID GENMASK(15, 8)
  238. #define HAL_REO1_RING_ID_ENTRY_SIZE GENMASK(7, 0)
  239. #define HAL_REO1_RING_MISC_MSI_SWAP BIT(3)
  240. #define HAL_REO1_RING_MISC_HOST_FW_SWAP BIT(4)
  241. #define HAL_REO1_RING_MISC_DATA_TLV_SWAP BIT(5)
  242. #define HAL_REO1_RING_MISC_SRNG_ENABLE BIT(6)
  243. #define HAL_REO1_RING_PRDR_INT_SETUP_INTR_TMR_THOLD GENMASK(31, 16)
  244. #define HAL_REO1_RING_PRDR_INT_SETUP_BATCH_COUNTER_THOLD GENMASK(14, 0)
  245. #define HAL_REO1_RING_MSI1_BASE_MSB_MSI1_ENABLE BIT(8)
  246. #define HAL_REO1_RING_MSI1_BASE_MSB_ADDR GENMASK(7, 0)
  247. #define HAL_REO1_GEN_ENABLE_FRAG_DST_RING GENMASK(25, 23)
  248. #define HAL_REO1_GEN_ENABLE_AGING_LIST_ENABLE BIT(2)
  249. #define HAL_REO1_GEN_ENABLE_AGING_FLUSH_ENABLE BIT(3)
  250. #define HAL_REO1_MISC_CTL_FRAGMENT_DST_RING GENMASK(20, 17)
  251. /* CE ring bit field mask and shift */
  252. #define HAL_CE_DST_R0_DEST_CTRL_MAX_LEN GENMASK(15, 0)
  253. #define HAL_ADDR_LSB_REG_MASK 0xffffffff
  254. #define HAL_ADDR_MSB_REG_SHIFT 32
  255. /* WBM ring bit field mask and shift */
  256. #define HAL_WBM_LINK_DESC_IDLE_LIST_MODE BIT(1)
  257. #define HAL_WBM_SCATTER_BUFFER_SIZE GENMASK(10, 2)
  258. #define HAL_WBM_SCATTER_RING_SIZE_OF_IDLE_LINK_DESC_LIST GENMASK(31, 16)
  259. #define HAL_WBM_SCATTERED_DESC_MSB_BASE_ADDR_39_32 GENMASK(7, 0)
  260. #define HAL_WBM_SCATTERED_DESC_MSB_BASE_ADDR_MATCH_TAG GENMASK(31, 8)
  261. #define HAL_WBM_SCATTERED_DESC_HEAD_P_OFFSET_IX1 GENMASK(20, 8)
  262. #define HAL_WBM_SCATTERED_DESC_TAIL_P_OFFSET_IX1 GENMASK(20, 8)
  263. #define BASE_ADDR_MATCH_TAG_VAL 0x5
  264. #define HAL_REO_REO2SW1_RING_BASE_MSB_RING_SIZE 0x000fffff
  265. #define HAL_REO_REO2TCL_RING_BASE_MSB_RING_SIZE 0x000fffff
  266. #define HAL_REO_SW2REO_RING_BASE_MSB_RING_SIZE 0x0000ffff
  267. #define HAL_REO_CMD_RING_BASE_MSB_RING_SIZE 0x0000ffff
  268. #define HAL_REO_STATUS_RING_BASE_MSB_RING_SIZE 0x0000ffff
  269. #define HAL_SW2TCL1_RING_BASE_MSB_RING_SIZE 0x000fffff
  270. #define HAL_SW2TCL1_CMD_RING_BASE_MSB_RING_SIZE 0x000fffff
  271. #define HAL_TCL_STATUS_RING_BASE_MSB_RING_SIZE 0x0000ffff
  272. #define HAL_CE_SRC_RING_BASE_MSB_RING_SIZE 0x0000ffff
  273. #define HAL_CE_DST_RING_BASE_MSB_RING_SIZE 0x0000ffff
  274. #define HAL_CE_DST_STATUS_RING_BASE_MSB_RING_SIZE 0x0000ffff
  275. #define HAL_WBM_IDLE_LINK_RING_BASE_MSB_RING_SIZE 0x0000ffff
  276. #define HAL_SW2WBM_RELEASE_RING_BASE_MSB_RING_SIZE 0x0000ffff
  277. #define HAL_WBM2SW_RELEASE_RING_BASE_MSB_RING_SIZE 0x000fffff
  278. #define HAL_RXDMA_RING_MAX_SIZE 0x0000ffff
  279. /* Add any other errors here and return them in
  280. * ath11k_hal_rx_desc_get_err().
  281. */
  282. enum hal_srng_ring_id {
  283. HAL_SRNG_RING_ID_REO2SW1 = 0,
  284. HAL_SRNG_RING_ID_REO2SW2,
  285. HAL_SRNG_RING_ID_REO2SW3,
  286. HAL_SRNG_RING_ID_REO2SW4,
  287. HAL_SRNG_RING_ID_REO2TCL,
  288. HAL_SRNG_RING_ID_SW2REO,
  289. HAL_SRNG_RING_ID_REO_CMD = 8,
  290. HAL_SRNG_RING_ID_REO_STATUS,
  291. HAL_SRNG_RING_ID_SW2TCL1 = 16,
  292. HAL_SRNG_RING_ID_SW2TCL2,
  293. HAL_SRNG_RING_ID_SW2TCL3,
  294. HAL_SRNG_RING_ID_SW2TCL4,
  295. HAL_SRNG_RING_ID_SW2TCL_CMD = 24,
  296. HAL_SRNG_RING_ID_TCL_STATUS,
  297. HAL_SRNG_RING_ID_CE0_SRC = 32,
  298. HAL_SRNG_RING_ID_CE1_SRC,
  299. HAL_SRNG_RING_ID_CE2_SRC,
  300. HAL_SRNG_RING_ID_CE3_SRC,
  301. HAL_SRNG_RING_ID_CE4_SRC,
  302. HAL_SRNG_RING_ID_CE5_SRC,
  303. HAL_SRNG_RING_ID_CE6_SRC,
  304. HAL_SRNG_RING_ID_CE7_SRC,
  305. HAL_SRNG_RING_ID_CE8_SRC,
  306. HAL_SRNG_RING_ID_CE9_SRC,
  307. HAL_SRNG_RING_ID_CE10_SRC,
  308. HAL_SRNG_RING_ID_CE11_SRC,
  309. HAL_SRNG_RING_ID_CE0_DST = 56,
  310. HAL_SRNG_RING_ID_CE1_DST,
  311. HAL_SRNG_RING_ID_CE2_DST,
  312. HAL_SRNG_RING_ID_CE3_DST,
  313. HAL_SRNG_RING_ID_CE4_DST,
  314. HAL_SRNG_RING_ID_CE5_DST,
  315. HAL_SRNG_RING_ID_CE6_DST,
  316. HAL_SRNG_RING_ID_CE7_DST,
  317. HAL_SRNG_RING_ID_CE8_DST,
  318. HAL_SRNG_RING_ID_CE9_DST,
  319. HAL_SRNG_RING_ID_CE10_DST,
  320. HAL_SRNG_RING_ID_CE11_DST,
  321. HAL_SRNG_RING_ID_CE0_DST_STATUS = 80,
  322. HAL_SRNG_RING_ID_CE1_DST_STATUS,
  323. HAL_SRNG_RING_ID_CE2_DST_STATUS,
  324. HAL_SRNG_RING_ID_CE3_DST_STATUS,
  325. HAL_SRNG_RING_ID_CE4_DST_STATUS,
  326. HAL_SRNG_RING_ID_CE5_DST_STATUS,
  327. HAL_SRNG_RING_ID_CE6_DST_STATUS,
  328. HAL_SRNG_RING_ID_CE7_DST_STATUS,
  329. HAL_SRNG_RING_ID_CE8_DST_STATUS,
  330. HAL_SRNG_RING_ID_CE9_DST_STATUS,
  331. HAL_SRNG_RING_ID_CE10_DST_STATUS,
  332. HAL_SRNG_RING_ID_CE11_DST_STATUS,
  333. HAL_SRNG_RING_ID_WBM_IDLE_LINK = 104,
  334. HAL_SRNG_RING_ID_WBM_SW_RELEASE,
  335. HAL_SRNG_RING_ID_WBM2SW0_RELEASE,
  336. HAL_SRNG_RING_ID_WBM2SW1_RELEASE,
  337. HAL_SRNG_RING_ID_WBM2SW2_RELEASE,
  338. HAL_SRNG_RING_ID_WBM2SW3_RELEASE,
  339. HAL_SRNG_RING_ID_WBM2SW4_RELEASE,
  340. HAL_SRNG_RING_ID_UMAC_ID_END = 127,
  341. HAL_SRNG_RING_ID_LMAC1_ID_START,
  342. HAL_SRNG_RING_ID_WMAC1_SW2RXDMA0_BUF = HAL_SRNG_RING_ID_LMAC1_ID_START,
  343. HAL_SRNG_RING_ID_WMAC1_SW2RXDMA1_BUF,
  344. HAL_SRNG_RING_ID_WMAC1_SW2RXDMA2_BUF,
  345. HAL_SRNG_RING_ID_WMAC1_SW2RXDMA0_STATBUF,
  346. HAL_SRNG_RING_ID_WMAC1_SW2RXDMA1_STATBUF,
  347. HAL_SRNG_RING_ID_WMAC1_RXDMA2SW0,
  348. HAL_SRNG_RING_ID_WMAC1_RXDMA2SW1,
  349. HAL_SRNG_RING_ID_WMAC1_SW2RXDMA1_DESC,
  350. HAL_SRNG_RING_ID_RXDMA_DIR_BUF,
  351. HAL_SRNG_RING_ID_LMAC1_ID_END = 143
  352. };
  353. /* SRNG registers are split into two groups R0 and R2 */
  354. #define HAL_SRNG_REG_GRP_R0 0
  355. #define HAL_SRNG_REG_GRP_R2 1
  356. #define HAL_SRNG_NUM_REG_GRP 2
  357. #define HAL_SRNG_NUM_LMACS 3
  358. #define HAL_SRNG_REO_EXCEPTION HAL_SRNG_RING_ID_REO2SW1
  359. #define HAL_SRNG_RINGS_PER_LMAC (HAL_SRNG_RING_ID_LMAC1_ID_END - \
  360. HAL_SRNG_RING_ID_LMAC1_ID_START)
  361. #define HAL_SRNG_NUM_LMAC_RINGS (HAL_SRNG_NUM_LMACS * HAL_SRNG_RINGS_PER_LMAC)
  362. #define HAL_SRNG_RING_ID_MAX (HAL_SRNG_RING_ID_UMAC_ID_END + \
  363. HAL_SRNG_NUM_LMAC_RINGS)
  364. enum hal_ring_type {
  365. HAL_REO_DST,
  366. HAL_REO_EXCEPTION,
  367. HAL_REO_REINJECT,
  368. HAL_REO_CMD,
  369. HAL_REO_STATUS,
  370. HAL_TCL_DATA,
  371. HAL_TCL_CMD,
  372. HAL_TCL_STATUS,
  373. HAL_CE_SRC,
  374. HAL_CE_DST,
  375. HAL_CE_DST_STATUS,
  376. HAL_WBM_IDLE_LINK,
  377. HAL_SW2WBM_RELEASE,
  378. HAL_WBM2SW_RELEASE,
  379. HAL_RXDMA_BUF,
  380. HAL_RXDMA_DST,
  381. HAL_RXDMA_MONITOR_BUF,
  382. HAL_RXDMA_MONITOR_STATUS,
  383. HAL_RXDMA_MONITOR_DST,
  384. HAL_RXDMA_MONITOR_DESC,
  385. HAL_RXDMA_DIR_BUF,
  386. HAL_MAX_RING_TYPES,
  387. };
  388. #define HAL_RX_MAX_BA_WINDOW 256
  389. #define HAL_DEFAULT_REO_TIMEOUT_USEC (40 * 1000)
  390. /**
  391. * enum hal_reo_cmd_type: Enum for REO command type
  392. * @HAL_REO_CMD_GET_QUEUE_STATS: Get REO queue status/stats
  393. * @HAL_REO_CMD_FLUSH_QUEUE: Flush all frames in REO queue
  394. * @HAL_REO_CMD_FLUSH_CACHE: Flush descriptor entries in the cache
  395. * @HAL_REO_CMD_UNBLOCK_CACHE: Unblock a descriptor's address that was blocked
  396. * earlier with a 'REO_FLUSH_CACHE' command
  397. * @HAL_REO_CMD_FLUSH_TIMEOUT_LIST: Flush buffers/descriptors from timeout list
  398. * @HAL_REO_CMD_UPDATE_RX_QUEUE: Update REO queue settings
  399. */
  400. enum hal_reo_cmd_type {
  401. HAL_REO_CMD_GET_QUEUE_STATS = 0,
  402. HAL_REO_CMD_FLUSH_QUEUE = 1,
  403. HAL_REO_CMD_FLUSH_CACHE = 2,
  404. HAL_REO_CMD_UNBLOCK_CACHE = 3,
  405. HAL_REO_CMD_FLUSH_TIMEOUT_LIST = 4,
  406. HAL_REO_CMD_UPDATE_RX_QUEUE = 5,
  407. };
  408. /**
  409. * enum hal_reo_cmd_status: Enum for execution status of REO command
  410. * @HAL_REO_CMD_SUCCESS: Command has successfully executed
  411. * @HAL_REO_CMD_BLOCKED: Command could not be executed as the queue
  412. * or cache was blocked
  413. * @HAL_REO_CMD_FAILED: Command execution failed, could be due to
  414. * invalid queue desc
  415. * @HAL_REO_CMD_RESOURCE_BLOCKED:
  416. * @HAL_REO_CMD_DRAIN:
  417. */
  418. enum hal_reo_cmd_status {
  419. HAL_REO_CMD_SUCCESS = 0,
  420. HAL_REO_CMD_BLOCKED = 1,
  421. HAL_REO_CMD_FAILED = 2,
  422. HAL_REO_CMD_RESOURCE_BLOCKED = 3,
  423. HAL_REO_CMD_DRAIN = 0xff,
  424. };
  425. struct hal_wbm_idle_scatter_list {
  426. dma_addr_t paddr;
  427. struct hal_wbm_link_desc *vaddr;
  428. };
  429. struct hal_srng_params {
  430. dma_addr_t ring_base_paddr;
  431. u32 *ring_base_vaddr;
  432. int num_entries;
  433. u32 intr_batch_cntr_thres_entries;
  434. u32 intr_timer_thres_us;
  435. u32 flags;
  436. u32 max_buffer_len;
  437. u32 low_threshold;
  438. dma_addr_t msi_addr;
  439. u32 msi_data;
  440. /* Add more params as needed */
  441. };
  442. enum hal_srng_dir {
  443. HAL_SRNG_DIR_SRC,
  444. HAL_SRNG_DIR_DST
  445. };
  446. /* srng flags */
  447. #define HAL_SRNG_FLAGS_MSI_SWAP 0x00000008
  448. #define HAL_SRNG_FLAGS_RING_PTR_SWAP 0x00000010
  449. #define HAL_SRNG_FLAGS_DATA_TLV_SWAP 0x00000020
  450. #define HAL_SRNG_FLAGS_LOW_THRESH_INTR_EN 0x00010000
  451. #define HAL_SRNG_FLAGS_MSI_INTR 0x00020000
  452. #define HAL_SRNG_FLAGS_CACHED 0x20000000
  453. #define HAL_SRNG_FLAGS_LMAC_RING 0x80000000
  454. #define HAL_SRNG_TLV_HDR_TAG GENMASK(9, 1)
  455. #define HAL_SRNG_TLV_HDR_LEN GENMASK(25, 10)
  456. /* Common SRNG ring structure for source and destination rings */
  457. struct hal_srng {
  458. /* Unique SRNG ring ID */
  459. u8 ring_id;
  460. /* Ring initialization done */
  461. u8 initialized;
  462. /* Interrupt/MSI value assigned to this ring */
  463. int irq;
  464. /* Physical base address of the ring */
  465. dma_addr_t ring_base_paddr;
  466. /* Virtual base address of the ring */
  467. u32 *ring_base_vaddr;
  468. /* Number of entries in ring */
  469. u32 num_entries;
  470. /* Ring size */
  471. u32 ring_size;
  472. /* Ring size mask */
  473. u32 ring_size_mask;
  474. /* Size of ring entry */
  475. u32 entry_size;
  476. /* Interrupt timer threshold - in micro seconds */
  477. u32 intr_timer_thres_us;
  478. /* Interrupt batch counter threshold - in number of ring entries */
  479. u32 intr_batch_cntr_thres_entries;
  480. /* MSI Address */
  481. dma_addr_t msi_addr;
  482. /* MSI data */
  483. u32 msi_data;
  484. /* Misc flags */
  485. u32 flags;
  486. /* Lock for serializing ring index updates */
  487. spinlock_t lock;
  488. /* Start offset of SRNG register groups for this ring
  489. * TBD: See if this is required - register address can be derived
  490. * from ring ID
  491. */
  492. u32 hwreg_base[HAL_SRNG_NUM_REG_GRP];
  493. u64 timestamp;
  494. /* Source or Destination ring */
  495. enum hal_srng_dir ring_dir;
  496. union {
  497. struct {
  498. /* SW tail pointer */
  499. u32 tp;
  500. /* Shadow head pointer location to be updated by HW */
  501. volatile u32 *hp_addr;
  502. /* Cached head pointer */
  503. u32 cached_hp;
  504. /* Tail pointer location to be updated by SW - This
  505. * will be a register address and need not be
  506. * accessed through SW structure
  507. */
  508. u32 *tp_addr;
  509. /* Current SW loop cnt */
  510. u32 loop_cnt;
  511. /* max transfer size */
  512. u16 max_buffer_length;
  513. /* head pointer at access end */
  514. u32 last_hp;
  515. } dst_ring;
  516. struct {
  517. /* SW head pointer */
  518. u32 hp;
  519. /* SW reap head pointer */
  520. u32 reap_hp;
  521. /* Shadow tail pointer location to be updated by HW */
  522. u32 *tp_addr;
  523. /* Cached tail pointer */
  524. u32 cached_tp;
  525. /* Head pointer location to be updated by SW - This
  526. * will be a register address and need not be accessed
  527. * through SW structure
  528. */
  529. u32 *hp_addr;
  530. /* Low threshold - in number of ring entries */
  531. u32 low_threshold;
  532. /* tail pointer at access end */
  533. u32 last_tp;
  534. } src_ring;
  535. } u;
  536. };
  537. /* Interrupt mitigation - Batch threshold in terms of number of frames */
  538. #define HAL_SRNG_INT_BATCH_THRESHOLD_TX 256
  539. #define HAL_SRNG_INT_BATCH_THRESHOLD_RX 128
  540. #define HAL_SRNG_INT_BATCH_THRESHOLD_OTHER 1
  541. /* Interrupt mitigation - timer threshold in us */
  542. #define HAL_SRNG_INT_TIMER_THRESHOLD_TX 1000
  543. #define HAL_SRNG_INT_TIMER_THRESHOLD_RX 500
  544. #define HAL_SRNG_INT_TIMER_THRESHOLD_OTHER 256
  545. /* HW SRNG configuration table */
  546. struct hal_srng_config {
  547. int start_ring_id;
  548. u16 max_rings;
  549. u16 entry_size;
  550. u32 reg_start[HAL_SRNG_NUM_REG_GRP];
  551. u16 reg_size[HAL_SRNG_NUM_REG_GRP];
  552. u8 lmac_ring;
  553. enum hal_srng_dir ring_dir;
  554. u32 max_size;
  555. };
  556. /**
  557. * enum hal_rx_buf_return_buf_manager
  558. *
  559. * @HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST: Buffer returned to WBM idle buffer list
  560. * @HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST: Descriptor returned to WBM idle
  561. * descriptor list.
  562. * @HAL_RX_BUF_RBM_FW_BM: Buffer returned to FW
  563. * @HAL_RX_BUF_RBM_SW0_BM: For Tx completion -- returned to host
  564. * @HAL_RX_BUF_RBM_SW1_BM: For Tx completion -- returned to host
  565. * @HAL_RX_BUF_RBM_SW2_BM: For Tx completion -- returned to host
  566. * @HAL_RX_BUF_RBM_SW3_BM: For Rx release -- returned to host
  567. */
  568. enum hal_rx_buf_return_buf_manager {
  569. HAL_RX_BUF_RBM_WBM_IDLE_BUF_LIST,
  570. HAL_RX_BUF_RBM_WBM_IDLE_DESC_LIST,
  571. HAL_RX_BUF_RBM_FW_BM,
  572. HAL_RX_BUF_RBM_SW0_BM,
  573. HAL_RX_BUF_RBM_SW1_BM,
  574. HAL_RX_BUF_RBM_SW2_BM,
  575. HAL_RX_BUF_RBM_SW3_BM,
  576. HAL_RX_BUF_RBM_SW4_BM,
  577. };
  578. #define HAL_SRNG_DESC_LOOP_CNT 0xf0000000
  579. #define HAL_REO_CMD_FLG_NEED_STATUS BIT(0)
  580. #define HAL_REO_CMD_FLG_STATS_CLEAR BIT(1)
  581. #define HAL_REO_CMD_FLG_FLUSH_BLOCK_LATER BIT(2)
  582. #define HAL_REO_CMD_FLG_FLUSH_RELEASE_BLOCKING BIT(3)
  583. #define HAL_REO_CMD_FLG_FLUSH_NO_INVAL BIT(4)
  584. #define HAL_REO_CMD_FLG_FLUSH_FWD_ALL_MPDUS BIT(5)
  585. #define HAL_REO_CMD_FLG_FLUSH_ALL BIT(6)
  586. #define HAL_REO_CMD_FLG_UNBLK_RESOURCE BIT(7)
  587. #define HAL_REO_CMD_FLG_UNBLK_CACHE BIT(8)
  588. /* Should be matching with HAL_REO_UPD_RX_QUEUE_INFO0_UPD_* feilds */
  589. #define HAL_REO_CMD_UPD0_RX_QUEUE_NUM BIT(8)
  590. #define HAL_REO_CMD_UPD0_VLD BIT(9)
  591. #define HAL_REO_CMD_UPD0_ALDC BIT(10)
  592. #define HAL_REO_CMD_UPD0_DIS_DUP_DETECTION BIT(11)
  593. #define HAL_REO_CMD_UPD0_SOFT_REORDER_EN BIT(12)
  594. #define HAL_REO_CMD_UPD0_AC BIT(13)
  595. #define HAL_REO_CMD_UPD0_BAR BIT(14)
  596. #define HAL_REO_CMD_UPD0_RETRY BIT(15)
  597. #define HAL_REO_CMD_UPD0_CHECK_2K_MODE BIT(16)
  598. #define HAL_REO_CMD_UPD0_OOR_MODE BIT(17)
  599. #define HAL_REO_CMD_UPD0_BA_WINDOW_SIZE BIT(18)
  600. #define HAL_REO_CMD_UPD0_PN_CHECK BIT(19)
  601. #define HAL_REO_CMD_UPD0_EVEN_PN BIT(20)
  602. #define HAL_REO_CMD_UPD0_UNEVEN_PN BIT(21)
  603. #define HAL_REO_CMD_UPD0_PN_HANDLE_ENABLE BIT(22)
  604. #define HAL_REO_CMD_UPD0_PN_SIZE BIT(23)
  605. #define HAL_REO_CMD_UPD0_IGNORE_AMPDU_FLG BIT(24)
  606. #define HAL_REO_CMD_UPD0_SVLD BIT(25)
  607. #define HAL_REO_CMD_UPD0_SSN BIT(26)
  608. #define HAL_REO_CMD_UPD0_SEQ_2K_ERR BIT(27)
  609. #define HAL_REO_CMD_UPD0_PN_ERR BIT(28)
  610. #define HAL_REO_CMD_UPD0_PN_VALID BIT(29)
  611. #define HAL_REO_CMD_UPD0_PN BIT(30)
  612. /* Should be matching with HAL_REO_UPD_RX_QUEUE_INFO1_* feilds */
  613. #define HAL_REO_CMD_UPD1_VLD BIT(16)
  614. #define HAL_REO_CMD_UPD1_ALDC GENMASK(18, 17)
  615. #define HAL_REO_CMD_UPD1_DIS_DUP_DETECTION BIT(19)
  616. #define HAL_REO_CMD_UPD1_SOFT_REORDER_EN BIT(20)
  617. #define HAL_REO_CMD_UPD1_AC GENMASK(22, 21)
  618. #define HAL_REO_CMD_UPD1_BAR BIT(23)
  619. #define HAL_REO_CMD_UPD1_RETRY BIT(24)
  620. #define HAL_REO_CMD_UPD1_CHECK_2K_MODE BIT(25)
  621. #define HAL_REO_CMD_UPD1_OOR_MODE BIT(26)
  622. #define HAL_REO_CMD_UPD1_PN_CHECK BIT(27)
  623. #define HAL_REO_CMD_UPD1_EVEN_PN BIT(28)
  624. #define HAL_REO_CMD_UPD1_UNEVEN_PN BIT(29)
  625. #define HAL_REO_CMD_UPD1_PN_HANDLE_ENABLE BIT(30)
  626. #define HAL_REO_CMD_UPD1_IGNORE_AMPDU_FLG BIT(31)
  627. /* Should be matching with HAL_REO_UPD_RX_QUEUE_INFO2_* feilds */
  628. #define HAL_REO_CMD_UPD2_SVLD BIT(10)
  629. #define HAL_REO_CMD_UPD2_SSN GENMASK(22, 11)
  630. #define HAL_REO_CMD_UPD2_SEQ_2K_ERR BIT(23)
  631. #define HAL_REO_CMD_UPD2_PN_ERR BIT(24)
  632. #define HAL_REO_DEST_RING_CTRL_HASH_RING_MAP GENMASK(31, 8)
  633. struct ath11k_hal_reo_cmd {
  634. u32 addr_lo;
  635. u32 flag;
  636. u32 upd0;
  637. u32 upd1;
  638. u32 upd2;
  639. u32 pn[4];
  640. u16 rx_queue_num;
  641. u16 min_rel;
  642. u16 min_fwd;
  643. u8 addr_hi;
  644. u8 ac_list;
  645. u8 blocking_idx;
  646. u16 ba_window_size;
  647. u8 pn_size;
  648. };
  649. enum hal_pn_type {
  650. HAL_PN_TYPE_NONE,
  651. HAL_PN_TYPE_WPA,
  652. HAL_PN_TYPE_WAPI_EVEN,
  653. HAL_PN_TYPE_WAPI_UNEVEN,
  654. };
  655. enum hal_ce_desc {
  656. HAL_CE_DESC_SRC,
  657. HAL_CE_DESC_DST,
  658. HAL_CE_DESC_DST_STATUS,
  659. };
  660. #define HAL_HASH_ROUTING_RING_TCL 0
  661. #define HAL_HASH_ROUTING_RING_SW1 1
  662. #define HAL_HASH_ROUTING_RING_SW2 2
  663. #define HAL_HASH_ROUTING_RING_SW3 3
  664. #define HAL_HASH_ROUTING_RING_SW4 4
  665. #define HAL_HASH_ROUTING_RING_REL 5
  666. #define HAL_HASH_ROUTING_RING_FW 6
  667. struct hal_reo_status_header {
  668. u16 cmd_num;
  669. enum hal_reo_cmd_status cmd_status;
  670. u16 cmd_exe_time;
  671. u32 timestamp;
  672. };
  673. struct hal_reo_status_queue_stats {
  674. u16 ssn;
  675. u16 curr_idx;
  676. u32 pn[4];
  677. u32 last_rx_queue_ts;
  678. u32 last_rx_dequeue_ts;
  679. u32 rx_bitmap[8]; /* Bitmap from 0-255 */
  680. u32 curr_mpdu_cnt;
  681. u32 curr_msdu_cnt;
  682. u16 fwd_due_to_bar_cnt;
  683. u16 dup_cnt;
  684. u32 frames_in_order_cnt;
  685. u32 num_mpdu_processed_cnt;
  686. u32 num_msdu_processed_cnt;
  687. u32 total_num_processed_byte_cnt;
  688. u32 late_rx_mpdu_cnt;
  689. u32 reorder_hole_cnt;
  690. u8 timeout_cnt;
  691. u8 bar_rx_cnt;
  692. u8 num_window_2k_jump_cnt;
  693. };
  694. struct hal_reo_status_flush_queue {
  695. bool err_detected;
  696. };
  697. enum hal_reo_status_flush_cache_err_code {
  698. HAL_REO_STATUS_FLUSH_CACHE_ERR_CODE_SUCCESS,
  699. HAL_REO_STATUS_FLUSH_CACHE_ERR_CODE_IN_USE,
  700. HAL_REO_STATUS_FLUSH_CACHE_ERR_CODE_NOT_FOUND,
  701. };
  702. struct hal_reo_status_flush_cache {
  703. bool err_detected;
  704. enum hal_reo_status_flush_cache_err_code err_code;
  705. bool cache_controller_flush_status_hit;
  706. u8 cache_controller_flush_status_desc_type;
  707. u8 cache_controller_flush_status_client_id;
  708. u8 cache_controller_flush_status_err;
  709. u8 cache_controller_flush_status_cnt;
  710. };
  711. enum hal_reo_status_unblock_cache_type {
  712. HAL_REO_STATUS_UNBLOCK_BLOCKING_RESOURCE,
  713. HAL_REO_STATUS_UNBLOCK_ENTIRE_CACHE_USAGE,
  714. };
  715. struct hal_reo_status_unblock_cache {
  716. bool err_detected;
  717. enum hal_reo_status_unblock_cache_type unblock_type;
  718. };
  719. struct hal_reo_status_flush_timeout_list {
  720. bool err_detected;
  721. bool list_empty;
  722. u16 release_desc_cnt;
  723. u16 fwd_buf_cnt;
  724. };
  725. enum hal_reo_threshold_idx {
  726. HAL_REO_THRESHOLD_IDX_DESC_COUNTER0,
  727. HAL_REO_THRESHOLD_IDX_DESC_COUNTER1,
  728. HAL_REO_THRESHOLD_IDX_DESC_COUNTER2,
  729. HAL_REO_THRESHOLD_IDX_DESC_COUNTER_SUM,
  730. };
  731. struct hal_reo_status_desc_thresh_reached {
  732. enum hal_reo_threshold_idx threshold_idx;
  733. u32 link_desc_counter0;
  734. u32 link_desc_counter1;
  735. u32 link_desc_counter2;
  736. u32 link_desc_counter_sum;
  737. };
  738. struct hal_reo_status {
  739. struct hal_reo_status_header uniform_hdr;
  740. u8 loop_cnt;
  741. union {
  742. struct hal_reo_status_queue_stats queue_stats;
  743. struct hal_reo_status_flush_queue flush_queue;
  744. struct hal_reo_status_flush_cache flush_cache;
  745. struct hal_reo_status_unblock_cache unblock_cache;
  746. struct hal_reo_status_flush_timeout_list timeout_list;
  747. struct hal_reo_status_desc_thresh_reached desc_thresh_reached;
  748. } u;
  749. };
  750. /* HAL context to be used to access SRNG APIs (currently used by data path
  751. * and transport (CE) modules)
  752. */
  753. struct ath11k_hal {
  754. /* HAL internal state for all SRNG rings.
  755. */
  756. struct hal_srng srng_list[HAL_SRNG_RING_ID_MAX];
  757. /* SRNG configuration table */
  758. struct hal_srng_config *srng_config;
  759. /* Remote pointer memory for HW/FW updates */
  760. struct {
  761. u32 *vaddr;
  762. dma_addr_t paddr;
  763. } rdp;
  764. /* Shared memory for ring pointer updates from host to FW */
  765. struct {
  766. u32 *vaddr;
  767. dma_addr_t paddr;
  768. } wrp;
  769. /* Available REO blocking resources bitmap */
  770. u8 avail_blk_resource;
  771. u8 current_blk_index;
  772. /* shadow register configuration */
  773. u32 shadow_reg_addr[HAL_SHADOW_NUM_REGS];
  774. int num_shadow_reg_configured;
  775. struct lock_class_key srng_key[HAL_SRNG_RING_ID_MAX];
  776. };
  777. u32 ath11k_hal_reo_qdesc_size(u32 ba_window_size, u8 tid);
  778. void ath11k_hal_reo_qdesc_setup(void *vaddr, int tid, u32 ba_window_size,
  779. u32 start_seq, enum hal_pn_type type);
  780. void ath11k_hal_reo_init_cmd_ring(struct ath11k_base *ab,
  781. struct hal_srng *srng);
  782. void ath11k_hal_setup_link_idle_list(struct ath11k_base *ab,
  783. struct hal_wbm_idle_scatter_list *sbuf,
  784. u32 nsbufs, u32 tot_link_desc,
  785. u32 end_offset);
  786. dma_addr_t ath11k_hal_srng_get_tp_addr(struct ath11k_base *ab,
  787. struct hal_srng *srng);
  788. dma_addr_t ath11k_hal_srng_get_hp_addr(struct ath11k_base *ab,
  789. struct hal_srng *srng);
  790. void ath11k_hal_set_link_desc_addr(struct hal_wbm_link_desc *desc, u32 cookie,
  791. dma_addr_t paddr);
  792. u32 ath11k_hal_ce_get_desc_size(enum hal_ce_desc type);
  793. void ath11k_hal_ce_src_set_desc(void *buf, dma_addr_t paddr, u32 len, u32 id,
  794. u8 byte_swap_data);
  795. void ath11k_hal_ce_dst_set_desc(void *buf, dma_addr_t paddr);
  796. u32 ath11k_hal_ce_dst_status_get_length(void *buf);
  797. int ath11k_hal_srng_get_entrysize(struct ath11k_base *ab, u32 ring_type);
  798. int ath11k_hal_srng_get_max_entries(struct ath11k_base *ab, u32 ring_type);
  799. void ath11k_hal_srng_get_params(struct ath11k_base *ab, struct hal_srng *srng,
  800. struct hal_srng_params *params);
  801. u32 *ath11k_hal_srng_dst_get_next_entry(struct ath11k_base *ab,
  802. struct hal_srng *srng);
  803. u32 *ath11k_hal_srng_dst_peek(struct ath11k_base *ab, struct hal_srng *srng);
  804. int ath11k_hal_srng_dst_num_free(struct ath11k_base *ab, struct hal_srng *srng,
  805. bool sync_hw_ptr);
  806. u32 *ath11k_hal_srng_src_peek(struct ath11k_base *ab, struct hal_srng *srng);
  807. u32 *ath11k_hal_srng_src_get_next_reaped(struct ath11k_base *ab,
  808. struct hal_srng *srng);
  809. u32 *ath11k_hal_srng_src_reap_next(struct ath11k_base *ab,
  810. struct hal_srng *srng);
  811. u32 *ath11k_hal_srng_src_get_next_entry(struct ath11k_base *ab,
  812. struct hal_srng *srng);
  813. int ath11k_hal_srng_src_num_free(struct ath11k_base *ab, struct hal_srng *srng,
  814. bool sync_hw_ptr);
  815. void ath11k_hal_srng_access_begin(struct ath11k_base *ab,
  816. struct hal_srng *srng);
  817. void ath11k_hal_srng_access_end(struct ath11k_base *ab, struct hal_srng *srng);
  818. int ath11k_hal_srng_setup(struct ath11k_base *ab, enum hal_ring_type type,
  819. int ring_num, int mac_id,
  820. struct hal_srng_params *params);
  821. int ath11k_hal_srng_init(struct ath11k_base *ath11k);
  822. void ath11k_hal_srng_deinit(struct ath11k_base *ath11k);
  823. void ath11k_hal_dump_srng_stats(struct ath11k_base *ab);
  824. void ath11k_hal_srng_get_shadow_config(struct ath11k_base *ab,
  825. u32 **cfg, u32 *len);
  826. int ath11k_hal_srng_update_shadow_config(struct ath11k_base *ab,
  827. enum hal_ring_type ring_type,
  828. int ring_num);
  829. void ath11k_hal_srng_shadow_config(struct ath11k_base *ab);
  830. void ath11k_hal_srng_shadow_update_hp_tp(struct ath11k_base *ab,
  831. struct hal_srng *srng);
  832. #endif