dp.h 65 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716
  1. /* SPDX-License-Identifier: BSD-3-Clause-Clear */
  2. /*
  3. * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #ifndef ATH11K_DP_H
  7. #define ATH11K_DP_H
  8. #include "hal_rx.h"
  9. #define MAX_RXDMA_PER_PDEV 2
  10. struct ath11k_base;
  11. struct ath11k_peer;
  12. struct ath11k_dp;
  13. struct ath11k_vif;
  14. struct hal_tcl_status_ring;
  15. struct ath11k_ext_irq_grp;
  16. struct dp_rx_tid {
  17. u8 tid;
  18. u32 *vaddr;
  19. dma_addr_t paddr;
  20. u32 size;
  21. u32 ba_win_sz;
  22. bool active;
  23. /* Info related to rx fragments */
  24. u32 cur_sn;
  25. u16 last_frag_no;
  26. u16 rx_frag_bitmap;
  27. struct sk_buff_head rx_frags;
  28. struct hal_reo_dest_ring *dst_ring_desc;
  29. /* Timer info related to fragments */
  30. struct timer_list frag_timer;
  31. struct ath11k_base *ab;
  32. };
  33. #define DP_REO_DESC_FREE_THRESHOLD 64
  34. #define DP_REO_DESC_FREE_TIMEOUT_MS 1000
  35. #define DP_MON_PURGE_TIMEOUT_MS 100
  36. #define DP_MON_SERVICE_BUDGET 128
  37. struct dp_reo_cache_flush_elem {
  38. struct list_head list;
  39. struct dp_rx_tid data;
  40. unsigned long ts;
  41. };
  42. struct dp_reo_cmd {
  43. struct list_head list;
  44. struct dp_rx_tid data;
  45. int cmd_num;
  46. void (*handler)(struct ath11k_dp *, void *,
  47. enum hal_reo_cmd_status status);
  48. };
  49. struct dp_srng {
  50. u32 *vaddr_unaligned;
  51. u32 *vaddr;
  52. dma_addr_t paddr_unaligned;
  53. dma_addr_t paddr;
  54. int size;
  55. u32 ring_id;
  56. u8 cached;
  57. };
  58. struct dp_rxdma_ring {
  59. struct dp_srng refill_buf_ring;
  60. struct idr bufs_idr;
  61. /* Protects bufs_idr */
  62. spinlock_t idr_lock;
  63. int bufs_max;
  64. };
  65. #define ATH11K_TX_COMPL_NEXT(x) (((x) + 1) % DP_TX_COMP_RING_SIZE)
  66. struct dp_tx_ring {
  67. u8 tcl_data_ring_id;
  68. struct dp_srng tcl_data_ring;
  69. struct dp_srng tcl_comp_ring;
  70. struct idr txbuf_idr;
  71. /* Protects txbuf_idr and num_pending */
  72. spinlock_t tx_idr_lock;
  73. struct hal_wbm_release_ring *tx_status;
  74. int tx_status_head;
  75. int tx_status_tail;
  76. };
  77. enum dp_mon_status_buf_state {
  78. /* PPDU id matches in dst ring and status ring */
  79. DP_MON_STATUS_MATCH,
  80. /* status ring dma is not done */
  81. DP_MON_STATUS_NO_DMA,
  82. /* status ring is lagging, reap status ring */
  83. DP_MON_STATUS_LAG,
  84. /* status ring is leading, reap dst ring and drop */
  85. DP_MON_STATUS_LEAD,
  86. /* replinish monitor status ring */
  87. DP_MON_STATUS_REPLINISH,
  88. };
  89. struct ath11k_pdev_mon_stats {
  90. u32 status_ppdu_state;
  91. u32 status_ppdu_start;
  92. u32 status_ppdu_end;
  93. u32 status_ppdu_compl;
  94. u32 status_ppdu_start_mis;
  95. u32 status_ppdu_end_mis;
  96. u32 status_ppdu_done;
  97. u32 dest_ppdu_done;
  98. u32 dest_mpdu_done;
  99. u32 dest_mpdu_drop;
  100. u32 dup_mon_linkdesc_cnt;
  101. u32 dup_mon_buf_cnt;
  102. u32 dest_mon_stuck;
  103. u32 dest_mon_not_reaped;
  104. };
  105. struct dp_full_mon_mpdu {
  106. struct list_head list;
  107. struct sk_buff *head;
  108. struct sk_buff *tail;
  109. };
  110. struct dp_link_desc_bank {
  111. void *vaddr_unaligned;
  112. void *vaddr;
  113. dma_addr_t paddr_unaligned;
  114. dma_addr_t paddr;
  115. u32 size;
  116. };
  117. /* Size to enforce scatter idle list mode */
  118. #define DP_LINK_DESC_ALLOC_SIZE_THRESH 0x200000
  119. #define DP_LINK_DESC_BANKS_MAX 8
  120. #define DP_RX_DESC_COOKIE_INDEX_MAX 0x3ffff
  121. #define DP_RX_DESC_COOKIE_POOL_ID_MAX 0x1c0000
  122. #define DP_RX_DESC_COOKIE_MAX \
  123. (DP_RX_DESC_COOKIE_INDEX_MAX | DP_RX_DESC_COOKIE_POOL_ID_MAX)
  124. #define DP_NOT_PPDU_ID_WRAP_AROUND 20000
  125. enum ath11k_dp_ppdu_state {
  126. DP_PPDU_STATUS_START,
  127. DP_PPDU_STATUS_DONE,
  128. };
  129. struct ath11k_mon_data {
  130. struct dp_link_desc_bank link_desc_banks[DP_LINK_DESC_BANKS_MAX];
  131. struct hal_rx_mon_ppdu_info mon_ppdu_info;
  132. u32 mon_ppdu_status;
  133. u32 mon_last_buf_cookie;
  134. u64 mon_last_linkdesc_paddr;
  135. u16 chan_noise_floor;
  136. bool hold_mon_dst_ring;
  137. enum dp_mon_status_buf_state buf_state;
  138. dma_addr_t mon_status_paddr;
  139. struct dp_full_mon_mpdu *mon_mpdu;
  140. struct hal_sw_mon_ring_entries sw_mon_entries;
  141. struct ath11k_pdev_mon_stats rx_mon_stats;
  142. /* lock for monitor data */
  143. spinlock_t mon_lock;
  144. struct sk_buff_head rx_status_q;
  145. };
  146. struct ath11k_pdev_dp {
  147. u32 mac_id;
  148. u32 mon_dest_ring_stuck_cnt;
  149. atomic_t num_tx_pending;
  150. wait_queue_head_t tx_empty_waitq;
  151. struct dp_rxdma_ring rx_refill_buf_ring;
  152. struct dp_srng rx_mac_buf_ring[MAX_RXDMA_PER_PDEV];
  153. struct dp_srng rxdma_err_dst_ring[MAX_RXDMA_PER_PDEV];
  154. struct dp_srng rxdma_mon_dst_ring;
  155. struct dp_srng rxdma_mon_desc_ring;
  156. struct dp_rxdma_ring rxdma_mon_buf_ring;
  157. struct dp_rxdma_ring rx_mon_status_refill_ring[MAX_RXDMA_PER_PDEV];
  158. struct ieee80211_rx_status rx_status;
  159. struct ath11k_mon_data mon_data;
  160. };
  161. #define DP_NUM_CLIENTS_MAX 64
  162. #define DP_AVG_TIDS_PER_CLIENT 2
  163. #define DP_NUM_TIDS_MAX (DP_NUM_CLIENTS_MAX * DP_AVG_TIDS_PER_CLIENT)
  164. #define DP_AVG_MSDUS_PER_FLOW 128
  165. #define DP_AVG_FLOWS_PER_TID 2
  166. #define DP_AVG_MPDUS_PER_TID_MAX 128
  167. #define DP_AVG_MSDUS_PER_MPDU 4
  168. #define DP_RX_HASH_ENABLE 1 /* Enable hash based Rx steering */
  169. #define DP_BA_WIN_SZ_MAX 256
  170. #define DP_TCL_NUM_RING_MAX 3
  171. #define DP_TCL_NUM_RING_MAX_QCA6390 1
  172. #define DP_IDLE_SCATTER_BUFS_MAX 16
  173. #define DP_WBM_RELEASE_RING_SIZE 64
  174. #define DP_TCL_DATA_RING_SIZE 512
  175. #define DP_TCL_DATA_RING_SIZE_WCN6750 2048
  176. #define DP_TX_COMP_RING_SIZE 32768
  177. #define DP_TX_IDR_SIZE DP_TX_COMP_RING_SIZE
  178. #define DP_TCL_CMD_RING_SIZE 32
  179. #define DP_TCL_STATUS_RING_SIZE 32
  180. #define DP_REO_DST_RING_MAX 4
  181. #define DP_REO_DST_RING_SIZE 2048
  182. #define DP_REO_REINJECT_RING_SIZE 32
  183. #define DP_RX_RELEASE_RING_SIZE 1024
  184. #define DP_REO_EXCEPTION_RING_SIZE 128
  185. #define DP_REO_CMD_RING_SIZE 128
  186. #define DP_REO_STATUS_RING_SIZE 2048
  187. #define DP_RXDMA_BUF_RING_SIZE 4096
  188. #define DP_RXDMA_REFILL_RING_SIZE 2048
  189. #define DP_RXDMA_ERR_DST_RING_SIZE 1024
  190. #define DP_RXDMA_MON_STATUS_RING_SIZE 1024
  191. #define DP_RXDMA_MONITOR_BUF_RING_SIZE 4096
  192. #define DP_RXDMA_MONITOR_DST_RING_SIZE 2048
  193. #define DP_RXDMA_MONITOR_DESC_RING_SIZE 4096
  194. #define DP_RX_RELEASE_RING_NUM 3
  195. #define DP_RX_BUFFER_SIZE 2048
  196. #define DP_RX_BUFFER_SIZE_LITE 1024
  197. #define DP_RX_BUFFER_ALIGN_SIZE 128
  198. #define DP_RXDMA_BUF_COOKIE_BUF_ID GENMASK(17, 0)
  199. #define DP_RXDMA_BUF_COOKIE_PDEV_ID GENMASK(20, 18)
  200. #define DP_HW2SW_MACID(mac_id) ((mac_id) ? ((mac_id) - 1) : 0)
  201. #define DP_SW2HW_MACID(mac_id) ((mac_id) + 1)
  202. #define DP_TX_DESC_ID_MAC_ID GENMASK(1, 0)
  203. #define DP_TX_DESC_ID_MSDU_ID GENMASK(18, 2)
  204. #define DP_TX_DESC_ID_POOL_ID GENMASK(20, 19)
  205. #define ATH11K_SHADOW_DP_TIMER_INTERVAL 20
  206. #define ATH11K_SHADOW_CTRL_TIMER_INTERVAL 10
  207. struct ath11k_hp_update_timer {
  208. struct timer_list timer;
  209. bool started;
  210. bool init;
  211. u32 tx_num;
  212. u32 timer_tx_num;
  213. u32 ring_id;
  214. u32 interval;
  215. struct ath11k_base *ab;
  216. };
  217. struct ath11k_dp {
  218. struct ath11k_base *ab;
  219. enum ath11k_htc_ep_id eid;
  220. struct completion htt_tgt_version_received;
  221. u8 htt_tgt_ver_major;
  222. u8 htt_tgt_ver_minor;
  223. struct dp_link_desc_bank link_desc_banks[DP_LINK_DESC_BANKS_MAX];
  224. struct dp_srng wbm_idle_ring;
  225. struct dp_srng wbm_desc_rel_ring;
  226. struct dp_srng tcl_cmd_ring;
  227. struct dp_srng tcl_status_ring;
  228. struct dp_srng reo_reinject_ring;
  229. struct dp_srng rx_rel_ring;
  230. struct dp_srng reo_except_ring;
  231. struct dp_srng reo_cmd_ring;
  232. struct dp_srng reo_status_ring;
  233. struct dp_srng reo_dst_ring[DP_REO_DST_RING_MAX];
  234. struct dp_tx_ring tx_ring[DP_TCL_NUM_RING_MAX];
  235. struct hal_wbm_idle_scatter_list scatter_list[DP_IDLE_SCATTER_BUFS_MAX];
  236. struct list_head reo_cmd_list;
  237. struct list_head reo_cmd_cache_flush_list;
  238. struct list_head dp_full_mon_mpdu_list;
  239. u32 reo_cmd_cache_flush_count;
  240. /**
  241. * protects access to below fields,
  242. * - reo_cmd_list
  243. * - reo_cmd_cache_flush_list
  244. * - reo_cmd_cache_flush_count
  245. */
  246. spinlock_t reo_cmd_lock;
  247. struct ath11k_hp_update_timer reo_cmd_timer;
  248. struct ath11k_hp_update_timer tx_ring_timer[DP_TCL_NUM_RING_MAX];
  249. };
  250. /* HTT definitions */
  251. #define HTT_TCL_META_DATA_TYPE BIT(0)
  252. #define HTT_TCL_META_DATA_VALID_HTT BIT(1)
  253. /* vdev meta data */
  254. #define HTT_TCL_META_DATA_VDEV_ID GENMASK(9, 2)
  255. #define HTT_TCL_META_DATA_PDEV_ID GENMASK(11, 10)
  256. #define HTT_TCL_META_DATA_HOST_INSPECTED BIT(12)
  257. /* peer meta data */
  258. #define HTT_TCL_META_DATA_PEER_ID GENMASK(15, 2)
  259. #define HTT_TX_WBM_COMP_STATUS_OFFSET 8
  260. #define HTT_INVALID_PEER_ID 0xffff
  261. /* HTT tx completion is overlaid in wbm_release_ring */
  262. #define HTT_TX_WBM_COMP_INFO0_STATUS GENMASK(12, 9)
  263. #define HTT_TX_WBM_COMP_INFO0_REINJECT_REASON GENMASK(16, 13)
  264. #define HTT_TX_WBM_COMP_INFO0_REINJECT_REASON GENMASK(16, 13)
  265. #define HTT_TX_WBM_COMP_INFO1_ACK_RSSI GENMASK(31, 24)
  266. #define HTT_TX_WBM_COMP_INFO2_SW_PEER_ID GENMASK(15, 0)
  267. #define HTT_TX_WBM_COMP_INFO2_VALID BIT(21)
  268. struct htt_tx_wbm_completion {
  269. u32 info0;
  270. u32 info1;
  271. u32 info2;
  272. u32 info3;
  273. } __packed;
  274. enum htt_h2t_msg_type {
  275. HTT_H2T_MSG_TYPE_VERSION_REQ = 0,
  276. HTT_H2T_MSG_TYPE_SRING_SETUP = 0xb,
  277. HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG = 0xc,
  278. HTT_H2T_MSG_TYPE_EXT_STATS_CFG = 0x10,
  279. HTT_H2T_MSG_TYPE_PPDU_STATS_CFG = 0x11,
  280. HTT_H2T_MSG_TYPE_RX_FULL_MONITOR_MODE = 0x17,
  281. };
  282. #define HTT_VER_REQ_INFO_MSG_ID GENMASK(7, 0)
  283. struct htt_ver_req_cmd {
  284. u32 ver_reg_info;
  285. } __packed;
  286. enum htt_srng_ring_type {
  287. HTT_HW_TO_SW_RING,
  288. HTT_SW_TO_HW_RING,
  289. HTT_SW_TO_SW_RING,
  290. };
  291. enum htt_srng_ring_id {
  292. HTT_RXDMA_HOST_BUF_RING,
  293. HTT_RXDMA_MONITOR_STATUS_RING,
  294. HTT_RXDMA_MONITOR_BUF_RING,
  295. HTT_RXDMA_MONITOR_DESC_RING,
  296. HTT_RXDMA_MONITOR_DEST_RING,
  297. HTT_HOST1_TO_FW_RXBUF_RING,
  298. HTT_HOST2_TO_FW_RXBUF_RING,
  299. HTT_RXDMA_NON_MONITOR_DEST_RING,
  300. };
  301. /* host -> target HTT_SRING_SETUP message
  302. *
  303. * After target is booted up, Host can send SRING setup message for
  304. * each host facing LMAC SRING. Target setups up HW registers based
  305. * on setup message and confirms back to Host if response_required is set.
  306. * Host should wait for confirmation message before sending new SRING
  307. * setup message
  308. *
  309. * The message would appear as follows:
  310. *
  311. * |31 24|23 20|19|18 16|15|14 8|7 0|
  312. * |--------------- +-----------------+----------------+------------------|
  313. * | ring_type | ring_id | pdev_id | msg_type |
  314. * |----------------------------------------------------------------------|
  315. * | ring_base_addr_lo |
  316. * |----------------------------------------------------------------------|
  317. * | ring_base_addr_hi |
  318. * |----------------------------------------------------------------------|
  319. * |ring_misc_cfg_flag|ring_entry_size| ring_size |
  320. * |----------------------------------------------------------------------|
  321. * | ring_head_offset32_remote_addr_lo |
  322. * |----------------------------------------------------------------------|
  323. * | ring_head_offset32_remote_addr_hi |
  324. * |----------------------------------------------------------------------|
  325. * | ring_tail_offset32_remote_addr_lo |
  326. * |----------------------------------------------------------------------|
  327. * | ring_tail_offset32_remote_addr_hi |
  328. * |----------------------------------------------------------------------|
  329. * | ring_msi_addr_lo |
  330. * |----------------------------------------------------------------------|
  331. * | ring_msi_addr_hi |
  332. * |----------------------------------------------------------------------|
  333. * | ring_msi_data |
  334. * |----------------------------------------------------------------------|
  335. * | intr_timer_th |IM| intr_batch_counter_th |
  336. * |----------------------------------------------------------------------|
  337. * | reserved |RR|PTCF| intr_low_threshold |
  338. * |----------------------------------------------------------------------|
  339. * Where
  340. * IM = sw_intr_mode
  341. * RR = response_required
  342. * PTCF = prefetch_timer_cfg
  343. *
  344. * The message is interpreted as follows:
  345. * dword0 - b'0:7 - msg_type: This will be set to
  346. * HTT_H2T_MSG_TYPE_SRING_SETUP
  347. * b'8:15 - pdev_id:
  348. * 0 (for rings at SOC/UMAC level),
  349. * 1/2/3 mac id (for rings at LMAC level)
  350. * b'16:23 - ring_id: identify which ring is to setup,
  351. * more details can be got from enum htt_srng_ring_id
  352. * b'24:31 - ring_type: identify type of host rings,
  353. * more details can be got from enum htt_srng_ring_type
  354. * dword1 - b'0:31 - ring_base_addr_lo: Lower 32bits of ring base address
  355. * dword2 - b'0:31 - ring_base_addr_hi: Upper 32bits of ring base address
  356. * dword3 - b'0:15 - ring_size: size of the ring in unit of 4-bytes words
  357. * b'16:23 - ring_entry_size: Size of each entry in 4-byte word units
  358. * b'24:31 - ring_misc_cfg_flag: Valid only for HW_TO_SW_RING and
  359. * SW_TO_HW_RING.
  360. * Refer to HTT_SRING_SETUP_RING_MISC_CFG_RING defs.
  361. * dword4 - b'0:31 - ring_head_off32_remote_addr_lo:
  362. * Lower 32 bits of memory address of the remote variable
  363. * storing the 4-byte word offset that identifies the head
  364. * element within the ring.
  365. * (The head offset variable has type u32.)
  366. * Valid for HW_TO_SW and SW_TO_SW rings.
  367. * dword5 - b'0:31 - ring_head_off32_remote_addr_hi:
  368. * Upper 32 bits of memory address of the remote variable
  369. * storing the 4-byte word offset that identifies the head
  370. * element within the ring.
  371. * (The head offset variable has type u32.)
  372. * Valid for HW_TO_SW and SW_TO_SW rings.
  373. * dword6 - b'0:31 - ring_tail_off32_remote_addr_lo:
  374. * Lower 32 bits of memory address of the remote variable
  375. * storing the 4-byte word offset that identifies the tail
  376. * element within the ring.
  377. * (The tail offset variable has type u32.)
  378. * Valid for HW_TO_SW and SW_TO_SW rings.
  379. * dword7 - b'0:31 - ring_tail_off32_remote_addr_hi:
  380. * Upper 32 bits of memory address of the remote variable
  381. * storing the 4-byte word offset that identifies the tail
  382. * element within the ring.
  383. * (The tail offset variable has type u32.)
  384. * Valid for HW_TO_SW and SW_TO_SW rings.
  385. * dword8 - b'0:31 - ring_msi_addr_lo: Lower 32bits of MSI cfg address
  386. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  387. * dword9 - b'0:31 - ring_msi_addr_hi: Upper 32bits of MSI cfg address
  388. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  389. * dword10 - b'0:31 - ring_msi_data: MSI data
  390. * Refer to HTT_SRING_SETUP_RING_MSC_CFG_xxx defs
  391. * valid only for HW_TO_SW_RING and SW_TO_HW_RING
  392. * dword11 - b'0:14 - intr_batch_counter_th:
  393. * batch counter threshold is in units of 4-byte words.
  394. * HW internally maintains and increments batch count.
  395. * (see SRING spec for detail description).
  396. * When batch count reaches threshold value, an interrupt
  397. * is generated by HW.
  398. * b'15 - sw_intr_mode:
  399. * This configuration shall be static.
  400. * Only programmed at power up.
  401. * 0: generate pulse style sw interrupts
  402. * 1: generate level style sw interrupts
  403. * b'16:31 - intr_timer_th:
  404. * The timer init value when timer is idle or is
  405. * initialized to start downcounting.
  406. * In 8us units (to cover a range of 0 to 524 ms)
  407. * dword12 - b'0:15 - intr_low_threshold:
  408. * Used only by Consumer ring to generate ring_sw_int_p.
  409. * Ring entries low threshold water mark, that is used
  410. * in combination with the interrupt timer as well as
  411. * the clearing of the level interrupt.
  412. * b'16:18 - prefetch_timer_cfg:
  413. * Used only by Consumer ring to set timer mode to
  414. * support Application prefetch handling.
  415. * The external tail offset/pointer will be updated
  416. * at following intervals:
  417. * 3'b000: (Prefetch feature disabled; used only for debug)
  418. * 3'b001: 1 usec
  419. * 3'b010: 4 usec
  420. * 3'b011: 8 usec (default)
  421. * 3'b100: 16 usec
  422. * Others: Reserved
  423. * b'19 - response_required:
  424. * Host needs HTT_T2H_MSG_TYPE_SRING_SETUP_DONE as response
  425. * b'20:31 - reserved: reserved for future use
  426. */
  427. #define HTT_SRNG_SETUP_CMD_INFO0_MSG_TYPE GENMASK(7, 0)
  428. #define HTT_SRNG_SETUP_CMD_INFO0_PDEV_ID GENMASK(15, 8)
  429. #define HTT_SRNG_SETUP_CMD_INFO0_RING_ID GENMASK(23, 16)
  430. #define HTT_SRNG_SETUP_CMD_INFO0_RING_TYPE GENMASK(31, 24)
  431. #define HTT_SRNG_SETUP_CMD_INFO1_RING_SIZE GENMASK(15, 0)
  432. #define HTT_SRNG_SETUP_CMD_INFO1_RING_ENTRY_SIZE GENMASK(23, 16)
  433. #define HTT_SRNG_SETUP_CMD_INFO1_RING_LOOP_CNT_DIS BIT(25)
  434. #define HTT_SRNG_SETUP_CMD_INFO1_RING_FLAGS_MSI_SWAP BIT(27)
  435. #define HTT_SRNG_SETUP_CMD_INFO1_RING_FLAGS_HOST_FW_SWAP BIT(28)
  436. #define HTT_SRNG_SETUP_CMD_INFO1_RING_FLAGS_TLV_SWAP BIT(29)
  437. #define HTT_SRNG_SETUP_CMD_INTR_INFO_BATCH_COUNTER_THRESH GENMASK(14, 0)
  438. #define HTT_SRNG_SETUP_CMD_INTR_INFO_SW_INTR_MODE BIT(15)
  439. #define HTT_SRNG_SETUP_CMD_INTR_INFO_INTR_TIMER_THRESH GENMASK(31, 16)
  440. #define HTT_SRNG_SETUP_CMD_INFO2_INTR_LOW_THRESH GENMASK(15, 0)
  441. #define HTT_SRNG_SETUP_CMD_INFO2_PRE_FETCH_TIMER_CFG BIT(16)
  442. #define HTT_SRNG_SETUP_CMD_INFO2_RESPONSE_REQUIRED BIT(19)
  443. struct htt_srng_setup_cmd {
  444. u32 info0;
  445. u32 ring_base_addr_lo;
  446. u32 ring_base_addr_hi;
  447. u32 info1;
  448. u32 ring_head_off32_remote_addr_lo;
  449. u32 ring_head_off32_remote_addr_hi;
  450. u32 ring_tail_off32_remote_addr_lo;
  451. u32 ring_tail_off32_remote_addr_hi;
  452. u32 ring_msi_addr_lo;
  453. u32 ring_msi_addr_hi;
  454. u32 msi_data;
  455. u32 intr_info;
  456. u32 info2;
  457. } __packed;
  458. /* host -> target FW PPDU_STATS config message
  459. *
  460. * @details
  461. * The following field definitions describe the format of the HTT host
  462. * to target FW for PPDU_STATS_CFG msg.
  463. * The message allows the host to configure the PPDU_STATS_IND messages
  464. * produced by the target.
  465. *
  466. * |31 24|23 16|15 8|7 0|
  467. * |-----------------------------------------------------------|
  468. * | REQ bit mask | pdev_mask | msg type |
  469. * |-----------------------------------------------------------|
  470. * Header fields:
  471. * - MSG_TYPE
  472. * Bits 7:0
  473. * Purpose: identifies this is a req to configure ppdu_stats_ind from target
  474. * Value: 0x11
  475. * - PDEV_MASK
  476. * Bits 8:15
  477. * Purpose: identifies which pdevs this PPDU stats configuration applies to
  478. * Value: This is a overloaded field, refer to usage and interpretation of
  479. * PDEV in interface document.
  480. * Bit 8 : Reserved for SOC stats
  481. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  482. * Indicates MACID_MASK in DBS
  483. * - REQ_TLV_BIT_MASK
  484. * Bits 16:31
  485. * Purpose: each set bit indicates the corresponding PPDU stats TLV type
  486. * needs to be included in the target's PPDU_STATS_IND messages.
  487. * Value: refer htt_ppdu_stats_tlv_tag_t <<<???
  488. *
  489. */
  490. struct htt_ppdu_stats_cfg_cmd {
  491. u32 msg;
  492. } __packed;
  493. #define HTT_PPDU_STATS_CFG_MSG_TYPE GENMASK(7, 0)
  494. #define HTT_PPDU_STATS_CFG_SOC_STATS BIT(8)
  495. #define HTT_PPDU_STATS_CFG_PDEV_ID GENMASK(15, 9)
  496. #define HTT_PPDU_STATS_CFG_TLV_TYPE_BITMASK GENMASK(31, 16)
  497. enum htt_ppdu_stats_tag_type {
  498. HTT_PPDU_STATS_TAG_COMMON,
  499. HTT_PPDU_STATS_TAG_USR_COMMON,
  500. HTT_PPDU_STATS_TAG_USR_RATE,
  501. HTT_PPDU_STATS_TAG_USR_MPDU_ENQ_BITMAP_64,
  502. HTT_PPDU_STATS_TAG_USR_MPDU_ENQ_BITMAP_256,
  503. HTT_PPDU_STATS_TAG_SCH_CMD_STATUS,
  504. HTT_PPDU_STATS_TAG_USR_COMPLTN_COMMON,
  505. HTT_PPDU_STATS_TAG_USR_COMPLTN_BA_BITMAP_64,
  506. HTT_PPDU_STATS_TAG_USR_COMPLTN_BA_BITMAP_256,
  507. HTT_PPDU_STATS_TAG_USR_COMPLTN_ACK_BA_STATUS,
  508. HTT_PPDU_STATS_TAG_USR_COMPLTN_FLUSH,
  509. HTT_PPDU_STATS_TAG_USR_COMMON_ARRAY,
  510. HTT_PPDU_STATS_TAG_INFO,
  511. HTT_PPDU_STATS_TAG_TX_MGMTCTRL_PAYLOAD,
  512. /* New TLV's are added above to this line */
  513. HTT_PPDU_STATS_TAG_MAX,
  514. };
  515. #define HTT_PPDU_STATS_TAG_DEFAULT (BIT(HTT_PPDU_STATS_TAG_COMMON) \
  516. | BIT(HTT_PPDU_STATS_TAG_USR_COMMON) \
  517. | BIT(HTT_PPDU_STATS_TAG_USR_RATE) \
  518. | BIT(HTT_PPDU_STATS_TAG_SCH_CMD_STATUS) \
  519. | BIT(HTT_PPDU_STATS_TAG_USR_COMPLTN_COMMON) \
  520. | BIT(HTT_PPDU_STATS_TAG_USR_COMPLTN_ACK_BA_STATUS) \
  521. | BIT(HTT_PPDU_STATS_TAG_USR_COMPLTN_FLUSH) \
  522. | BIT(HTT_PPDU_STATS_TAG_USR_COMMON_ARRAY))
  523. #define HTT_PPDU_STATS_TAG_PKTLOG (BIT(HTT_PPDU_STATS_TAG_USR_MPDU_ENQ_BITMAP_64) | \
  524. BIT(HTT_PPDU_STATS_TAG_USR_MPDU_ENQ_BITMAP_256) | \
  525. BIT(HTT_PPDU_STATS_TAG_USR_COMPLTN_BA_BITMAP_64) | \
  526. BIT(HTT_PPDU_STATS_TAG_USR_COMPLTN_BA_BITMAP_256) | \
  527. BIT(HTT_PPDU_STATS_TAG_INFO) | \
  528. BIT(HTT_PPDU_STATS_TAG_TX_MGMTCTRL_PAYLOAD) | \
  529. HTT_PPDU_STATS_TAG_DEFAULT)
  530. /* HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG Message
  531. *
  532. * details:
  533. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG message is sent by host to
  534. * configure RXDMA rings.
  535. * The configuration is per ring based and includes both packet subtypes
  536. * and PPDU/MPDU TLVs.
  537. *
  538. * The message would appear as follows:
  539. *
  540. * |31 26|25|24|23 16|15 8|7 0|
  541. * |-----------------+----------------+----------------+---------------|
  542. * | rsvd1 |PS|SS| ring_id | pdev_id | msg_type |
  543. * |-------------------------------------------------------------------|
  544. * | rsvd2 | ring_buffer_size |
  545. * |-------------------------------------------------------------------|
  546. * | packet_type_enable_flags_0 |
  547. * |-------------------------------------------------------------------|
  548. * | packet_type_enable_flags_1 |
  549. * |-------------------------------------------------------------------|
  550. * | packet_type_enable_flags_2 |
  551. * |-------------------------------------------------------------------|
  552. * | packet_type_enable_flags_3 |
  553. * |-------------------------------------------------------------------|
  554. * | tlv_filter_in_flags |
  555. * |-------------------------------------------------------------------|
  556. * Where:
  557. * PS = pkt_swap
  558. * SS = status_swap
  559. * The message is interpreted as follows:
  560. * dword0 - b'0:7 - msg_type: This will be set to
  561. * HTT_H2T_MSG_TYPE_RX_RING_SELECTION_CFG
  562. * b'8:15 - pdev_id:
  563. * 0 (for rings at SOC/UMAC level),
  564. * 1/2/3 mac id (for rings at LMAC level)
  565. * b'16:23 - ring_id : Identify the ring to configure.
  566. * More details can be got from enum htt_srng_ring_id
  567. * b'24 - status_swap: 1 is to swap status TLV
  568. * b'25 - pkt_swap: 1 is to swap packet TLV
  569. * b'26:31 - rsvd1: reserved for future use
  570. * dword1 - b'0:16 - ring_buffer_size: size of bufferes referenced by rx ring,
  571. * in byte units.
  572. * Valid only for HW_TO_SW_RING and SW_TO_HW_RING
  573. * - b'16:31 - rsvd2: Reserved for future use
  574. * dword2 - b'0:31 - packet_type_enable_flags_0:
  575. * Enable MGMT packet from 0b0000 to 0b1001
  576. * bits from low to high: FP, MD, MO - 3 bits
  577. * FP: Filter_Pass
  578. * MD: Monitor_Direct
  579. * MO: Monitor_Other
  580. * 10 mgmt subtypes * 3 bits -> 30 bits
  581. * Refer to PKT_TYPE_ENABLE_FLAG0_xxx_MGMT_xxx defs
  582. * dword3 - b'0:31 - packet_type_enable_flags_1:
  583. * Enable MGMT packet from 0b1010 to 0b1111
  584. * bits from low to high: FP, MD, MO - 3 bits
  585. * Refer to PKT_TYPE_ENABLE_FLAG1_xxx_MGMT_xxx defs
  586. * dword4 - b'0:31 - packet_type_enable_flags_2:
  587. * Enable CTRL packet from 0b0000 to 0b1001
  588. * bits from low to high: FP, MD, MO - 3 bits
  589. * Refer to PKT_TYPE_ENABLE_FLAG2_xxx_CTRL_xxx defs
  590. * dword5 - b'0:31 - packet_type_enable_flags_3:
  591. * Enable CTRL packet from 0b1010 to 0b1111,
  592. * MCAST_DATA, UCAST_DATA, NULL_DATA
  593. * bits from low to high: FP, MD, MO - 3 bits
  594. * Refer to PKT_TYPE_ENABLE_FLAG3_xxx_CTRL_xxx defs
  595. * dword6 - b'0:31 - tlv_filter_in_flags:
  596. * Filter in Attention/MPDU/PPDU/Header/User tlvs
  597. * Refer to CFG_TLV_FILTER_IN_FLAG defs
  598. */
  599. #define HTT_RX_RING_SELECTION_CFG_CMD_INFO0_MSG_TYPE GENMASK(7, 0)
  600. #define HTT_RX_RING_SELECTION_CFG_CMD_INFO0_PDEV_ID GENMASK(15, 8)
  601. #define HTT_RX_RING_SELECTION_CFG_CMD_INFO0_RING_ID GENMASK(23, 16)
  602. #define HTT_RX_RING_SELECTION_CFG_CMD_INFO0_SS BIT(24)
  603. #define HTT_RX_RING_SELECTION_CFG_CMD_INFO0_PS BIT(25)
  604. #define HTT_RX_RING_SELECTION_CFG_CMD_INFO1_BUF_SIZE GENMASK(15, 0)
  605. enum htt_rx_filter_tlv_flags {
  606. HTT_RX_FILTER_TLV_FLAGS_MPDU_START = BIT(0),
  607. HTT_RX_FILTER_TLV_FLAGS_MSDU_START = BIT(1),
  608. HTT_RX_FILTER_TLV_FLAGS_RX_PACKET = BIT(2),
  609. HTT_RX_FILTER_TLV_FLAGS_MSDU_END = BIT(3),
  610. HTT_RX_FILTER_TLV_FLAGS_MPDU_END = BIT(4),
  611. HTT_RX_FILTER_TLV_FLAGS_PACKET_HEADER = BIT(5),
  612. HTT_RX_FILTER_TLV_FLAGS_PER_MSDU_HEADER = BIT(6),
  613. HTT_RX_FILTER_TLV_FLAGS_ATTENTION = BIT(7),
  614. HTT_RX_FILTER_TLV_FLAGS_PPDU_START = BIT(8),
  615. HTT_RX_FILTER_TLV_FLAGS_PPDU_END = BIT(9),
  616. HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS = BIT(10),
  617. HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS_EXT = BIT(11),
  618. HTT_RX_FILTER_TLV_FLAGS_PPDU_END_STATUS_DONE = BIT(12),
  619. };
  620. enum htt_rx_mgmt_pkt_filter_tlv_flags0 {
  621. HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ = BIT(0),
  622. HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ = BIT(1),
  623. HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ = BIT(2),
  624. HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP = BIT(3),
  625. HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP = BIT(4),
  626. HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP = BIT(5),
  627. HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ = BIT(6),
  628. HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ = BIT(7),
  629. HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ = BIT(8),
  630. HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP = BIT(9),
  631. HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP = BIT(10),
  632. HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP = BIT(11),
  633. HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ = BIT(12),
  634. HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ = BIT(13),
  635. HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ = BIT(14),
  636. HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP = BIT(15),
  637. HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP = BIT(16),
  638. HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP = BIT(17),
  639. HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV = BIT(18),
  640. HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV = BIT(19),
  641. HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV = BIT(20),
  642. HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_RESERVED_7 = BIT(21),
  643. HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_RESERVED_7 = BIT(22),
  644. HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_RESERVED_7 = BIT(23),
  645. HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON = BIT(24),
  646. HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON = BIT(25),
  647. HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON = BIT(26),
  648. HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM = BIT(27),
  649. HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM = BIT(28),
  650. HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM = BIT(29),
  651. };
  652. enum htt_rx_mgmt_pkt_filter_tlv_flags1 {
  653. HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC = BIT(0),
  654. HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC = BIT(1),
  655. HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC = BIT(2),
  656. HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH = BIT(3),
  657. HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH = BIT(4),
  658. HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH = BIT(5),
  659. HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH = BIT(6),
  660. HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH = BIT(7),
  661. HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH = BIT(8),
  662. HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION = BIT(9),
  663. HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION = BIT(10),
  664. HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION = BIT(11),
  665. HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK = BIT(12),
  666. HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK = BIT(13),
  667. HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK = BIT(14),
  668. HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_RESERVED_15 = BIT(15),
  669. HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_RESERVED_15 = BIT(16),
  670. HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_RESERVED_15 = BIT(17),
  671. };
  672. enum htt_rx_ctrl_pkt_filter_tlv_flags2 {
  673. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_1 = BIT(0),
  674. HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_1 = BIT(1),
  675. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_1 = BIT(2),
  676. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_2 = BIT(3),
  677. HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_2 = BIT(4),
  678. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_2 = BIT(5),
  679. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_TRIGGER = BIT(6),
  680. HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_TRIGGER = BIT(7),
  681. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_TRIGGER = BIT(8),
  682. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_4 = BIT(9),
  683. HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_4 = BIT(10),
  684. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_4 = BIT(11),
  685. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_BF_REP_POLL = BIT(12),
  686. HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_BF_REP_POLL = BIT(13),
  687. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_BF_REP_POLL = BIT(14),
  688. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_VHT_NDP = BIT(15),
  689. HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_VHT_NDP = BIT(16),
  690. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_VHT_NDP = BIT(17),
  691. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_FRAME_EXT = BIT(18),
  692. HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_FRAME_EXT = BIT(19),
  693. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_FRAME_EXT = BIT(20),
  694. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER = BIT(21),
  695. HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER = BIT(22),
  696. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER = BIT(23),
  697. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_BAR = BIT(24),
  698. HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_BAR = BIT(25),
  699. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_BAR = BIT(26),
  700. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_BA = BIT(27),
  701. HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_BA = BIT(28),
  702. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_BA = BIT(29),
  703. };
  704. enum htt_rx_ctrl_pkt_filter_tlv_flags3 {
  705. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL = BIT(0),
  706. HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL = BIT(1),
  707. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL = BIT(2),
  708. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_RTS = BIT(3),
  709. HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_RTS = BIT(4),
  710. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_RTS = BIT(5),
  711. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CTS = BIT(6),
  712. HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CTS = BIT(7),
  713. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CTS = BIT(8),
  714. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_ACK = BIT(9),
  715. HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_ACK = BIT(10),
  716. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_ACK = BIT(11),
  717. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND = BIT(12),
  718. HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND = BIT(13),
  719. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND = BIT(14),
  720. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK = BIT(15),
  721. HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK = BIT(16),
  722. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK = BIT(17),
  723. };
  724. enum htt_rx_data_pkt_filter_tlv_flasg3 {
  725. HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_MCAST = BIT(18),
  726. HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_MCAST = BIT(19),
  727. HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_MCAST = BIT(20),
  728. HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_UCAST = BIT(21),
  729. HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_UCAST = BIT(22),
  730. HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_UCAST = BIT(23),
  731. HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA = BIT(24),
  732. HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA = BIT(25),
  733. HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA = BIT(26),
  734. };
  735. #define HTT_RX_FP_MGMT_FILTER_FLAGS0 \
  736. (HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ \
  737. | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP \
  738. | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ \
  739. | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP \
  740. | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ \
  741. | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP \
  742. | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV \
  743. | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON \
  744. | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM)
  745. #define HTT_RX_MD_MGMT_FILTER_FLAGS0 \
  746. (HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ \
  747. | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP \
  748. | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ \
  749. | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP \
  750. | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ \
  751. | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP \
  752. | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV \
  753. | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON \
  754. | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM)
  755. #define HTT_RX_MO_MGMT_FILTER_FLAGS0 \
  756. (HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_REQ \
  757. | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ASSOC_RESP \
  758. | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_REQ \
  759. | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_REASSOC_RESP \
  760. | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_REQ \
  761. | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_RESP \
  762. | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_PROBE_TIMING_ADV \
  763. | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_BEACON \
  764. | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_ATIM)
  765. #define HTT_RX_FP_MGMT_FILTER_FLAGS1 (HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC \
  766. | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH \
  767. | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH \
  768. | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION \
  769. | HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK)
  770. #define HTT_RX_MD_MGMT_FILTER_FLAGS1 (HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC \
  771. | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH \
  772. | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH \
  773. | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION \
  774. | HTT_RX_MD_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK)
  775. #define HTT_RX_MO_MGMT_FILTER_FLAGS1 (HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_DISASSOC \
  776. | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_AUTH \
  777. | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_DEAUTH \
  778. | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION \
  779. | HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_ACTION_NOACK)
  780. #define HTT_RX_FP_CTRL_FILTER_FLASG2 (HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER \
  781. | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_BAR \
  782. | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_BA)
  783. #define HTT_RX_MD_CTRL_FILTER_FLASG2 (HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER \
  784. | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_BAR \
  785. | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS2_BA)
  786. #define HTT_RX_MO_CTRL_FILTER_FLASG2 (HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_WRAPPER \
  787. | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_BAR \
  788. | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_BA)
  789. #define HTT_RX_FP_CTRL_FILTER_FLASG3 (HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL \
  790. | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_RTS \
  791. | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CTS \
  792. | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_ACK \
  793. | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND \
  794. | HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK)
  795. #define HTT_RX_MD_CTRL_FILTER_FLASG3 (HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL \
  796. | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_RTS \
  797. | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CTS \
  798. | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_ACK \
  799. | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND \
  800. | HTT_RX_MD_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK)
  801. #define HTT_RX_MO_CTRL_FILTER_FLASG3 (HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_PSPOLL \
  802. | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_RTS \
  803. | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CTS \
  804. | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_ACK \
  805. | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND \
  806. | HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS3_CFEND_ACK)
  807. #define HTT_RX_FP_DATA_FILTER_FLASG3 (HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_MCAST \
  808. | HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_UCAST \
  809. | HTT_RX_FP_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA)
  810. #define HTT_RX_MD_DATA_FILTER_FLASG3 (HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_MCAST \
  811. | HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_UCAST \
  812. | HTT_RX_MD_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA)
  813. #define HTT_RX_MO_DATA_FILTER_FLASG3 (HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_MCAST \
  814. | HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_UCAST \
  815. | HTT_RX_MO_DATA_PKT_FILTER_TLV_FLASG3_NULL_DATA)
  816. #define HTT_RX_MON_FP_MGMT_FILTER_FLAGS0 \
  817. (HTT_RX_FP_MGMT_FILTER_FLAGS0 | \
  818. HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS0_RESERVED_7)
  819. #define HTT_RX_MON_MO_MGMT_FILTER_FLAGS0 \
  820. (HTT_RX_MO_MGMT_FILTER_FLAGS0 | \
  821. HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS0_RESERVED_7)
  822. #define HTT_RX_MON_FP_MGMT_FILTER_FLAGS1 \
  823. (HTT_RX_FP_MGMT_FILTER_FLAGS1 | \
  824. HTT_RX_FP_MGMT_PKT_FILTER_TLV_FLAGS1_RESERVED_15)
  825. #define HTT_RX_MON_MO_MGMT_FILTER_FLAGS1 \
  826. (HTT_RX_MO_MGMT_FILTER_FLAGS1 | \
  827. HTT_RX_MO_MGMT_PKT_FILTER_TLV_FLAGS1_RESERVED_15)
  828. #define HTT_RX_MON_FP_CTRL_FILTER_FLASG2 \
  829. (HTT_RX_FP_CTRL_FILTER_FLASG2 | \
  830. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_1 | \
  831. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_2 | \
  832. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_TRIGGER | \
  833. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_4 | \
  834. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_BF_REP_POLL | \
  835. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_VHT_NDP | \
  836. HTT_RX_FP_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_FRAME_EXT)
  837. #define HTT_RX_MON_MO_CTRL_FILTER_FLASG2 \
  838. (HTT_RX_MO_CTRL_FILTER_FLASG2 | \
  839. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_1 | \
  840. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_2 | \
  841. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_TRIGGER | \
  842. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_RESERVED_4 | \
  843. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_BF_REP_POLL | \
  844. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_VHT_NDP | \
  845. HTT_RX_MO_CTRL_PKT_FILTER_TLV_FLAGS2_CTRL_FRAME_EXT)
  846. #define HTT_RX_MON_FP_CTRL_FILTER_FLASG3 HTT_RX_FP_CTRL_FILTER_FLASG3
  847. #define HTT_RX_MON_MO_CTRL_FILTER_FLASG3 HTT_RX_MO_CTRL_FILTER_FLASG3
  848. #define HTT_RX_MON_FP_DATA_FILTER_FLASG3 HTT_RX_FP_DATA_FILTER_FLASG3
  849. #define HTT_RX_MON_MO_DATA_FILTER_FLASG3 HTT_RX_MO_DATA_FILTER_FLASG3
  850. #define HTT_RX_MON_FILTER_TLV_FLAGS \
  851. (HTT_RX_FILTER_TLV_FLAGS_MPDU_START | \
  852. HTT_RX_FILTER_TLV_FLAGS_PPDU_START | \
  853. HTT_RX_FILTER_TLV_FLAGS_PPDU_END | \
  854. HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS | \
  855. HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS_EXT | \
  856. HTT_RX_FILTER_TLV_FLAGS_PPDU_END_STATUS_DONE)
  857. #define HTT_RX_MON_FILTER_TLV_FLAGS_MON_STATUS_RING \
  858. (HTT_RX_FILTER_TLV_FLAGS_MPDU_START | \
  859. HTT_RX_FILTER_TLV_FLAGS_PPDU_START | \
  860. HTT_RX_FILTER_TLV_FLAGS_PPDU_END | \
  861. HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS | \
  862. HTT_RX_FILTER_TLV_FLAGS_PPDU_END_USER_STATS_EXT | \
  863. HTT_RX_FILTER_TLV_FLAGS_PPDU_END_STATUS_DONE)
  864. #define HTT_RX_MON_FILTER_TLV_FLAGS_MON_BUF_RING \
  865. (HTT_RX_FILTER_TLV_FLAGS_MPDU_START | \
  866. HTT_RX_FILTER_TLV_FLAGS_MSDU_START | \
  867. HTT_RX_FILTER_TLV_FLAGS_RX_PACKET | \
  868. HTT_RX_FILTER_TLV_FLAGS_MSDU_END | \
  869. HTT_RX_FILTER_TLV_FLAGS_MPDU_END | \
  870. HTT_RX_FILTER_TLV_FLAGS_PACKET_HEADER | \
  871. HTT_RX_FILTER_TLV_FLAGS_PER_MSDU_HEADER | \
  872. HTT_RX_FILTER_TLV_FLAGS_ATTENTION)
  873. struct htt_rx_ring_selection_cfg_cmd {
  874. u32 info0;
  875. u32 info1;
  876. u32 pkt_type_en_flags0;
  877. u32 pkt_type_en_flags1;
  878. u32 pkt_type_en_flags2;
  879. u32 pkt_type_en_flags3;
  880. u32 rx_filter_tlv;
  881. } __packed;
  882. struct htt_rx_ring_tlv_filter {
  883. u32 rx_filter; /* see htt_rx_filter_tlv_flags */
  884. u32 pkt_filter_flags0; /* MGMT */
  885. u32 pkt_filter_flags1; /* MGMT */
  886. u32 pkt_filter_flags2; /* CTRL */
  887. u32 pkt_filter_flags3; /* DATA */
  888. };
  889. #define HTT_RX_FULL_MON_MODE_CFG_CMD_INFO0_MSG_TYPE GENMASK(7, 0)
  890. #define HTT_RX_FULL_MON_MODE_CFG_CMD_INFO0_PDEV_ID GENMASK(15, 8)
  891. #define HTT_RX_FULL_MON_MODE_CFG_CMD_CFG_ENABLE BIT(0)
  892. #define HTT_RX_FULL_MON_MODE_CFG_CMD_CFG_ZERO_MPDUS_END BIT(1)
  893. #define HTT_RX_FULL_MON_MODE_CFG_CMD_CFG_NON_ZERO_MPDUS_END BIT(2)
  894. #define HTT_RX_FULL_MON_MODE_CFG_CMD_CFG_RELEASE_RING GENMASK(10, 3)
  895. /* Enumeration for full monitor mode destination ring select
  896. * 0 - REO destination ring select
  897. * 1 - FW destination ring select
  898. * 2 - SW destination ring select
  899. * 3 - Release destination ring select
  900. */
  901. enum htt_rx_full_mon_release_ring {
  902. HTT_RX_MON_RING_REO,
  903. HTT_RX_MON_RING_FW,
  904. HTT_RX_MON_RING_SW,
  905. HTT_RX_MON_RING_RELEASE,
  906. };
  907. struct htt_rx_full_monitor_mode_cfg_cmd {
  908. u32 info0;
  909. u32 cfg;
  910. } __packed;
  911. /* HTT message target->host */
  912. enum htt_t2h_msg_type {
  913. HTT_T2H_MSG_TYPE_VERSION_CONF,
  914. HTT_T2H_MSG_TYPE_PEER_MAP = 0x3,
  915. HTT_T2H_MSG_TYPE_PEER_UNMAP = 0x4,
  916. HTT_T2H_MSG_TYPE_RX_ADDBA = 0x5,
  917. HTT_T2H_MSG_TYPE_PKTLOG = 0x8,
  918. HTT_T2H_MSG_TYPE_SEC_IND = 0xb,
  919. HTT_T2H_MSG_TYPE_PEER_MAP2 = 0x1e,
  920. HTT_T2H_MSG_TYPE_PEER_UNMAP2 = 0x1f,
  921. HTT_T2H_MSG_TYPE_PPDU_STATS_IND = 0x1d,
  922. HTT_T2H_MSG_TYPE_EXT_STATS_CONF = 0x1c,
  923. HTT_T2H_MSG_TYPE_BKPRESSURE_EVENT_IND = 0x24,
  924. };
  925. #define HTT_TARGET_VERSION_MAJOR 3
  926. #define HTT_T2H_MSG_TYPE GENMASK(7, 0)
  927. #define HTT_T2H_VERSION_CONF_MINOR GENMASK(15, 8)
  928. #define HTT_T2H_VERSION_CONF_MAJOR GENMASK(23, 16)
  929. struct htt_t2h_version_conf_msg {
  930. u32 version;
  931. } __packed;
  932. #define HTT_T2H_PEER_MAP_INFO_VDEV_ID GENMASK(15, 8)
  933. #define HTT_T2H_PEER_MAP_INFO_PEER_ID GENMASK(31, 16)
  934. #define HTT_T2H_PEER_MAP_INFO1_MAC_ADDR_H16 GENMASK(15, 0)
  935. #define HTT_T2H_PEER_MAP_INFO1_HW_PEER_ID GENMASK(31, 16)
  936. #define HTT_T2H_PEER_MAP_INFO2_AST_HASH_VAL GENMASK(15, 0)
  937. #define HTT_T2H_PEER_MAP_INFO2_NEXT_HOP_M BIT(16)
  938. #define HTT_T2H_PEER_MAP_INFO2_NEXT_HOP_S 16
  939. struct htt_t2h_peer_map_event {
  940. u32 info;
  941. u32 mac_addr_l32;
  942. u32 info1;
  943. u32 info2;
  944. } __packed;
  945. #define HTT_T2H_PEER_UNMAP_INFO_VDEV_ID HTT_T2H_PEER_MAP_INFO_VDEV_ID
  946. #define HTT_T2H_PEER_UNMAP_INFO_PEER_ID HTT_T2H_PEER_MAP_INFO_PEER_ID
  947. #define HTT_T2H_PEER_UNMAP_INFO1_MAC_ADDR_H16 \
  948. HTT_T2H_PEER_MAP_INFO1_MAC_ADDR_H16
  949. #define HTT_T2H_PEER_MAP_INFO1_NEXT_HOP_M HTT_T2H_PEER_MAP_INFO2_NEXT_HOP_M
  950. #define HTT_T2H_PEER_MAP_INFO1_NEXT_HOP_S HTT_T2H_PEER_MAP_INFO2_NEXT_HOP_S
  951. struct htt_t2h_peer_unmap_event {
  952. u32 info;
  953. u32 mac_addr_l32;
  954. u32 info1;
  955. } __packed;
  956. struct htt_resp_msg {
  957. union {
  958. struct htt_t2h_version_conf_msg version_msg;
  959. struct htt_t2h_peer_map_event peer_map_ev;
  960. struct htt_t2h_peer_unmap_event peer_unmap_ev;
  961. };
  962. } __packed;
  963. #define HTT_BACKPRESSURE_EVENT_PDEV_ID_M GENMASK(15, 8)
  964. #define HTT_BACKPRESSURE_EVENT_RING_TYPE_M GENMASK(23, 16)
  965. #define HTT_BACKPRESSURE_EVENT_RING_ID_M GENMASK(31, 24)
  966. #define HTT_BACKPRESSURE_EVENT_HP_M GENMASK(15, 0)
  967. #define HTT_BACKPRESSURE_EVENT_TP_M GENMASK(31, 16)
  968. #define HTT_BACKPRESSURE_UMAC_RING_TYPE 0
  969. #define HTT_BACKPRESSURE_LMAC_RING_TYPE 1
  970. enum htt_backpressure_umac_ringid {
  971. HTT_SW_RING_IDX_REO_REO2SW1_RING,
  972. HTT_SW_RING_IDX_REO_REO2SW2_RING,
  973. HTT_SW_RING_IDX_REO_REO2SW3_RING,
  974. HTT_SW_RING_IDX_REO_REO2SW4_RING,
  975. HTT_SW_RING_IDX_REO_WBM2REO_LINK_RING,
  976. HTT_SW_RING_IDX_REO_REO2TCL_RING,
  977. HTT_SW_RING_IDX_REO_REO2FW_RING,
  978. HTT_SW_RING_IDX_REO_REO_RELEASE_RING,
  979. HTT_SW_RING_IDX_WBM_PPE_RELEASE_RING,
  980. HTT_SW_RING_IDX_TCL_TCL2TQM_RING,
  981. HTT_SW_RING_IDX_WBM_TQM_RELEASE_RING,
  982. HTT_SW_RING_IDX_WBM_REO_RELEASE_RING,
  983. HTT_SW_RING_IDX_WBM_WBM2SW0_RELEASE_RING,
  984. HTT_SW_RING_IDX_WBM_WBM2SW1_RELEASE_RING,
  985. HTT_SW_RING_IDX_WBM_WBM2SW2_RELEASE_RING,
  986. HTT_SW_RING_IDX_WBM_WBM2SW3_RELEASE_RING,
  987. HTT_SW_RING_IDX_REO_REO_CMD_RING,
  988. HTT_SW_RING_IDX_REO_REO_STATUS_RING,
  989. HTT_SW_UMAC_RING_IDX_MAX,
  990. };
  991. enum htt_backpressure_lmac_ringid {
  992. HTT_SW_RING_IDX_FW2RXDMA_BUF_RING,
  993. HTT_SW_RING_IDX_FW2RXDMA_STATUS_RING,
  994. HTT_SW_RING_IDX_FW2RXDMA_LINK_RING,
  995. HTT_SW_RING_IDX_SW2RXDMA_BUF_RING,
  996. HTT_SW_RING_IDX_WBM2RXDMA_LINK_RING,
  997. HTT_SW_RING_IDX_RXDMA2FW_RING,
  998. HTT_SW_RING_IDX_RXDMA2SW_RING,
  999. HTT_SW_RING_IDX_RXDMA2RELEASE_RING,
  1000. HTT_SW_RING_IDX_RXDMA2REO_RING,
  1001. HTT_SW_RING_IDX_MONITOR_STATUS_RING,
  1002. HTT_SW_RING_IDX_MONITOR_BUF_RING,
  1003. HTT_SW_RING_IDX_MONITOR_DESC_RING,
  1004. HTT_SW_RING_IDX_MONITOR_DEST_RING,
  1005. HTT_SW_LMAC_RING_IDX_MAX,
  1006. };
  1007. /* ppdu stats
  1008. *
  1009. * @details
  1010. * The following field definitions describe the format of the HTT target
  1011. * to host ppdu stats indication message.
  1012. *
  1013. *
  1014. * |31 16|15 12|11 10|9 8|7 0 |
  1015. * |----------------------------------------------------------------------|
  1016. * | payload_size | rsvd |pdev_id|mac_id | msg type |
  1017. * |----------------------------------------------------------------------|
  1018. * | ppdu_id |
  1019. * |----------------------------------------------------------------------|
  1020. * | Timestamp in us |
  1021. * |----------------------------------------------------------------------|
  1022. * | reserved |
  1023. * |----------------------------------------------------------------------|
  1024. * | type-specific stats info |
  1025. * | (see htt_ppdu_stats.h) |
  1026. * |----------------------------------------------------------------------|
  1027. * Header fields:
  1028. * - MSG_TYPE
  1029. * Bits 7:0
  1030. * Purpose: Identifies this is a PPDU STATS indication
  1031. * message.
  1032. * Value: 0x1d
  1033. * - mac_id
  1034. * Bits 9:8
  1035. * Purpose: mac_id of this ppdu_id
  1036. * Value: 0-3
  1037. * - pdev_id
  1038. * Bits 11:10
  1039. * Purpose: pdev_id of this ppdu_id
  1040. * Value: 0-3
  1041. * 0 (for rings at SOC level),
  1042. * 1/2/3 PDEV -> 0/1/2
  1043. * - payload_size
  1044. * Bits 31:16
  1045. * Purpose: total tlv size
  1046. * Value: payload_size in bytes
  1047. */
  1048. #define HTT_T2H_PPDU_STATS_INFO_PDEV_ID GENMASK(11, 10)
  1049. #define HTT_T2H_PPDU_STATS_INFO_PAYLOAD_SIZE GENMASK(31, 16)
  1050. struct ath11k_htt_ppdu_stats_msg {
  1051. u32 info;
  1052. u32 ppdu_id;
  1053. u32 timestamp;
  1054. u32 rsvd;
  1055. u8 data[];
  1056. } __packed;
  1057. struct htt_tlv {
  1058. u32 header;
  1059. u8 value[];
  1060. } __packed;
  1061. #define HTT_TLV_TAG GENMASK(11, 0)
  1062. #define HTT_TLV_LEN GENMASK(23, 12)
  1063. enum HTT_PPDU_STATS_BW {
  1064. HTT_PPDU_STATS_BANDWIDTH_5MHZ = 0,
  1065. HTT_PPDU_STATS_BANDWIDTH_10MHZ = 1,
  1066. HTT_PPDU_STATS_BANDWIDTH_20MHZ = 2,
  1067. HTT_PPDU_STATS_BANDWIDTH_40MHZ = 3,
  1068. HTT_PPDU_STATS_BANDWIDTH_80MHZ = 4,
  1069. HTT_PPDU_STATS_BANDWIDTH_160MHZ = 5, /* includes 80+80 */
  1070. HTT_PPDU_STATS_BANDWIDTH_DYN = 6,
  1071. };
  1072. #define HTT_PPDU_STATS_CMN_FLAGS_FRAME_TYPE_M GENMASK(7, 0)
  1073. #define HTT_PPDU_STATS_CMN_FLAGS_QUEUE_TYPE_M GENMASK(15, 8)
  1074. /* bw - HTT_PPDU_STATS_BW */
  1075. #define HTT_PPDU_STATS_CMN_FLAGS_BW_M GENMASK(19, 16)
  1076. struct htt_ppdu_stats_common {
  1077. u32 ppdu_id;
  1078. u16 sched_cmdid;
  1079. u8 ring_id;
  1080. u8 num_users;
  1081. u32 flags; /* %HTT_PPDU_STATS_COMMON_FLAGS_*/
  1082. u32 chain_mask;
  1083. u32 fes_duration_us; /* frame exchange sequence */
  1084. u32 ppdu_sch_eval_start_tstmp_us;
  1085. u32 ppdu_sch_end_tstmp_us;
  1086. u32 ppdu_start_tstmp_us;
  1087. /* BIT [15 : 0] - phy mode (WLAN_PHY_MODE) with which ppdu was transmitted
  1088. * BIT [31 : 16] - bandwidth (in MHz) with which ppdu was transmitted
  1089. */
  1090. u16 phy_mode;
  1091. u16 bw_mhz;
  1092. } __packed;
  1093. enum htt_ppdu_stats_gi {
  1094. HTT_PPDU_STATS_SGI_0_8_US,
  1095. HTT_PPDU_STATS_SGI_0_4_US,
  1096. HTT_PPDU_STATS_SGI_1_6_US,
  1097. HTT_PPDU_STATS_SGI_3_2_US,
  1098. };
  1099. #define HTT_PPDU_STATS_USER_RATE_INFO0_USER_POS_M GENMASK(3, 0)
  1100. #define HTT_PPDU_STATS_USER_RATE_INFO0_MU_GROUP_ID_M GENMASK(11, 4)
  1101. #define HTT_PPDU_STATS_USER_RATE_INFO1_RESP_TYPE_VALD_M BIT(0)
  1102. #define HTT_PPDU_STATS_USER_RATE_INFO1_PPDU_TYPE_M GENMASK(5, 1)
  1103. #define HTT_PPDU_STATS_USER_RATE_FLAGS_LTF_SIZE_M GENMASK(1, 0)
  1104. #define HTT_PPDU_STATS_USER_RATE_FLAGS_STBC_M BIT(2)
  1105. #define HTT_PPDU_STATS_USER_RATE_FLAGS_HE_RE_M BIT(3)
  1106. #define HTT_PPDU_STATS_USER_RATE_FLAGS_TXBF_M GENMASK(7, 4)
  1107. #define HTT_PPDU_STATS_USER_RATE_FLAGS_BW_M GENMASK(11, 8)
  1108. #define HTT_PPDU_STATS_USER_RATE_FLAGS_NSS_M GENMASK(15, 12)
  1109. #define HTT_PPDU_STATS_USER_RATE_FLAGS_MCS_M GENMASK(19, 16)
  1110. #define HTT_PPDU_STATS_USER_RATE_FLAGS_PREAMBLE_M GENMASK(23, 20)
  1111. #define HTT_PPDU_STATS_USER_RATE_FLAGS_GI_M GENMASK(27, 24)
  1112. #define HTT_PPDU_STATS_USER_RATE_FLAGS_DCM_M BIT(28)
  1113. #define HTT_PPDU_STATS_USER_RATE_FLAGS_LDPC_M BIT(29)
  1114. #define HTT_USR_RATE_PREAMBLE(_val) \
  1115. FIELD_GET(HTT_PPDU_STATS_USER_RATE_FLAGS_PREAMBLE_M, _val)
  1116. #define HTT_USR_RATE_BW(_val) \
  1117. FIELD_GET(HTT_PPDU_STATS_USER_RATE_FLAGS_BW_M, _val)
  1118. #define HTT_USR_RATE_NSS(_val) \
  1119. FIELD_GET(HTT_PPDU_STATS_USER_RATE_FLAGS_NSS_M, _val)
  1120. #define HTT_USR_RATE_MCS(_val) \
  1121. FIELD_GET(HTT_PPDU_STATS_USER_RATE_FLAGS_MCS_M, _val)
  1122. #define HTT_USR_RATE_GI(_val) \
  1123. FIELD_GET(HTT_PPDU_STATS_USER_RATE_FLAGS_GI_M, _val)
  1124. #define HTT_USR_RATE_DCM(_val) \
  1125. FIELD_GET(HTT_PPDU_STATS_USER_RATE_FLAGS_DCM_M, _val)
  1126. #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_LTF_SIZE_M GENMASK(1, 0)
  1127. #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_STBC_M BIT(2)
  1128. #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_HE_RE_M BIT(3)
  1129. #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_TXBF_M GENMASK(7, 4)
  1130. #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_BW_M GENMASK(11, 8)
  1131. #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_NSS_M GENMASK(15, 12)
  1132. #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_MCS_M GENMASK(19, 16)
  1133. #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_PREAMBLE_M GENMASK(23, 20)
  1134. #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_GI_M GENMASK(27, 24)
  1135. #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_DCM_M BIT(28)
  1136. #define HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_LDPC_M BIT(29)
  1137. struct htt_ppdu_stats_user_rate {
  1138. u8 tid_num;
  1139. u8 reserved0;
  1140. u16 sw_peer_id;
  1141. u32 info0; /* %HTT_PPDU_STATS_USER_RATE_INFO0_*/
  1142. u16 ru_end;
  1143. u16 ru_start;
  1144. u16 resp_ru_end;
  1145. u16 resp_ru_start;
  1146. u32 info1; /* %HTT_PPDU_STATS_USER_RATE_INFO1_ */
  1147. u32 rate_flags; /* %HTT_PPDU_STATS_USER_RATE_FLAGS_ */
  1148. /* Note: resp_rate_info is only valid for if resp_type is UL */
  1149. u32 resp_rate_flags; /* %HTT_PPDU_STATS_USER_RATE_RESP_FLAGS_ */
  1150. } __packed;
  1151. #define HTT_PPDU_STATS_TX_INFO_FLAGS_RATECODE_M GENMASK(7, 0)
  1152. #define HTT_PPDU_STATS_TX_INFO_FLAGS_IS_AMPDU_M BIT(8)
  1153. #define HTT_PPDU_STATS_TX_INFO_FLAGS_BA_ACK_FAILED_M GENMASK(10, 9)
  1154. #define HTT_PPDU_STATS_TX_INFO_FLAGS_BW_M GENMASK(13, 11)
  1155. #define HTT_PPDU_STATS_TX_INFO_FLAGS_SGI_M BIT(14)
  1156. #define HTT_PPDU_STATS_TX_INFO_FLAGS_PEERID_M GENMASK(31, 16)
  1157. #define HTT_TX_INFO_IS_AMSDU(_flags) \
  1158. FIELD_GET(HTT_PPDU_STATS_TX_INFO_FLAGS_IS_AMPDU_M, _flags)
  1159. #define HTT_TX_INFO_BA_ACK_FAILED(_flags) \
  1160. FIELD_GET(HTT_PPDU_STATS_TX_INFO_FLAGS_BA_ACK_FAILED_M, _flags)
  1161. #define HTT_TX_INFO_RATECODE(_flags) \
  1162. FIELD_GET(HTT_PPDU_STATS_TX_INFO_FLAGS_RATECODE_M, _flags)
  1163. #define HTT_TX_INFO_PEERID(_flags) \
  1164. FIELD_GET(HTT_PPDU_STATS_TX_INFO_FLAGS_PEERID_M, _flags)
  1165. struct htt_tx_ppdu_stats_info {
  1166. struct htt_tlv tlv_hdr;
  1167. u32 tx_success_bytes;
  1168. u32 tx_retry_bytes;
  1169. u32 tx_failed_bytes;
  1170. u32 flags; /* %HTT_PPDU_STATS_TX_INFO_FLAGS_ */
  1171. u16 tx_success_msdus;
  1172. u16 tx_retry_msdus;
  1173. u16 tx_failed_msdus;
  1174. u16 tx_duration; /* united in us */
  1175. } __packed;
  1176. enum htt_ppdu_stats_usr_compln_status {
  1177. HTT_PPDU_STATS_USER_STATUS_OK,
  1178. HTT_PPDU_STATS_USER_STATUS_FILTERED,
  1179. HTT_PPDU_STATS_USER_STATUS_RESP_TIMEOUT,
  1180. HTT_PPDU_STATS_USER_STATUS_RESP_MISMATCH,
  1181. HTT_PPDU_STATS_USER_STATUS_ABORT,
  1182. };
  1183. #define HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_LONG_RETRY_M GENMASK(3, 0)
  1184. #define HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_SHORT_RETRY_M GENMASK(7, 4)
  1185. #define HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_IS_AMPDU_M BIT(8)
  1186. #define HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_RESP_TYPE_M GENMASK(12, 9)
  1187. #define HTT_USR_CMPLTN_IS_AMPDU(_val) \
  1188. FIELD_GET(HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_IS_AMPDU_M, _val)
  1189. #define HTT_USR_CMPLTN_LONG_RETRY(_val) \
  1190. FIELD_GET(HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_LONG_RETRY_M, _val)
  1191. #define HTT_USR_CMPLTN_SHORT_RETRY(_val) \
  1192. FIELD_GET(HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_SHORT_RETRY_M, _val)
  1193. struct htt_ppdu_stats_usr_cmpltn_cmn {
  1194. u8 status;
  1195. u8 tid_num;
  1196. u16 sw_peer_id;
  1197. /* RSSI value of last ack packet (units = dB above noise floor) */
  1198. u32 ack_rssi;
  1199. u16 mpdu_tried;
  1200. u16 mpdu_success;
  1201. u32 flags; /* %HTT_PPDU_STATS_USR_CMPLTN_CMN_FLAGS_LONG_RETRIES*/
  1202. } __packed;
  1203. #define HTT_PPDU_STATS_ACK_BA_INFO_NUM_MPDU_M GENMASK(8, 0)
  1204. #define HTT_PPDU_STATS_ACK_BA_INFO_NUM_MSDU_M GENMASK(24, 9)
  1205. #define HTT_PPDU_STATS_ACK_BA_INFO_TID_NUM GENMASK(31, 25)
  1206. #define HTT_PPDU_STATS_NON_QOS_TID 16
  1207. struct htt_ppdu_stats_usr_cmpltn_ack_ba_status {
  1208. u32 ppdu_id;
  1209. u16 sw_peer_id;
  1210. u16 reserved0;
  1211. u32 info; /* %HTT_PPDU_STATS_USR_CMPLTN_CMN_INFO_ */
  1212. u16 current_seq;
  1213. u16 start_seq;
  1214. u32 success_bytes;
  1215. } __packed;
  1216. struct htt_ppdu_stats_usr_cmn_array {
  1217. struct htt_tlv tlv_hdr;
  1218. u32 num_ppdu_stats;
  1219. /* tx_ppdu_stats_info is filled by multiple struct htt_tx_ppdu_stats_info
  1220. * elements.
  1221. * tx_ppdu_stats_info is variable length, with length =
  1222. * number_of_ppdu_stats * sizeof (struct htt_tx_ppdu_stats_info)
  1223. */
  1224. struct htt_tx_ppdu_stats_info tx_ppdu_info[];
  1225. } __packed;
  1226. struct htt_ppdu_user_stats {
  1227. u16 peer_id;
  1228. u32 tlv_flags;
  1229. bool is_valid_peer_id;
  1230. struct htt_ppdu_stats_user_rate rate;
  1231. struct htt_ppdu_stats_usr_cmpltn_cmn cmpltn_cmn;
  1232. struct htt_ppdu_stats_usr_cmpltn_ack_ba_status ack_ba;
  1233. };
  1234. #define HTT_PPDU_STATS_MAX_USERS 8
  1235. #define HTT_PPDU_DESC_MAX_DEPTH 16
  1236. struct htt_ppdu_stats {
  1237. struct htt_ppdu_stats_common common;
  1238. struct htt_ppdu_user_stats user_stats[HTT_PPDU_STATS_MAX_USERS];
  1239. };
  1240. struct htt_ppdu_stats_info {
  1241. u32 ppdu_id;
  1242. struct htt_ppdu_stats ppdu_stats;
  1243. struct list_head list;
  1244. };
  1245. /* @brief target -> host packet log message
  1246. *
  1247. * @details
  1248. * The following field definitions describe the format of the packet log
  1249. * message sent from the target to the host.
  1250. * The message consists of a 4-octet header,followed by a variable number
  1251. * of 32-bit character values.
  1252. *
  1253. * |31 16|15 12|11 10|9 8|7 0|
  1254. * |------------------------------------------------------------------|
  1255. * | payload_size | rsvd |pdev_id|mac_id| msg type |
  1256. * |------------------------------------------------------------------|
  1257. * | payload |
  1258. * |------------------------------------------------------------------|
  1259. * - MSG_TYPE
  1260. * Bits 7:0
  1261. * Purpose: identifies this as a pktlog message
  1262. * Value: HTT_T2H_MSG_TYPE_PKTLOG
  1263. * - mac_id
  1264. * Bits 9:8
  1265. * Purpose: identifies which MAC/PHY instance generated this pktlog info
  1266. * Value: 0-3
  1267. * - pdev_id
  1268. * Bits 11:10
  1269. * Purpose: pdev_id
  1270. * Value: 0-3
  1271. * 0 (for rings at SOC level),
  1272. * 1/2/3 PDEV -> 0/1/2
  1273. * - payload_size
  1274. * Bits 31:16
  1275. * Purpose: explicitly specify the payload size
  1276. * Value: payload size in bytes (payload size is a multiple of 4 bytes)
  1277. */
  1278. struct htt_pktlog_msg {
  1279. u32 hdr;
  1280. u8 payload[];
  1281. };
  1282. /* @brief host -> target FW extended statistics retrieve
  1283. *
  1284. * @details
  1285. * The following field definitions describe the format of the HTT host
  1286. * to target FW extended stats retrieve message.
  1287. * The message specifies the type of stats the host wants to retrieve.
  1288. *
  1289. * |31 24|23 16|15 8|7 0|
  1290. * |-----------------------------------------------------------|
  1291. * | reserved | stats type | pdev_mask | msg type |
  1292. * |-----------------------------------------------------------|
  1293. * | config param [0] |
  1294. * |-----------------------------------------------------------|
  1295. * | config param [1] |
  1296. * |-----------------------------------------------------------|
  1297. * | config param [2] |
  1298. * |-----------------------------------------------------------|
  1299. * | config param [3] |
  1300. * |-----------------------------------------------------------|
  1301. * | reserved |
  1302. * |-----------------------------------------------------------|
  1303. * | cookie LSBs |
  1304. * |-----------------------------------------------------------|
  1305. * | cookie MSBs |
  1306. * |-----------------------------------------------------------|
  1307. * Header fields:
  1308. * - MSG_TYPE
  1309. * Bits 7:0
  1310. * Purpose: identifies this is a extended stats upload request message
  1311. * Value: 0x10
  1312. * - PDEV_MASK
  1313. * Bits 8:15
  1314. * Purpose: identifies the mask of PDEVs to retrieve stats from
  1315. * Value: This is a overloaded field, refer to usage and interpretation of
  1316. * PDEV in interface document.
  1317. * Bit 8 : Reserved for SOC stats
  1318. * Bit 9 - 15 : Indicates PDEV_MASK in DBDC
  1319. * Indicates MACID_MASK in DBS
  1320. * - STATS_TYPE
  1321. * Bits 23:16
  1322. * Purpose: identifies which FW statistics to upload
  1323. * Value: Defined by htt_dbg_ext_stats_type (see htt_stats.h)
  1324. * - Reserved
  1325. * Bits 31:24
  1326. * - CONFIG_PARAM [0]
  1327. * Bits 31:0
  1328. * Purpose: give an opaque configuration value to the specified stats type
  1329. * Value: stats-type specific configuration value
  1330. * Refer to htt_stats.h for interpretation for each stats sub_type
  1331. * - CONFIG_PARAM [1]
  1332. * Bits 31:0
  1333. * Purpose: give an opaque configuration value to the specified stats type
  1334. * Value: stats-type specific configuration value
  1335. * Refer to htt_stats.h for interpretation for each stats sub_type
  1336. * - CONFIG_PARAM [2]
  1337. * Bits 31:0
  1338. * Purpose: give an opaque configuration value to the specified stats type
  1339. * Value: stats-type specific configuration value
  1340. * Refer to htt_stats.h for interpretation for each stats sub_type
  1341. * - CONFIG_PARAM [3]
  1342. * Bits 31:0
  1343. * Purpose: give an opaque configuration value to the specified stats type
  1344. * Value: stats-type specific configuration value
  1345. * Refer to htt_stats.h for interpretation for each stats sub_type
  1346. * - Reserved [31:0] for future use.
  1347. * - COOKIE_LSBS
  1348. * Bits 31:0
  1349. * Purpose: Provide a mechanism to match a target->host stats confirmation
  1350. * message with its preceding host->target stats request message.
  1351. * Value: LSBs of the opaque cookie specified by the host-side requestor
  1352. * - COOKIE_MSBS
  1353. * Bits 31:0
  1354. * Purpose: Provide a mechanism to match a target->host stats confirmation
  1355. * message with its preceding host->target stats request message.
  1356. * Value: MSBs of the opaque cookie specified by the host-side requestor
  1357. */
  1358. struct htt_ext_stats_cfg_hdr {
  1359. u8 msg_type;
  1360. u8 pdev_mask;
  1361. u8 stats_type;
  1362. u8 reserved;
  1363. } __packed;
  1364. struct htt_ext_stats_cfg_cmd {
  1365. struct htt_ext_stats_cfg_hdr hdr;
  1366. u32 cfg_param0;
  1367. u32 cfg_param1;
  1368. u32 cfg_param2;
  1369. u32 cfg_param3;
  1370. u32 reserved;
  1371. u32 cookie_lsb;
  1372. u32 cookie_msb;
  1373. } __packed;
  1374. /* htt stats config default params */
  1375. #define HTT_STAT_DEFAULT_RESET_START_OFFSET 0
  1376. #define HTT_STAT_DEFAULT_CFG0_ALL_HWQS 0xffffffff
  1377. #define HTT_STAT_DEFAULT_CFG0_ALL_TXQS 0xffffffff
  1378. #define HTT_STAT_DEFAULT_CFG0_ALL_CMDQS 0xffff
  1379. #define HTT_STAT_DEFAULT_CFG0_ALL_RINGS 0xffff
  1380. #define HTT_STAT_DEFAULT_CFG0_ACTIVE_PEERS 0xff
  1381. #define HTT_STAT_DEFAULT_CFG0_CCA_CUMULATIVE 0x00
  1382. #define HTT_STAT_DEFAULT_CFG0_ACTIVE_VDEVS 0x00
  1383. /* HTT_DBG_EXT_STATS_PEER_INFO
  1384. * PARAMS:
  1385. * @config_param0:
  1386. * [Bit0] - [0] for sw_peer_id, [1] for mac_addr based request
  1387. * [Bit15 : Bit 1] htt_peer_stats_req_mode_t
  1388. * [Bit31 : Bit16] sw_peer_id
  1389. * @config_param1:
  1390. * peer_stats_req_type_mask:32 (enum htt_peer_stats_tlv_enum)
  1391. * 0 bit htt_peer_stats_cmn_tlv
  1392. * 1 bit htt_peer_details_tlv
  1393. * 2 bit htt_tx_peer_rate_stats_tlv
  1394. * 3 bit htt_rx_peer_rate_stats_tlv
  1395. * 4 bit htt_tx_tid_stats_tlv/htt_tx_tid_stats_v1_tlv
  1396. * 5 bit htt_rx_tid_stats_tlv
  1397. * 6 bit htt_msdu_flow_stats_tlv
  1398. * @config_param2: [Bit31 : Bit0] mac_addr31to0
  1399. * @config_param3: [Bit15 : Bit0] mac_addr47to32
  1400. * [Bit31 : Bit16] reserved
  1401. */
  1402. #define HTT_STAT_PEER_INFO_MAC_ADDR BIT(0)
  1403. #define HTT_STAT_DEFAULT_PEER_REQ_TYPE 0x7f
  1404. /* Used to set different configs to the specified stats type.*/
  1405. struct htt_ext_stats_cfg_params {
  1406. u32 cfg0;
  1407. u32 cfg1;
  1408. u32 cfg2;
  1409. u32 cfg3;
  1410. };
  1411. /* @brief target -> host extended statistics upload
  1412. *
  1413. * @details
  1414. * The following field definitions describe the format of the HTT target
  1415. * to host stats upload confirmation message.
  1416. * The message contains a cookie echoed from the HTT host->target stats
  1417. * upload request, which identifies which request the confirmation is
  1418. * for, and a single stats can span over multiple HTT stats indication
  1419. * due to the HTT message size limitation so every HTT ext stats indication
  1420. * will have tag-length-value stats information elements.
  1421. * The tag-length header for each HTT stats IND message also includes a
  1422. * status field, to indicate whether the request for the stat type in
  1423. * question was fully met, partially met, unable to be met, or invalid
  1424. * (if the stat type in question is disabled in the target).
  1425. * A Done bit 1's indicate the end of the of stats info elements.
  1426. *
  1427. *
  1428. * |31 16|15 12|11|10 8|7 5|4 0|
  1429. * |--------------------------------------------------------------|
  1430. * | reserved | msg type |
  1431. * |--------------------------------------------------------------|
  1432. * | cookie LSBs |
  1433. * |--------------------------------------------------------------|
  1434. * | cookie MSBs |
  1435. * |--------------------------------------------------------------|
  1436. * | stats entry length | rsvd | D| S | stat type |
  1437. * |--------------------------------------------------------------|
  1438. * | type-specific stats info |
  1439. * | (see htt_stats.h) |
  1440. * |--------------------------------------------------------------|
  1441. * Header fields:
  1442. * - MSG_TYPE
  1443. * Bits 7:0
  1444. * Purpose: Identifies this is a extended statistics upload confirmation
  1445. * message.
  1446. * Value: 0x1c
  1447. * - COOKIE_LSBS
  1448. * Bits 31:0
  1449. * Purpose: Provide a mechanism to match a target->host stats confirmation
  1450. * message with its preceding host->target stats request message.
  1451. * Value: LSBs of the opaque cookie specified by the host-side requestor
  1452. * - COOKIE_MSBS
  1453. * Bits 31:0
  1454. * Purpose: Provide a mechanism to match a target->host stats confirmation
  1455. * message with its preceding host->target stats request message.
  1456. * Value: MSBs of the opaque cookie specified by the host-side requestor
  1457. *
  1458. * Stats Information Element tag-length header fields:
  1459. * - STAT_TYPE
  1460. * Bits 7:0
  1461. * Purpose: identifies the type of statistics info held in the
  1462. * following information element
  1463. * Value: htt_dbg_ext_stats_type
  1464. * - STATUS
  1465. * Bits 10:8
  1466. * Purpose: indicate whether the requested stats are present
  1467. * Value: htt_dbg_ext_stats_status
  1468. * - DONE
  1469. * Bits 11
  1470. * Purpose:
  1471. * Indicates the completion of the stats entry, this will be the last
  1472. * stats conf HTT segment for the requested stats type.
  1473. * Value:
  1474. * 0 -> the stats retrieval is ongoing
  1475. * 1 -> the stats retrieval is complete
  1476. * - LENGTH
  1477. * Bits 31:16
  1478. * Purpose: indicate the stats information size
  1479. * Value: This field specifies the number of bytes of stats information
  1480. * that follows the element tag-length header.
  1481. * It is expected but not required that this length is a multiple of
  1482. * 4 bytes.
  1483. */
  1484. #define HTT_T2H_EXT_STATS_INFO1_DONE BIT(11)
  1485. #define HTT_T2H_EXT_STATS_INFO1_LENGTH GENMASK(31, 16)
  1486. struct ath11k_htt_extd_stats_msg {
  1487. u32 info0;
  1488. u64 cookie;
  1489. u32 info1;
  1490. u8 data[];
  1491. } __packed;
  1492. #define HTT_MAC_ADDR_L32_0 GENMASK(7, 0)
  1493. #define HTT_MAC_ADDR_L32_1 GENMASK(15, 8)
  1494. #define HTT_MAC_ADDR_L32_2 GENMASK(23, 16)
  1495. #define HTT_MAC_ADDR_L32_3 GENMASK(31, 24)
  1496. #define HTT_MAC_ADDR_H16_0 GENMASK(7, 0)
  1497. #define HTT_MAC_ADDR_H16_1 GENMASK(15, 8)
  1498. struct htt_mac_addr {
  1499. u32 mac_addr_l32;
  1500. u32 mac_addr_h16;
  1501. };
  1502. static inline void ath11k_dp_get_mac_addr(u32 addr_l32, u16 addr_h16, u8 *addr)
  1503. {
  1504. if (IS_ENABLED(CONFIG_CPU_BIG_ENDIAN)) {
  1505. addr_l32 = swab32(addr_l32);
  1506. addr_h16 = swab16(addr_h16);
  1507. }
  1508. memcpy(addr, &addr_l32, 4);
  1509. memcpy(addr + 4, &addr_h16, ETH_ALEN - 4);
  1510. }
  1511. int ath11k_dp_service_srng(struct ath11k_base *ab,
  1512. struct ath11k_ext_irq_grp *irq_grp,
  1513. int budget);
  1514. int ath11k_dp_htt_connect(struct ath11k_dp *dp);
  1515. void ath11k_dp_vdev_tx_attach(struct ath11k *ar, struct ath11k_vif *arvif);
  1516. void ath11k_dp_free(struct ath11k_base *ab);
  1517. int ath11k_dp_alloc(struct ath11k_base *ab);
  1518. int ath11k_dp_pdev_alloc(struct ath11k_base *ab);
  1519. void ath11k_dp_pdev_pre_alloc(struct ath11k_base *ab);
  1520. void ath11k_dp_pdev_free(struct ath11k_base *ab);
  1521. int ath11k_dp_tx_htt_srng_setup(struct ath11k_base *ab, u32 ring_id,
  1522. int mac_id, enum hal_ring_type ring_type);
  1523. int ath11k_dp_peer_setup(struct ath11k *ar, int vdev_id, const u8 *addr);
  1524. void ath11k_dp_peer_cleanup(struct ath11k *ar, int vdev_id, const u8 *addr);
  1525. void ath11k_dp_srng_cleanup(struct ath11k_base *ab, struct dp_srng *ring);
  1526. int ath11k_dp_srng_setup(struct ath11k_base *ab, struct dp_srng *ring,
  1527. enum hal_ring_type type, int ring_num,
  1528. int mac_id, int num_entries);
  1529. void ath11k_dp_link_desc_cleanup(struct ath11k_base *ab,
  1530. struct dp_link_desc_bank *desc_bank,
  1531. u32 ring_type, struct dp_srng *ring);
  1532. int ath11k_dp_link_desc_setup(struct ath11k_base *ab,
  1533. struct dp_link_desc_bank *link_desc_banks,
  1534. u32 ring_type, struct hal_srng *srng,
  1535. u32 n_link_desc);
  1536. void ath11k_dp_shadow_start_timer(struct ath11k_base *ab,
  1537. struct hal_srng *srng,
  1538. struct ath11k_hp_update_timer *update_timer);
  1539. void ath11k_dp_shadow_stop_timer(struct ath11k_base *ab,
  1540. struct ath11k_hp_update_timer *update_timer);
  1541. void ath11k_dp_shadow_init_timer(struct ath11k_base *ab,
  1542. struct ath11k_hp_update_timer *update_timer,
  1543. u32 interval, u32 ring_id);
  1544. void ath11k_dp_stop_shadow_timers(struct ath11k_base *ab);
  1545. #endif