dp.c 30 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190
  1. // SPDX-License-Identifier: BSD-3-Clause-Clear
  2. /*
  3. * Copyright (c) 2018-2019 The Linux Foundation. All rights reserved.
  4. * Copyright (c) 2022 Qualcomm Innovation Center, Inc. All rights reserved.
  5. */
  6. #include <crypto/hash.h>
  7. #include "core.h"
  8. #include "dp_tx.h"
  9. #include "hal_tx.h"
  10. #include "hif.h"
  11. #include "debug.h"
  12. #include "dp_rx.h"
  13. #include "peer.h"
  14. static void ath11k_dp_htt_htc_tx_complete(struct ath11k_base *ab,
  15. struct sk_buff *skb)
  16. {
  17. dev_kfree_skb_any(skb);
  18. }
  19. void ath11k_dp_peer_cleanup(struct ath11k *ar, int vdev_id, const u8 *addr)
  20. {
  21. struct ath11k_base *ab = ar->ab;
  22. struct ath11k_peer *peer;
  23. /* TODO: Any other peer specific DP cleanup */
  24. spin_lock_bh(&ab->base_lock);
  25. peer = ath11k_peer_find(ab, vdev_id, addr);
  26. if (!peer) {
  27. ath11k_warn(ab, "failed to lookup peer %pM on vdev %d\n",
  28. addr, vdev_id);
  29. spin_unlock_bh(&ab->base_lock);
  30. return;
  31. }
  32. ath11k_peer_rx_tid_cleanup(ar, peer);
  33. peer->dp_setup_done = false;
  34. crypto_free_shash(peer->tfm_mmic);
  35. spin_unlock_bh(&ab->base_lock);
  36. }
  37. int ath11k_dp_peer_setup(struct ath11k *ar, int vdev_id, const u8 *addr)
  38. {
  39. struct ath11k_base *ab = ar->ab;
  40. struct ath11k_peer *peer;
  41. u32 reo_dest;
  42. int ret = 0, tid;
  43. /* NOTE: reo_dest ring id starts from 1 unlike mac_id which starts from 0 */
  44. reo_dest = ar->dp.mac_id + 1;
  45. ret = ath11k_wmi_set_peer_param(ar, addr, vdev_id,
  46. WMI_PEER_SET_DEFAULT_ROUTING,
  47. DP_RX_HASH_ENABLE | (reo_dest << 1));
  48. if (ret) {
  49. ath11k_warn(ab, "failed to set default routing %d peer :%pM vdev_id :%d\n",
  50. ret, addr, vdev_id);
  51. return ret;
  52. }
  53. for (tid = 0; tid <= IEEE80211_NUM_TIDS; tid++) {
  54. ret = ath11k_peer_rx_tid_setup(ar, addr, vdev_id, tid, 1, 0,
  55. HAL_PN_TYPE_NONE);
  56. if (ret) {
  57. ath11k_warn(ab, "failed to setup rxd tid queue for tid %d: %d\n",
  58. tid, ret);
  59. goto peer_clean;
  60. }
  61. }
  62. ret = ath11k_peer_rx_frag_setup(ar, addr, vdev_id);
  63. if (ret) {
  64. ath11k_warn(ab, "failed to setup rx defrag context\n");
  65. tid--;
  66. goto peer_clean;
  67. }
  68. /* TODO: Setup other peer specific resource used in data path */
  69. return 0;
  70. peer_clean:
  71. spin_lock_bh(&ab->base_lock);
  72. peer = ath11k_peer_find(ab, vdev_id, addr);
  73. if (!peer) {
  74. ath11k_warn(ab, "failed to find the peer to del rx tid\n");
  75. spin_unlock_bh(&ab->base_lock);
  76. return -ENOENT;
  77. }
  78. for (; tid >= 0; tid--)
  79. ath11k_peer_rx_tid_delete(ar, peer, tid);
  80. spin_unlock_bh(&ab->base_lock);
  81. return ret;
  82. }
  83. void ath11k_dp_srng_cleanup(struct ath11k_base *ab, struct dp_srng *ring)
  84. {
  85. if (!ring->vaddr_unaligned)
  86. return;
  87. if (ring->cached)
  88. kfree(ring->vaddr_unaligned);
  89. else
  90. dma_free_coherent(ab->dev, ring->size, ring->vaddr_unaligned,
  91. ring->paddr_unaligned);
  92. ring->vaddr_unaligned = NULL;
  93. }
  94. static int ath11k_dp_srng_find_ring_in_mask(int ring_num, const u8 *grp_mask)
  95. {
  96. int ext_group_num;
  97. u8 mask = 1 << ring_num;
  98. for (ext_group_num = 0; ext_group_num < ATH11K_EXT_IRQ_GRP_NUM_MAX;
  99. ext_group_num++) {
  100. if (mask & grp_mask[ext_group_num])
  101. return ext_group_num;
  102. }
  103. return -ENOENT;
  104. }
  105. static int ath11k_dp_srng_calculate_msi_group(struct ath11k_base *ab,
  106. enum hal_ring_type type, int ring_num)
  107. {
  108. const u8 *grp_mask;
  109. switch (type) {
  110. case HAL_WBM2SW_RELEASE:
  111. if (ring_num == DP_RX_RELEASE_RING_NUM) {
  112. grp_mask = &ab->hw_params.ring_mask->rx_wbm_rel[0];
  113. ring_num = 0;
  114. } else {
  115. grp_mask = &ab->hw_params.ring_mask->tx[0];
  116. }
  117. break;
  118. case HAL_REO_EXCEPTION:
  119. grp_mask = &ab->hw_params.ring_mask->rx_err[0];
  120. break;
  121. case HAL_REO_DST:
  122. grp_mask = &ab->hw_params.ring_mask->rx[0];
  123. break;
  124. case HAL_REO_STATUS:
  125. grp_mask = &ab->hw_params.ring_mask->reo_status[0];
  126. break;
  127. case HAL_RXDMA_MONITOR_STATUS:
  128. case HAL_RXDMA_MONITOR_DST:
  129. grp_mask = &ab->hw_params.ring_mask->rx_mon_status[0];
  130. break;
  131. case HAL_RXDMA_DST:
  132. grp_mask = &ab->hw_params.ring_mask->rxdma2host[0];
  133. break;
  134. case HAL_RXDMA_BUF:
  135. grp_mask = &ab->hw_params.ring_mask->host2rxdma[0];
  136. break;
  137. case HAL_RXDMA_MONITOR_BUF:
  138. case HAL_TCL_DATA:
  139. case HAL_TCL_CMD:
  140. case HAL_REO_CMD:
  141. case HAL_SW2WBM_RELEASE:
  142. case HAL_WBM_IDLE_LINK:
  143. case HAL_TCL_STATUS:
  144. case HAL_REO_REINJECT:
  145. case HAL_CE_SRC:
  146. case HAL_CE_DST:
  147. case HAL_CE_DST_STATUS:
  148. default:
  149. return -ENOENT;
  150. }
  151. return ath11k_dp_srng_find_ring_in_mask(ring_num, grp_mask);
  152. }
  153. static void ath11k_dp_srng_msi_setup(struct ath11k_base *ab,
  154. struct hal_srng_params *ring_params,
  155. enum hal_ring_type type, int ring_num)
  156. {
  157. int msi_group_number, msi_data_count;
  158. u32 msi_data_start, msi_irq_start, addr_lo, addr_hi;
  159. int ret;
  160. ret = ath11k_get_user_msi_vector(ab, "DP",
  161. &msi_data_count, &msi_data_start,
  162. &msi_irq_start);
  163. if (ret)
  164. return;
  165. msi_group_number = ath11k_dp_srng_calculate_msi_group(ab, type,
  166. ring_num);
  167. if (msi_group_number < 0) {
  168. ath11k_dbg(ab, ATH11K_DBG_PCI,
  169. "ring not part of an ext_group; ring_type: %d,ring_num %d",
  170. type, ring_num);
  171. ring_params->msi_addr = 0;
  172. ring_params->msi_data = 0;
  173. return;
  174. }
  175. if (msi_group_number > msi_data_count) {
  176. ath11k_dbg(ab, ATH11K_DBG_PCI,
  177. "multiple msi_groups share one msi, msi_group_num %d",
  178. msi_group_number);
  179. }
  180. ath11k_get_msi_address(ab, &addr_lo, &addr_hi);
  181. ring_params->msi_addr = addr_lo;
  182. ring_params->msi_addr |= (dma_addr_t)(((uint64_t)addr_hi) << 32);
  183. ring_params->msi_data = (msi_group_number % msi_data_count)
  184. + msi_data_start;
  185. ring_params->flags |= HAL_SRNG_FLAGS_MSI_INTR;
  186. }
  187. int ath11k_dp_srng_setup(struct ath11k_base *ab, struct dp_srng *ring,
  188. enum hal_ring_type type, int ring_num,
  189. int mac_id, int num_entries)
  190. {
  191. struct hal_srng_params params = { 0 };
  192. int entry_sz = ath11k_hal_srng_get_entrysize(ab, type);
  193. int max_entries = ath11k_hal_srng_get_max_entries(ab, type);
  194. int ret;
  195. bool cached = false;
  196. if (max_entries < 0 || entry_sz < 0)
  197. return -EINVAL;
  198. if (num_entries > max_entries)
  199. num_entries = max_entries;
  200. ring->size = (num_entries * entry_sz) + HAL_RING_BASE_ALIGN - 1;
  201. if (ab->hw_params.alloc_cacheable_memory) {
  202. /* Allocate the reo dst and tx completion rings from cacheable memory */
  203. switch (type) {
  204. case HAL_REO_DST:
  205. case HAL_WBM2SW_RELEASE:
  206. cached = true;
  207. break;
  208. default:
  209. cached = false;
  210. }
  211. if (cached) {
  212. ring->vaddr_unaligned = kzalloc(ring->size, GFP_KERNEL);
  213. ring->paddr_unaligned = virt_to_phys(ring->vaddr_unaligned);
  214. }
  215. }
  216. if (!cached)
  217. ring->vaddr_unaligned = dma_alloc_coherent(ab->dev, ring->size,
  218. &ring->paddr_unaligned,
  219. GFP_KERNEL);
  220. if (!ring->vaddr_unaligned)
  221. return -ENOMEM;
  222. ring->vaddr = PTR_ALIGN(ring->vaddr_unaligned, HAL_RING_BASE_ALIGN);
  223. ring->paddr = ring->paddr_unaligned + ((unsigned long)ring->vaddr -
  224. (unsigned long)ring->vaddr_unaligned);
  225. params.ring_base_vaddr = ring->vaddr;
  226. params.ring_base_paddr = ring->paddr;
  227. params.num_entries = num_entries;
  228. ath11k_dp_srng_msi_setup(ab, &params, type, ring_num + mac_id);
  229. switch (type) {
  230. case HAL_REO_DST:
  231. params.intr_batch_cntr_thres_entries =
  232. HAL_SRNG_INT_BATCH_THRESHOLD_RX;
  233. params.intr_timer_thres_us = HAL_SRNG_INT_TIMER_THRESHOLD_RX;
  234. break;
  235. case HAL_RXDMA_BUF:
  236. case HAL_RXDMA_MONITOR_BUF:
  237. case HAL_RXDMA_MONITOR_STATUS:
  238. params.low_threshold = num_entries >> 3;
  239. params.flags |= HAL_SRNG_FLAGS_LOW_THRESH_INTR_EN;
  240. params.intr_batch_cntr_thres_entries = 0;
  241. params.intr_timer_thres_us = HAL_SRNG_INT_TIMER_THRESHOLD_RX;
  242. break;
  243. case HAL_WBM2SW_RELEASE:
  244. if (ring_num < 3) {
  245. params.intr_batch_cntr_thres_entries =
  246. HAL_SRNG_INT_BATCH_THRESHOLD_TX;
  247. params.intr_timer_thres_us =
  248. HAL_SRNG_INT_TIMER_THRESHOLD_TX;
  249. break;
  250. }
  251. /* follow through when ring_num >= 3 */
  252. fallthrough;
  253. case HAL_REO_EXCEPTION:
  254. case HAL_REO_REINJECT:
  255. case HAL_REO_CMD:
  256. case HAL_REO_STATUS:
  257. case HAL_TCL_DATA:
  258. case HAL_TCL_CMD:
  259. case HAL_TCL_STATUS:
  260. case HAL_WBM_IDLE_LINK:
  261. case HAL_SW2WBM_RELEASE:
  262. case HAL_RXDMA_DST:
  263. case HAL_RXDMA_MONITOR_DST:
  264. case HAL_RXDMA_MONITOR_DESC:
  265. params.intr_batch_cntr_thres_entries =
  266. HAL_SRNG_INT_BATCH_THRESHOLD_OTHER;
  267. params.intr_timer_thres_us = HAL_SRNG_INT_TIMER_THRESHOLD_OTHER;
  268. break;
  269. case HAL_RXDMA_DIR_BUF:
  270. break;
  271. default:
  272. ath11k_warn(ab, "Not a valid ring type in dp :%d\n", type);
  273. return -EINVAL;
  274. }
  275. if (cached) {
  276. params.flags |= HAL_SRNG_FLAGS_CACHED;
  277. ring->cached = 1;
  278. }
  279. ret = ath11k_hal_srng_setup(ab, type, ring_num, mac_id, &params);
  280. if (ret < 0) {
  281. ath11k_warn(ab, "failed to setup srng: %d ring_id %d\n",
  282. ret, ring_num);
  283. return ret;
  284. }
  285. ring->ring_id = ret;
  286. return 0;
  287. }
  288. void ath11k_dp_stop_shadow_timers(struct ath11k_base *ab)
  289. {
  290. int i;
  291. if (!ab->hw_params.supports_shadow_regs)
  292. return;
  293. for (i = 0; i < ab->hw_params.max_tx_ring; i++)
  294. ath11k_dp_shadow_stop_timer(ab, &ab->dp.tx_ring_timer[i]);
  295. ath11k_dp_shadow_stop_timer(ab, &ab->dp.reo_cmd_timer);
  296. }
  297. static void ath11k_dp_srng_common_cleanup(struct ath11k_base *ab)
  298. {
  299. struct ath11k_dp *dp = &ab->dp;
  300. int i;
  301. ath11k_dp_stop_shadow_timers(ab);
  302. ath11k_dp_srng_cleanup(ab, &dp->wbm_desc_rel_ring);
  303. ath11k_dp_srng_cleanup(ab, &dp->tcl_cmd_ring);
  304. ath11k_dp_srng_cleanup(ab, &dp->tcl_status_ring);
  305. for (i = 0; i < ab->hw_params.max_tx_ring; i++) {
  306. ath11k_dp_srng_cleanup(ab, &dp->tx_ring[i].tcl_data_ring);
  307. ath11k_dp_srng_cleanup(ab, &dp->tx_ring[i].tcl_comp_ring);
  308. }
  309. ath11k_dp_srng_cleanup(ab, &dp->reo_reinject_ring);
  310. ath11k_dp_srng_cleanup(ab, &dp->rx_rel_ring);
  311. ath11k_dp_srng_cleanup(ab, &dp->reo_except_ring);
  312. ath11k_dp_srng_cleanup(ab, &dp->reo_cmd_ring);
  313. ath11k_dp_srng_cleanup(ab, &dp->reo_status_ring);
  314. }
  315. static int ath11k_dp_srng_common_setup(struct ath11k_base *ab)
  316. {
  317. struct ath11k_dp *dp = &ab->dp;
  318. struct hal_srng *srng;
  319. int i, ret;
  320. u8 tcl_num, wbm_num;
  321. ret = ath11k_dp_srng_setup(ab, &dp->wbm_desc_rel_ring,
  322. HAL_SW2WBM_RELEASE, 0, 0,
  323. DP_WBM_RELEASE_RING_SIZE);
  324. if (ret) {
  325. ath11k_warn(ab, "failed to set up wbm2sw_release ring :%d\n",
  326. ret);
  327. goto err;
  328. }
  329. ret = ath11k_dp_srng_setup(ab, &dp->tcl_cmd_ring, HAL_TCL_CMD, 0, 0,
  330. DP_TCL_CMD_RING_SIZE);
  331. if (ret) {
  332. ath11k_warn(ab, "failed to set up tcl_cmd ring :%d\n", ret);
  333. goto err;
  334. }
  335. ret = ath11k_dp_srng_setup(ab, &dp->tcl_status_ring, HAL_TCL_STATUS,
  336. 0, 0, DP_TCL_STATUS_RING_SIZE);
  337. if (ret) {
  338. ath11k_warn(ab, "failed to set up tcl_status ring :%d\n", ret);
  339. goto err;
  340. }
  341. for (i = 0; i < ab->hw_params.max_tx_ring; i++) {
  342. tcl_num = ab->hw_params.hal_params->tcl2wbm_rbm_map[i].tcl_ring_num;
  343. wbm_num = ab->hw_params.hal_params->tcl2wbm_rbm_map[i].wbm_ring_num;
  344. ret = ath11k_dp_srng_setup(ab, &dp->tx_ring[i].tcl_data_ring,
  345. HAL_TCL_DATA, tcl_num, 0,
  346. ab->hw_params.tx_ring_size);
  347. if (ret) {
  348. ath11k_warn(ab, "failed to set up tcl_data ring (%d) :%d\n",
  349. i, ret);
  350. goto err;
  351. }
  352. ret = ath11k_dp_srng_setup(ab, &dp->tx_ring[i].tcl_comp_ring,
  353. HAL_WBM2SW_RELEASE, wbm_num, 0,
  354. DP_TX_COMP_RING_SIZE);
  355. if (ret) {
  356. ath11k_warn(ab, "failed to set up tcl_comp ring (%d) :%d\n",
  357. i, ret);
  358. goto err;
  359. }
  360. srng = &ab->hal.srng_list[dp->tx_ring[i].tcl_data_ring.ring_id];
  361. ath11k_hal_tx_init_data_ring(ab, srng);
  362. ath11k_dp_shadow_init_timer(ab, &dp->tx_ring_timer[i],
  363. ATH11K_SHADOW_DP_TIMER_INTERVAL,
  364. dp->tx_ring[i].tcl_data_ring.ring_id);
  365. }
  366. ret = ath11k_dp_srng_setup(ab, &dp->reo_reinject_ring, HAL_REO_REINJECT,
  367. 0, 0, DP_REO_REINJECT_RING_SIZE);
  368. if (ret) {
  369. ath11k_warn(ab, "failed to set up reo_reinject ring :%d\n",
  370. ret);
  371. goto err;
  372. }
  373. ret = ath11k_dp_srng_setup(ab, &dp->rx_rel_ring, HAL_WBM2SW_RELEASE,
  374. DP_RX_RELEASE_RING_NUM, 0, DP_RX_RELEASE_RING_SIZE);
  375. if (ret) {
  376. ath11k_warn(ab, "failed to set up rx_rel ring :%d\n", ret);
  377. goto err;
  378. }
  379. ret = ath11k_dp_srng_setup(ab, &dp->reo_except_ring, HAL_REO_EXCEPTION,
  380. 0, 0, DP_REO_EXCEPTION_RING_SIZE);
  381. if (ret) {
  382. ath11k_warn(ab, "failed to set up reo_exception ring :%d\n",
  383. ret);
  384. goto err;
  385. }
  386. ret = ath11k_dp_srng_setup(ab, &dp->reo_cmd_ring, HAL_REO_CMD,
  387. 0, 0, DP_REO_CMD_RING_SIZE);
  388. if (ret) {
  389. ath11k_warn(ab, "failed to set up reo_cmd ring :%d\n", ret);
  390. goto err;
  391. }
  392. srng = &ab->hal.srng_list[dp->reo_cmd_ring.ring_id];
  393. ath11k_hal_reo_init_cmd_ring(ab, srng);
  394. ath11k_dp_shadow_init_timer(ab, &dp->reo_cmd_timer,
  395. ATH11K_SHADOW_CTRL_TIMER_INTERVAL,
  396. dp->reo_cmd_ring.ring_id);
  397. ret = ath11k_dp_srng_setup(ab, &dp->reo_status_ring, HAL_REO_STATUS,
  398. 0, 0, DP_REO_STATUS_RING_SIZE);
  399. if (ret) {
  400. ath11k_warn(ab, "failed to set up reo_status ring :%d\n", ret);
  401. goto err;
  402. }
  403. /* When hash based routing of rx packet is enabled, 32 entries to map
  404. * the hash values to the ring will be configured.
  405. */
  406. ab->hw_params.hw_ops->reo_setup(ab);
  407. return 0;
  408. err:
  409. ath11k_dp_srng_common_cleanup(ab);
  410. return ret;
  411. }
  412. static void ath11k_dp_scatter_idle_link_desc_cleanup(struct ath11k_base *ab)
  413. {
  414. struct ath11k_dp *dp = &ab->dp;
  415. struct hal_wbm_idle_scatter_list *slist = dp->scatter_list;
  416. int i;
  417. for (i = 0; i < DP_IDLE_SCATTER_BUFS_MAX; i++) {
  418. if (!slist[i].vaddr)
  419. continue;
  420. dma_free_coherent(ab->dev, HAL_WBM_IDLE_SCATTER_BUF_SIZE_MAX,
  421. slist[i].vaddr, slist[i].paddr);
  422. slist[i].vaddr = NULL;
  423. }
  424. }
  425. static int ath11k_dp_scatter_idle_link_desc_setup(struct ath11k_base *ab,
  426. int size,
  427. u32 n_link_desc_bank,
  428. u32 n_link_desc,
  429. u32 last_bank_sz)
  430. {
  431. struct ath11k_dp *dp = &ab->dp;
  432. struct dp_link_desc_bank *link_desc_banks = dp->link_desc_banks;
  433. struct hal_wbm_idle_scatter_list *slist = dp->scatter_list;
  434. u32 n_entries_per_buf;
  435. int num_scatter_buf, scatter_idx;
  436. struct hal_wbm_link_desc *scatter_buf;
  437. int align_bytes, n_entries;
  438. dma_addr_t paddr;
  439. int rem_entries;
  440. int i;
  441. int ret = 0;
  442. u32 end_offset;
  443. n_entries_per_buf = HAL_WBM_IDLE_SCATTER_BUF_SIZE /
  444. ath11k_hal_srng_get_entrysize(ab, HAL_WBM_IDLE_LINK);
  445. num_scatter_buf = DIV_ROUND_UP(size, HAL_WBM_IDLE_SCATTER_BUF_SIZE);
  446. if (num_scatter_buf > DP_IDLE_SCATTER_BUFS_MAX)
  447. return -EINVAL;
  448. for (i = 0; i < num_scatter_buf; i++) {
  449. slist[i].vaddr = dma_alloc_coherent(ab->dev,
  450. HAL_WBM_IDLE_SCATTER_BUF_SIZE_MAX,
  451. &slist[i].paddr, GFP_KERNEL);
  452. if (!slist[i].vaddr) {
  453. ret = -ENOMEM;
  454. goto err;
  455. }
  456. }
  457. scatter_idx = 0;
  458. scatter_buf = slist[scatter_idx].vaddr;
  459. rem_entries = n_entries_per_buf;
  460. for (i = 0; i < n_link_desc_bank; i++) {
  461. align_bytes = link_desc_banks[i].vaddr -
  462. link_desc_banks[i].vaddr_unaligned;
  463. n_entries = (DP_LINK_DESC_ALLOC_SIZE_THRESH - align_bytes) /
  464. HAL_LINK_DESC_SIZE;
  465. paddr = link_desc_banks[i].paddr;
  466. while (n_entries) {
  467. ath11k_hal_set_link_desc_addr(scatter_buf, i, paddr);
  468. n_entries--;
  469. paddr += HAL_LINK_DESC_SIZE;
  470. if (rem_entries) {
  471. rem_entries--;
  472. scatter_buf++;
  473. continue;
  474. }
  475. rem_entries = n_entries_per_buf;
  476. scatter_idx++;
  477. scatter_buf = slist[scatter_idx].vaddr;
  478. }
  479. }
  480. end_offset = (scatter_buf - slist[scatter_idx].vaddr) *
  481. sizeof(struct hal_wbm_link_desc);
  482. ath11k_hal_setup_link_idle_list(ab, slist, num_scatter_buf,
  483. n_link_desc, end_offset);
  484. return 0;
  485. err:
  486. ath11k_dp_scatter_idle_link_desc_cleanup(ab);
  487. return ret;
  488. }
  489. static void
  490. ath11k_dp_link_desc_bank_free(struct ath11k_base *ab,
  491. struct dp_link_desc_bank *link_desc_banks)
  492. {
  493. int i;
  494. for (i = 0; i < DP_LINK_DESC_BANKS_MAX; i++) {
  495. if (link_desc_banks[i].vaddr_unaligned) {
  496. dma_free_coherent(ab->dev,
  497. link_desc_banks[i].size,
  498. link_desc_banks[i].vaddr_unaligned,
  499. link_desc_banks[i].paddr_unaligned);
  500. link_desc_banks[i].vaddr_unaligned = NULL;
  501. }
  502. }
  503. }
  504. static int ath11k_dp_link_desc_bank_alloc(struct ath11k_base *ab,
  505. struct dp_link_desc_bank *desc_bank,
  506. int n_link_desc_bank,
  507. int last_bank_sz)
  508. {
  509. struct ath11k_dp *dp = &ab->dp;
  510. int i;
  511. int ret = 0;
  512. int desc_sz = DP_LINK_DESC_ALLOC_SIZE_THRESH;
  513. for (i = 0; i < n_link_desc_bank; i++) {
  514. if (i == (n_link_desc_bank - 1) && last_bank_sz)
  515. desc_sz = last_bank_sz;
  516. desc_bank[i].vaddr_unaligned =
  517. dma_alloc_coherent(ab->dev, desc_sz,
  518. &desc_bank[i].paddr_unaligned,
  519. GFP_KERNEL);
  520. if (!desc_bank[i].vaddr_unaligned) {
  521. ret = -ENOMEM;
  522. goto err;
  523. }
  524. desc_bank[i].vaddr = PTR_ALIGN(desc_bank[i].vaddr_unaligned,
  525. HAL_LINK_DESC_ALIGN);
  526. desc_bank[i].paddr = desc_bank[i].paddr_unaligned +
  527. ((unsigned long)desc_bank[i].vaddr -
  528. (unsigned long)desc_bank[i].vaddr_unaligned);
  529. desc_bank[i].size = desc_sz;
  530. }
  531. return 0;
  532. err:
  533. ath11k_dp_link_desc_bank_free(ab, dp->link_desc_banks);
  534. return ret;
  535. }
  536. void ath11k_dp_link_desc_cleanup(struct ath11k_base *ab,
  537. struct dp_link_desc_bank *desc_bank,
  538. u32 ring_type, struct dp_srng *ring)
  539. {
  540. ath11k_dp_link_desc_bank_free(ab, desc_bank);
  541. if (ring_type != HAL_RXDMA_MONITOR_DESC) {
  542. ath11k_dp_srng_cleanup(ab, ring);
  543. ath11k_dp_scatter_idle_link_desc_cleanup(ab);
  544. }
  545. }
  546. static int ath11k_wbm_idle_ring_setup(struct ath11k_base *ab, u32 *n_link_desc)
  547. {
  548. struct ath11k_dp *dp = &ab->dp;
  549. u32 n_mpdu_link_desc, n_mpdu_queue_desc;
  550. u32 n_tx_msdu_link_desc, n_rx_msdu_link_desc;
  551. int ret = 0;
  552. n_mpdu_link_desc = (DP_NUM_TIDS_MAX * DP_AVG_MPDUS_PER_TID_MAX) /
  553. HAL_NUM_MPDUS_PER_LINK_DESC;
  554. n_mpdu_queue_desc = n_mpdu_link_desc /
  555. HAL_NUM_MPDU_LINKS_PER_QUEUE_DESC;
  556. n_tx_msdu_link_desc = (DP_NUM_TIDS_MAX * DP_AVG_FLOWS_PER_TID *
  557. DP_AVG_MSDUS_PER_FLOW) /
  558. HAL_NUM_TX_MSDUS_PER_LINK_DESC;
  559. n_rx_msdu_link_desc = (DP_NUM_TIDS_MAX * DP_AVG_MPDUS_PER_TID_MAX *
  560. DP_AVG_MSDUS_PER_MPDU) /
  561. HAL_NUM_RX_MSDUS_PER_LINK_DESC;
  562. *n_link_desc = n_mpdu_link_desc + n_mpdu_queue_desc +
  563. n_tx_msdu_link_desc + n_rx_msdu_link_desc;
  564. if (*n_link_desc & (*n_link_desc - 1))
  565. *n_link_desc = 1 << fls(*n_link_desc);
  566. ret = ath11k_dp_srng_setup(ab, &dp->wbm_idle_ring,
  567. HAL_WBM_IDLE_LINK, 0, 0, *n_link_desc);
  568. if (ret) {
  569. ath11k_warn(ab, "failed to setup wbm_idle_ring: %d\n", ret);
  570. return ret;
  571. }
  572. return ret;
  573. }
  574. int ath11k_dp_link_desc_setup(struct ath11k_base *ab,
  575. struct dp_link_desc_bank *link_desc_banks,
  576. u32 ring_type, struct hal_srng *srng,
  577. u32 n_link_desc)
  578. {
  579. u32 tot_mem_sz;
  580. u32 n_link_desc_bank, last_bank_sz;
  581. u32 entry_sz, align_bytes, n_entries;
  582. u32 paddr;
  583. u32 *desc;
  584. int i, ret;
  585. tot_mem_sz = n_link_desc * HAL_LINK_DESC_SIZE;
  586. tot_mem_sz += HAL_LINK_DESC_ALIGN;
  587. if (tot_mem_sz <= DP_LINK_DESC_ALLOC_SIZE_THRESH) {
  588. n_link_desc_bank = 1;
  589. last_bank_sz = tot_mem_sz;
  590. } else {
  591. n_link_desc_bank = tot_mem_sz /
  592. (DP_LINK_DESC_ALLOC_SIZE_THRESH -
  593. HAL_LINK_DESC_ALIGN);
  594. last_bank_sz = tot_mem_sz %
  595. (DP_LINK_DESC_ALLOC_SIZE_THRESH -
  596. HAL_LINK_DESC_ALIGN);
  597. if (last_bank_sz)
  598. n_link_desc_bank += 1;
  599. }
  600. if (n_link_desc_bank > DP_LINK_DESC_BANKS_MAX)
  601. return -EINVAL;
  602. ret = ath11k_dp_link_desc_bank_alloc(ab, link_desc_banks,
  603. n_link_desc_bank, last_bank_sz);
  604. if (ret)
  605. return ret;
  606. /* Setup link desc idle list for HW internal usage */
  607. entry_sz = ath11k_hal_srng_get_entrysize(ab, ring_type);
  608. tot_mem_sz = entry_sz * n_link_desc;
  609. /* Setup scatter desc list when the total memory requirement is more */
  610. if (tot_mem_sz > DP_LINK_DESC_ALLOC_SIZE_THRESH &&
  611. ring_type != HAL_RXDMA_MONITOR_DESC) {
  612. ret = ath11k_dp_scatter_idle_link_desc_setup(ab, tot_mem_sz,
  613. n_link_desc_bank,
  614. n_link_desc,
  615. last_bank_sz);
  616. if (ret) {
  617. ath11k_warn(ab, "failed to setup scatting idle list descriptor :%d\n",
  618. ret);
  619. goto fail_desc_bank_free;
  620. }
  621. return 0;
  622. }
  623. spin_lock_bh(&srng->lock);
  624. ath11k_hal_srng_access_begin(ab, srng);
  625. for (i = 0; i < n_link_desc_bank; i++) {
  626. align_bytes = link_desc_banks[i].vaddr -
  627. link_desc_banks[i].vaddr_unaligned;
  628. n_entries = (link_desc_banks[i].size - align_bytes) /
  629. HAL_LINK_DESC_SIZE;
  630. paddr = link_desc_banks[i].paddr;
  631. while (n_entries &&
  632. (desc = ath11k_hal_srng_src_get_next_entry(ab, srng))) {
  633. ath11k_hal_set_link_desc_addr((struct hal_wbm_link_desc *)desc,
  634. i, paddr);
  635. n_entries--;
  636. paddr += HAL_LINK_DESC_SIZE;
  637. }
  638. }
  639. ath11k_hal_srng_access_end(ab, srng);
  640. spin_unlock_bh(&srng->lock);
  641. return 0;
  642. fail_desc_bank_free:
  643. ath11k_dp_link_desc_bank_free(ab, link_desc_banks);
  644. return ret;
  645. }
  646. int ath11k_dp_service_srng(struct ath11k_base *ab,
  647. struct ath11k_ext_irq_grp *irq_grp,
  648. int budget)
  649. {
  650. struct napi_struct *napi = &irq_grp->napi;
  651. const struct ath11k_hw_hal_params *hal_params;
  652. int grp_id = irq_grp->grp_id;
  653. int work_done = 0;
  654. int i, j;
  655. int tot_work_done = 0;
  656. for (i = 0; i < ab->hw_params.max_tx_ring; i++) {
  657. if (BIT(ab->hw_params.hal_params->tcl2wbm_rbm_map[i].wbm_ring_num) &
  658. ab->hw_params.ring_mask->tx[grp_id])
  659. ath11k_dp_tx_completion_handler(ab, i);
  660. }
  661. if (ab->hw_params.ring_mask->rx_err[grp_id]) {
  662. work_done = ath11k_dp_process_rx_err(ab, napi, budget);
  663. budget -= work_done;
  664. tot_work_done += work_done;
  665. if (budget <= 0)
  666. goto done;
  667. }
  668. if (ab->hw_params.ring_mask->rx_wbm_rel[grp_id]) {
  669. work_done = ath11k_dp_rx_process_wbm_err(ab,
  670. napi,
  671. budget);
  672. budget -= work_done;
  673. tot_work_done += work_done;
  674. if (budget <= 0)
  675. goto done;
  676. }
  677. if (ab->hw_params.ring_mask->rx[grp_id]) {
  678. i = fls(ab->hw_params.ring_mask->rx[grp_id]) - 1;
  679. work_done = ath11k_dp_process_rx(ab, i, napi,
  680. budget);
  681. budget -= work_done;
  682. tot_work_done += work_done;
  683. if (budget <= 0)
  684. goto done;
  685. }
  686. if (ab->hw_params.ring_mask->rx_mon_status[grp_id]) {
  687. for (i = 0; i < ab->num_radios; i++) {
  688. for (j = 0; j < ab->hw_params.num_rxmda_per_pdev; j++) {
  689. int id = i * ab->hw_params.num_rxmda_per_pdev + j;
  690. if (ab->hw_params.ring_mask->rx_mon_status[grp_id] &
  691. BIT(id)) {
  692. work_done =
  693. ath11k_dp_rx_process_mon_rings(ab,
  694. id,
  695. napi, budget);
  696. budget -= work_done;
  697. tot_work_done += work_done;
  698. if (budget <= 0)
  699. goto done;
  700. }
  701. }
  702. }
  703. }
  704. if (ab->hw_params.ring_mask->reo_status[grp_id])
  705. ath11k_dp_process_reo_status(ab);
  706. for (i = 0; i < ab->num_radios; i++) {
  707. for (j = 0; j < ab->hw_params.num_rxmda_per_pdev; j++) {
  708. int id = i * ab->hw_params.num_rxmda_per_pdev + j;
  709. if (ab->hw_params.ring_mask->rxdma2host[grp_id] & BIT(id)) {
  710. work_done = ath11k_dp_process_rxdma_err(ab, id, budget);
  711. budget -= work_done;
  712. tot_work_done += work_done;
  713. }
  714. if (budget <= 0)
  715. goto done;
  716. if (ab->hw_params.ring_mask->host2rxdma[grp_id] & BIT(id)) {
  717. struct ath11k *ar = ath11k_ab_to_ar(ab, id);
  718. struct ath11k_pdev_dp *dp = &ar->dp;
  719. struct dp_rxdma_ring *rx_ring = &dp->rx_refill_buf_ring;
  720. hal_params = ab->hw_params.hal_params;
  721. ath11k_dp_rxbufs_replenish(ab, id, rx_ring, 0,
  722. hal_params->rx_buf_rbm);
  723. }
  724. }
  725. }
  726. /* TODO: Implement handler for other interrupts */
  727. done:
  728. return tot_work_done;
  729. }
  730. EXPORT_SYMBOL(ath11k_dp_service_srng);
  731. void ath11k_dp_pdev_free(struct ath11k_base *ab)
  732. {
  733. struct ath11k *ar;
  734. int i;
  735. del_timer_sync(&ab->mon_reap_timer);
  736. for (i = 0; i < ab->num_radios; i++) {
  737. ar = ab->pdevs[i].ar;
  738. ath11k_dp_rx_pdev_free(ab, i);
  739. ath11k_debugfs_unregister(ar);
  740. ath11k_dp_rx_pdev_mon_detach(ar);
  741. }
  742. }
  743. void ath11k_dp_pdev_pre_alloc(struct ath11k_base *ab)
  744. {
  745. struct ath11k *ar;
  746. struct ath11k_pdev_dp *dp;
  747. int i;
  748. int j;
  749. for (i = 0; i < ab->num_radios; i++) {
  750. ar = ab->pdevs[i].ar;
  751. dp = &ar->dp;
  752. dp->mac_id = i;
  753. idr_init(&dp->rx_refill_buf_ring.bufs_idr);
  754. spin_lock_init(&dp->rx_refill_buf_ring.idr_lock);
  755. atomic_set(&dp->num_tx_pending, 0);
  756. init_waitqueue_head(&dp->tx_empty_waitq);
  757. for (j = 0; j < ab->hw_params.num_rxmda_per_pdev; j++) {
  758. idr_init(&dp->rx_mon_status_refill_ring[j].bufs_idr);
  759. spin_lock_init(&dp->rx_mon_status_refill_ring[j].idr_lock);
  760. }
  761. idr_init(&dp->rxdma_mon_buf_ring.bufs_idr);
  762. spin_lock_init(&dp->rxdma_mon_buf_ring.idr_lock);
  763. }
  764. }
  765. int ath11k_dp_pdev_alloc(struct ath11k_base *ab)
  766. {
  767. struct ath11k *ar;
  768. int ret;
  769. int i;
  770. /* TODO:Per-pdev rx ring unlike tx ring which is mapped to different AC's */
  771. for (i = 0; i < ab->num_radios; i++) {
  772. ar = ab->pdevs[i].ar;
  773. ret = ath11k_dp_rx_pdev_alloc(ab, i);
  774. if (ret) {
  775. ath11k_warn(ab, "failed to allocate pdev rx for pdev_id :%d\n",
  776. i);
  777. goto err;
  778. }
  779. ret = ath11k_dp_rx_pdev_mon_attach(ar);
  780. if (ret) {
  781. ath11k_warn(ab, "failed to initialize mon pdev %d\n",
  782. i);
  783. goto err;
  784. }
  785. }
  786. return 0;
  787. err:
  788. ath11k_dp_pdev_free(ab);
  789. return ret;
  790. }
  791. int ath11k_dp_htt_connect(struct ath11k_dp *dp)
  792. {
  793. struct ath11k_htc_svc_conn_req conn_req;
  794. struct ath11k_htc_svc_conn_resp conn_resp;
  795. int status;
  796. memset(&conn_req, 0, sizeof(conn_req));
  797. memset(&conn_resp, 0, sizeof(conn_resp));
  798. conn_req.ep_ops.ep_tx_complete = ath11k_dp_htt_htc_tx_complete;
  799. conn_req.ep_ops.ep_rx_complete = ath11k_dp_htt_htc_t2h_msg_handler;
  800. /* connect to control service */
  801. conn_req.service_id = ATH11K_HTC_SVC_ID_HTT_DATA_MSG;
  802. status = ath11k_htc_connect_service(&dp->ab->htc, &conn_req,
  803. &conn_resp);
  804. if (status)
  805. return status;
  806. dp->eid = conn_resp.eid;
  807. return 0;
  808. }
  809. static void ath11k_dp_update_vdev_search(struct ath11k_vif *arvif)
  810. {
  811. /* When v2_map_support is true:for STA mode, enable address
  812. * search index, tcl uses ast_hash value in the descriptor.
  813. * When v2_map_support is false: for STA mode, don't enable
  814. * address search index.
  815. */
  816. switch (arvif->vdev_type) {
  817. case WMI_VDEV_TYPE_STA:
  818. if (arvif->ar->ab->hw_params.htt_peer_map_v2) {
  819. arvif->hal_addr_search_flags = HAL_TX_ADDRX_EN;
  820. arvif->search_type = HAL_TX_ADDR_SEARCH_INDEX;
  821. } else {
  822. arvif->hal_addr_search_flags = HAL_TX_ADDRY_EN;
  823. arvif->search_type = HAL_TX_ADDR_SEARCH_DEFAULT;
  824. }
  825. break;
  826. case WMI_VDEV_TYPE_AP:
  827. case WMI_VDEV_TYPE_IBSS:
  828. arvif->hal_addr_search_flags = HAL_TX_ADDRX_EN;
  829. arvif->search_type = HAL_TX_ADDR_SEARCH_DEFAULT;
  830. break;
  831. case WMI_VDEV_TYPE_MONITOR:
  832. default:
  833. return;
  834. }
  835. }
  836. void ath11k_dp_vdev_tx_attach(struct ath11k *ar, struct ath11k_vif *arvif)
  837. {
  838. arvif->tcl_metadata |= FIELD_PREP(HTT_TCL_META_DATA_TYPE, 1) |
  839. FIELD_PREP(HTT_TCL_META_DATA_VDEV_ID,
  840. arvif->vdev_id) |
  841. FIELD_PREP(HTT_TCL_META_DATA_PDEV_ID,
  842. ar->pdev->pdev_id);
  843. /* set HTT extension valid bit to 0 by default */
  844. arvif->tcl_metadata &= ~HTT_TCL_META_DATA_VALID_HTT;
  845. ath11k_dp_update_vdev_search(arvif);
  846. }
  847. static int ath11k_dp_tx_pending_cleanup(int buf_id, void *skb, void *ctx)
  848. {
  849. struct ath11k_base *ab = (struct ath11k_base *)ctx;
  850. struct sk_buff *msdu = skb;
  851. dma_unmap_single(ab->dev, ATH11K_SKB_CB(msdu)->paddr, msdu->len,
  852. DMA_TO_DEVICE);
  853. dev_kfree_skb_any(msdu);
  854. return 0;
  855. }
  856. void ath11k_dp_free(struct ath11k_base *ab)
  857. {
  858. struct ath11k_dp *dp = &ab->dp;
  859. int i;
  860. ath11k_dp_link_desc_cleanup(ab, dp->link_desc_banks,
  861. HAL_WBM_IDLE_LINK, &dp->wbm_idle_ring);
  862. ath11k_dp_srng_common_cleanup(ab);
  863. ath11k_dp_reo_cmd_list_cleanup(ab);
  864. for (i = 0; i < ab->hw_params.max_tx_ring; i++) {
  865. spin_lock_bh(&dp->tx_ring[i].tx_idr_lock);
  866. idr_for_each(&dp->tx_ring[i].txbuf_idr,
  867. ath11k_dp_tx_pending_cleanup, ab);
  868. idr_destroy(&dp->tx_ring[i].txbuf_idr);
  869. spin_unlock_bh(&dp->tx_ring[i].tx_idr_lock);
  870. kfree(dp->tx_ring[i].tx_status);
  871. }
  872. /* Deinit any SOC level resource */
  873. }
  874. int ath11k_dp_alloc(struct ath11k_base *ab)
  875. {
  876. struct ath11k_dp *dp = &ab->dp;
  877. struct hal_srng *srng = NULL;
  878. size_t size = 0;
  879. u32 n_link_desc = 0;
  880. int ret;
  881. int i;
  882. dp->ab = ab;
  883. INIT_LIST_HEAD(&dp->reo_cmd_list);
  884. INIT_LIST_HEAD(&dp->reo_cmd_cache_flush_list);
  885. INIT_LIST_HEAD(&dp->dp_full_mon_mpdu_list);
  886. spin_lock_init(&dp->reo_cmd_lock);
  887. dp->reo_cmd_cache_flush_count = 0;
  888. ret = ath11k_wbm_idle_ring_setup(ab, &n_link_desc);
  889. if (ret) {
  890. ath11k_warn(ab, "failed to setup wbm_idle_ring: %d\n", ret);
  891. return ret;
  892. }
  893. srng = &ab->hal.srng_list[dp->wbm_idle_ring.ring_id];
  894. ret = ath11k_dp_link_desc_setup(ab, dp->link_desc_banks,
  895. HAL_WBM_IDLE_LINK, srng, n_link_desc);
  896. if (ret) {
  897. ath11k_warn(ab, "failed to setup link desc: %d\n", ret);
  898. return ret;
  899. }
  900. ret = ath11k_dp_srng_common_setup(ab);
  901. if (ret)
  902. goto fail_link_desc_cleanup;
  903. size = sizeof(struct hal_wbm_release_ring) * DP_TX_COMP_RING_SIZE;
  904. for (i = 0; i < ab->hw_params.max_tx_ring; i++) {
  905. idr_init(&dp->tx_ring[i].txbuf_idr);
  906. spin_lock_init(&dp->tx_ring[i].tx_idr_lock);
  907. dp->tx_ring[i].tcl_data_ring_id = i;
  908. dp->tx_ring[i].tx_status_head = 0;
  909. dp->tx_ring[i].tx_status_tail = DP_TX_COMP_RING_SIZE - 1;
  910. dp->tx_ring[i].tx_status = kmalloc(size, GFP_KERNEL);
  911. if (!dp->tx_ring[i].tx_status) {
  912. ret = -ENOMEM;
  913. goto fail_cmn_srng_cleanup;
  914. }
  915. }
  916. for (i = 0; i < HAL_DSCP_TID_MAP_TBL_NUM_ENTRIES_MAX; i++)
  917. ath11k_hal_tx_set_dscp_tid_map(ab, i);
  918. /* Init any SOC level resource for DP */
  919. return 0;
  920. fail_cmn_srng_cleanup:
  921. ath11k_dp_srng_common_cleanup(ab);
  922. fail_link_desc_cleanup:
  923. ath11k_dp_link_desc_cleanup(ab, dp->link_desc_banks,
  924. HAL_WBM_IDLE_LINK, &dp->wbm_idle_ring);
  925. return ret;
  926. }
  927. static void ath11k_dp_shadow_timer_handler(struct timer_list *t)
  928. {
  929. struct ath11k_hp_update_timer *update_timer = from_timer(update_timer,
  930. t, timer);
  931. struct ath11k_base *ab = update_timer->ab;
  932. struct hal_srng *srng = &ab->hal.srng_list[update_timer->ring_id];
  933. spin_lock_bh(&srng->lock);
  934. /* when the timer is fired, the handler checks whether there
  935. * are new TX happened. The handler updates HP only when there
  936. * are no TX operations during the timeout interval, and stop
  937. * the timer. Timer will be started again when TX happens again.
  938. */
  939. if (update_timer->timer_tx_num != update_timer->tx_num) {
  940. update_timer->timer_tx_num = update_timer->tx_num;
  941. mod_timer(&update_timer->timer, jiffies +
  942. msecs_to_jiffies(update_timer->interval));
  943. } else {
  944. update_timer->started = false;
  945. ath11k_hal_srng_shadow_update_hp_tp(ab, srng);
  946. }
  947. spin_unlock_bh(&srng->lock);
  948. }
  949. void ath11k_dp_shadow_start_timer(struct ath11k_base *ab,
  950. struct hal_srng *srng,
  951. struct ath11k_hp_update_timer *update_timer)
  952. {
  953. lockdep_assert_held(&srng->lock);
  954. if (!ab->hw_params.supports_shadow_regs)
  955. return;
  956. update_timer->tx_num++;
  957. if (update_timer->started)
  958. return;
  959. update_timer->started = true;
  960. update_timer->timer_tx_num = update_timer->tx_num;
  961. mod_timer(&update_timer->timer, jiffies +
  962. msecs_to_jiffies(update_timer->interval));
  963. }
  964. void ath11k_dp_shadow_stop_timer(struct ath11k_base *ab,
  965. struct ath11k_hp_update_timer *update_timer)
  966. {
  967. if (!ab->hw_params.supports_shadow_regs)
  968. return;
  969. if (!update_timer->init)
  970. return;
  971. del_timer_sync(&update_timer->timer);
  972. }
  973. void ath11k_dp_shadow_init_timer(struct ath11k_base *ab,
  974. struct ath11k_hp_update_timer *update_timer,
  975. u32 interval, u32 ring_id)
  976. {
  977. if (!ab->hw_params.supports_shadow_regs)
  978. return;
  979. update_timer->tx_num = 0;
  980. update_timer->timer_tx_num = 0;
  981. update_timer->ab = ab;
  982. update_timer->ring_id = ring_id;
  983. update_timer->interval = interval;
  984. update_timer->init = true;
  985. timer_setup(&update_timer->timer,
  986. ath11k_dp_shadow_timer_handler, 0);
  987. }