adm8211.c 54 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Linux device driver for ADMtek ADM8211 (IEEE 802.11b MAC/BBP)
  4. *
  5. * Copyright (c) 2003, Jouni Malinen <[email protected]>
  6. * Copyright (c) 2004-2007, Michael Wu <[email protected]>
  7. * Some parts copyright (c) 2003 by David Young <[email protected]>
  8. * and used with permission.
  9. *
  10. * Much thanks to Infineon-ADMtek for their support of this driver.
  11. */
  12. #include <linux/interrupt.h>
  13. #include <linux/if.h>
  14. #include <linux/skbuff.h>
  15. #include <linux/slab.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/pci.h>
  18. #include <linux/delay.h>
  19. #include <linux/crc32.h>
  20. #include <linux/eeprom_93cx6.h>
  21. #include <linux/module.h>
  22. #include <net/mac80211.h>
  23. #include "adm8211.h"
  24. MODULE_AUTHOR("Michael Wu <[email protected]>");
  25. MODULE_AUTHOR("Jouni Malinen <[email protected]>");
  26. MODULE_DESCRIPTION("Driver for IEEE 802.11b wireless cards based on ADMtek ADM8211");
  27. MODULE_LICENSE("GPL");
  28. static unsigned int tx_ring_size __read_mostly = 16;
  29. static unsigned int rx_ring_size __read_mostly = 16;
  30. module_param(tx_ring_size, uint, 0);
  31. module_param(rx_ring_size, uint, 0);
  32. static const struct pci_device_id adm8211_pci_id_table[] = {
  33. /* ADMtek ADM8211 */
  34. { PCI_DEVICE(0x10B7, 0x6000) }, /* 3Com 3CRSHPW796 */
  35. { PCI_DEVICE(0x1200, 0x8201) }, /* ? */
  36. { PCI_DEVICE(0x1317, 0x8201) }, /* ADM8211A */
  37. { PCI_DEVICE(0x1317, 0x8211) }, /* ADM8211B/C */
  38. { 0 }
  39. };
  40. static struct ieee80211_rate adm8211_rates[] = {
  41. { .bitrate = 10, .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  42. { .bitrate = 20, .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  43. { .bitrate = 55, .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  44. { .bitrate = 110, .flags = IEEE80211_RATE_SHORT_PREAMBLE },
  45. { .bitrate = 220, .flags = IEEE80211_RATE_SHORT_PREAMBLE }, /* XX ?? */
  46. };
  47. static const struct ieee80211_channel adm8211_channels[] = {
  48. { .center_freq = 2412},
  49. { .center_freq = 2417},
  50. { .center_freq = 2422},
  51. { .center_freq = 2427},
  52. { .center_freq = 2432},
  53. { .center_freq = 2437},
  54. { .center_freq = 2442},
  55. { .center_freq = 2447},
  56. { .center_freq = 2452},
  57. { .center_freq = 2457},
  58. { .center_freq = 2462},
  59. { .center_freq = 2467},
  60. { .center_freq = 2472},
  61. { .center_freq = 2484},
  62. };
  63. static void adm8211_eeprom_register_read(struct eeprom_93cx6 *eeprom)
  64. {
  65. struct adm8211_priv *priv = eeprom->data;
  66. u32 reg = ADM8211_CSR_READ(SPR);
  67. eeprom->reg_data_in = reg & ADM8211_SPR_SDI;
  68. eeprom->reg_data_out = reg & ADM8211_SPR_SDO;
  69. eeprom->reg_data_clock = reg & ADM8211_SPR_SCLK;
  70. eeprom->reg_chip_select = reg & ADM8211_SPR_SCS;
  71. }
  72. static void adm8211_eeprom_register_write(struct eeprom_93cx6 *eeprom)
  73. {
  74. struct adm8211_priv *priv = eeprom->data;
  75. u32 reg = 0x4000 | ADM8211_SPR_SRS;
  76. if (eeprom->reg_data_in)
  77. reg |= ADM8211_SPR_SDI;
  78. if (eeprom->reg_data_out)
  79. reg |= ADM8211_SPR_SDO;
  80. if (eeprom->reg_data_clock)
  81. reg |= ADM8211_SPR_SCLK;
  82. if (eeprom->reg_chip_select)
  83. reg |= ADM8211_SPR_SCS;
  84. ADM8211_CSR_WRITE(SPR, reg);
  85. ADM8211_CSR_READ(SPR); /* eeprom_delay */
  86. }
  87. static int adm8211_read_eeprom(struct ieee80211_hw *dev)
  88. {
  89. struct adm8211_priv *priv = dev->priv;
  90. unsigned int words, i;
  91. struct ieee80211_chan_range chan_range;
  92. u16 cr49;
  93. struct eeprom_93cx6 eeprom = {
  94. .data = priv,
  95. .register_read = adm8211_eeprom_register_read,
  96. .register_write = adm8211_eeprom_register_write
  97. };
  98. if (ADM8211_CSR_READ(CSR_TEST0) & ADM8211_CSR_TEST0_EPTYP) {
  99. /* 256 * 16-bit = 512 bytes */
  100. eeprom.width = PCI_EEPROM_WIDTH_93C66;
  101. words = 256;
  102. } else {
  103. /* 64 * 16-bit = 128 bytes */
  104. eeprom.width = PCI_EEPROM_WIDTH_93C46;
  105. words = 64;
  106. }
  107. priv->eeprom_len = words * 2;
  108. priv->eeprom = kmalloc(priv->eeprom_len, GFP_KERNEL);
  109. if (!priv->eeprom)
  110. return -ENOMEM;
  111. eeprom_93cx6_multiread(&eeprom, 0, (__le16 *)priv->eeprom, words);
  112. cr49 = le16_to_cpu(priv->eeprom->cr49);
  113. priv->rf_type = (cr49 >> 3) & 0x7;
  114. switch (priv->rf_type) {
  115. case ADM8211_TYPE_INTERSIL:
  116. case ADM8211_TYPE_RFMD:
  117. case ADM8211_TYPE_MARVEL:
  118. case ADM8211_TYPE_AIROHA:
  119. case ADM8211_TYPE_ADMTEK:
  120. break;
  121. default:
  122. if (priv->pdev->revision < ADM8211_REV_CA)
  123. priv->rf_type = ADM8211_TYPE_RFMD;
  124. else
  125. priv->rf_type = ADM8211_TYPE_AIROHA;
  126. printk(KERN_WARNING "%s (adm8211): Unknown RFtype %d\n",
  127. pci_name(priv->pdev), (cr49 >> 3) & 0x7);
  128. }
  129. priv->bbp_type = cr49 & 0x7;
  130. switch (priv->bbp_type) {
  131. case ADM8211_TYPE_INTERSIL:
  132. case ADM8211_TYPE_RFMD:
  133. case ADM8211_TYPE_MARVEL:
  134. case ADM8211_TYPE_AIROHA:
  135. case ADM8211_TYPE_ADMTEK:
  136. break;
  137. default:
  138. if (priv->pdev->revision < ADM8211_REV_CA)
  139. priv->bbp_type = ADM8211_TYPE_RFMD;
  140. else
  141. priv->bbp_type = ADM8211_TYPE_ADMTEK;
  142. printk(KERN_WARNING "%s (adm8211): Unknown BBPtype: %d\n",
  143. pci_name(priv->pdev), cr49 >> 3);
  144. }
  145. if (priv->eeprom->country_code >= ARRAY_SIZE(cranges)) {
  146. printk(KERN_WARNING "%s (adm8211): Invalid country code (%d)\n",
  147. pci_name(priv->pdev), priv->eeprom->country_code);
  148. chan_range = cranges[2];
  149. } else
  150. chan_range = cranges[priv->eeprom->country_code];
  151. printk(KERN_DEBUG "%s (adm8211): Channel range: %d - %d\n",
  152. pci_name(priv->pdev), (int)chan_range.min, (int)chan_range.max);
  153. BUILD_BUG_ON(sizeof(priv->channels) != sizeof(adm8211_channels));
  154. memcpy(priv->channels, adm8211_channels, sizeof(priv->channels));
  155. priv->band.channels = priv->channels;
  156. priv->band.n_channels = ARRAY_SIZE(adm8211_channels);
  157. priv->band.bitrates = adm8211_rates;
  158. priv->band.n_bitrates = ARRAY_SIZE(adm8211_rates);
  159. for (i = 1; i <= ARRAY_SIZE(adm8211_channels); i++)
  160. if (i < chan_range.min || i > chan_range.max)
  161. priv->channels[i - 1].flags |= IEEE80211_CHAN_DISABLED;
  162. switch (priv->eeprom->specific_bbptype) {
  163. case ADM8211_BBP_RFMD3000:
  164. case ADM8211_BBP_RFMD3002:
  165. case ADM8211_BBP_ADM8011:
  166. priv->specific_bbptype = priv->eeprom->specific_bbptype;
  167. break;
  168. default:
  169. if (priv->pdev->revision < ADM8211_REV_CA)
  170. priv->specific_bbptype = ADM8211_BBP_RFMD3000;
  171. else
  172. priv->specific_bbptype = ADM8211_BBP_ADM8011;
  173. printk(KERN_WARNING "%s (adm8211): Unknown specific BBP: %d\n",
  174. pci_name(priv->pdev), priv->eeprom->specific_bbptype);
  175. }
  176. switch (priv->eeprom->specific_rftype) {
  177. case ADM8211_RFMD2948:
  178. case ADM8211_RFMD2958:
  179. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  180. case ADM8211_MAX2820:
  181. case ADM8211_AL2210L:
  182. priv->transceiver_type = priv->eeprom->specific_rftype;
  183. break;
  184. default:
  185. if (priv->pdev->revision == ADM8211_REV_BA)
  186. priv->transceiver_type = ADM8211_RFMD2958_RF3000_CONTROL_POWER;
  187. else if (priv->pdev->revision == ADM8211_REV_CA)
  188. priv->transceiver_type = ADM8211_AL2210L;
  189. else if (priv->pdev->revision == ADM8211_REV_AB)
  190. priv->transceiver_type = ADM8211_RFMD2948;
  191. printk(KERN_WARNING "%s (adm8211): Unknown transceiver: %d\n",
  192. pci_name(priv->pdev), priv->eeprom->specific_rftype);
  193. break;
  194. }
  195. printk(KERN_DEBUG "%s (adm8211): RFtype=%d BBPtype=%d Specific BBP=%d "
  196. "Transceiver=%d\n", pci_name(priv->pdev), priv->rf_type,
  197. priv->bbp_type, priv->specific_bbptype, priv->transceiver_type);
  198. return 0;
  199. }
  200. static inline void adm8211_write_sram(struct ieee80211_hw *dev,
  201. u32 addr, u32 data)
  202. {
  203. struct adm8211_priv *priv = dev->priv;
  204. ADM8211_CSR_WRITE(WEPCTL, addr | ADM8211_WEPCTL_TABLE_WR |
  205. (priv->pdev->revision < ADM8211_REV_BA ?
  206. 0 : ADM8211_WEPCTL_SEL_WEPTABLE ));
  207. ADM8211_CSR_READ(WEPCTL);
  208. msleep(1);
  209. ADM8211_CSR_WRITE(WESK, data);
  210. ADM8211_CSR_READ(WESK);
  211. msleep(1);
  212. }
  213. static void adm8211_write_sram_bytes(struct ieee80211_hw *dev,
  214. unsigned int addr, u8 *buf,
  215. unsigned int len)
  216. {
  217. struct adm8211_priv *priv = dev->priv;
  218. u32 reg = ADM8211_CSR_READ(WEPCTL);
  219. unsigned int i;
  220. if (priv->pdev->revision < ADM8211_REV_BA) {
  221. for (i = 0; i < len; i += 2) {
  222. u16 val = buf[i] | (buf[i + 1] << 8);
  223. adm8211_write_sram(dev, addr + i / 2, val);
  224. }
  225. } else {
  226. for (i = 0; i < len; i += 4) {
  227. u32 val = (buf[i + 0] << 0 ) | (buf[i + 1] << 8 ) |
  228. (buf[i + 2] << 16) | (buf[i + 3] << 24);
  229. adm8211_write_sram(dev, addr + i / 4, val);
  230. }
  231. }
  232. ADM8211_CSR_WRITE(WEPCTL, reg);
  233. }
  234. static void adm8211_clear_sram(struct ieee80211_hw *dev)
  235. {
  236. struct adm8211_priv *priv = dev->priv;
  237. u32 reg = ADM8211_CSR_READ(WEPCTL);
  238. unsigned int addr;
  239. for (addr = 0; addr < ADM8211_SRAM_SIZE; addr++)
  240. adm8211_write_sram(dev, addr, 0);
  241. ADM8211_CSR_WRITE(WEPCTL, reg);
  242. }
  243. static int adm8211_get_stats(struct ieee80211_hw *dev,
  244. struct ieee80211_low_level_stats *stats)
  245. {
  246. struct adm8211_priv *priv = dev->priv;
  247. memcpy(stats, &priv->stats, sizeof(*stats));
  248. return 0;
  249. }
  250. static void adm8211_interrupt_tci(struct ieee80211_hw *dev)
  251. {
  252. struct adm8211_priv *priv = dev->priv;
  253. unsigned int dirty_tx;
  254. spin_lock(&priv->lock);
  255. for (dirty_tx = priv->dirty_tx; priv->cur_tx - dirty_tx; dirty_tx++) {
  256. unsigned int entry = dirty_tx % priv->tx_ring_size;
  257. u32 status = le32_to_cpu(priv->tx_ring[entry].status);
  258. struct ieee80211_tx_info *txi;
  259. struct adm8211_tx_ring_info *info;
  260. struct sk_buff *skb;
  261. if (status & TDES0_CONTROL_OWN ||
  262. !(status & TDES0_CONTROL_DONE))
  263. break;
  264. info = &priv->tx_buffers[entry];
  265. skb = info->skb;
  266. txi = IEEE80211_SKB_CB(skb);
  267. /* TODO: check TDES0_STATUS_TUF and TDES0_STATUS_TRO */
  268. dma_unmap_single(&priv->pdev->dev, info->mapping,
  269. info->skb->len, DMA_TO_DEVICE);
  270. ieee80211_tx_info_clear_status(txi);
  271. skb_pull(skb, sizeof(struct adm8211_tx_hdr));
  272. memcpy(skb_push(skb, info->hdrlen), skb->cb, info->hdrlen);
  273. if (!(txi->flags & IEEE80211_TX_CTL_NO_ACK) &&
  274. !(status & TDES0_STATUS_ES))
  275. txi->flags |= IEEE80211_TX_STAT_ACK;
  276. ieee80211_tx_status_irqsafe(dev, skb);
  277. info->skb = NULL;
  278. }
  279. if (priv->cur_tx - dirty_tx < priv->tx_ring_size - 2)
  280. ieee80211_wake_queue(dev, 0);
  281. priv->dirty_tx = dirty_tx;
  282. spin_unlock(&priv->lock);
  283. }
  284. static void adm8211_interrupt_rci(struct ieee80211_hw *dev)
  285. {
  286. struct adm8211_priv *priv = dev->priv;
  287. unsigned int entry = priv->cur_rx % priv->rx_ring_size;
  288. u32 status;
  289. unsigned int pktlen;
  290. struct sk_buff *skb, *newskb;
  291. unsigned int limit = priv->rx_ring_size;
  292. u8 rssi, rate;
  293. while (!(priv->rx_ring[entry].status & cpu_to_le32(RDES0_STATUS_OWN))) {
  294. if (!limit--)
  295. break;
  296. status = le32_to_cpu(priv->rx_ring[entry].status);
  297. rate = (status & RDES0_STATUS_RXDR) >> 12;
  298. rssi = le32_to_cpu(priv->rx_ring[entry].length) &
  299. RDES1_STATUS_RSSI;
  300. pktlen = status & RDES0_STATUS_FL;
  301. if (pktlen > RX_PKT_SIZE) {
  302. if (net_ratelimit())
  303. wiphy_debug(dev->wiphy, "frame too long (%d)\n",
  304. pktlen);
  305. pktlen = RX_PKT_SIZE;
  306. }
  307. if (!priv->soft_rx_crc && status & RDES0_STATUS_ES) {
  308. skb = NULL; /* old buffer will be reused */
  309. /* TODO: update RX error stats */
  310. /* TODO: check RDES0_STATUS_CRC*E */
  311. } else if (pktlen < RX_COPY_BREAK) {
  312. skb = dev_alloc_skb(pktlen);
  313. if (skb) {
  314. dma_sync_single_for_cpu(&priv->pdev->dev,
  315. priv->rx_buffers[entry].mapping,
  316. pktlen,
  317. DMA_FROM_DEVICE);
  318. skb_put_data(skb,
  319. skb_tail_pointer(priv->rx_buffers[entry].skb),
  320. pktlen);
  321. dma_sync_single_for_device(&priv->pdev->dev,
  322. priv->rx_buffers[entry].mapping,
  323. RX_PKT_SIZE,
  324. DMA_FROM_DEVICE);
  325. }
  326. } else {
  327. newskb = dev_alloc_skb(RX_PKT_SIZE);
  328. if (newskb) {
  329. skb = priv->rx_buffers[entry].skb;
  330. skb_put(skb, pktlen);
  331. dma_unmap_single(&priv->pdev->dev,
  332. priv->rx_buffers[entry].mapping,
  333. RX_PKT_SIZE, DMA_FROM_DEVICE);
  334. priv->rx_buffers[entry].skb = newskb;
  335. priv->rx_buffers[entry].mapping =
  336. dma_map_single(&priv->pdev->dev,
  337. skb_tail_pointer(newskb),
  338. RX_PKT_SIZE,
  339. DMA_FROM_DEVICE);
  340. if (dma_mapping_error(&priv->pdev->dev,
  341. priv->rx_buffers[entry].mapping)) {
  342. priv->rx_buffers[entry].skb = NULL;
  343. dev_kfree_skb(newskb);
  344. skb = NULL;
  345. /* TODO: update rx dropped stats */
  346. }
  347. } else {
  348. skb = NULL;
  349. /* TODO: update rx dropped stats */
  350. }
  351. priv->rx_ring[entry].buffer1 =
  352. cpu_to_le32(priv->rx_buffers[entry].mapping);
  353. }
  354. priv->rx_ring[entry].status = cpu_to_le32(RDES0_STATUS_OWN |
  355. RDES0_STATUS_SQL);
  356. priv->rx_ring[entry].length =
  357. cpu_to_le32(RX_PKT_SIZE |
  358. (entry == priv->rx_ring_size - 1 ?
  359. RDES1_CONTROL_RER : 0));
  360. if (skb) {
  361. struct ieee80211_rx_status rx_status = {0};
  362. if (priv->pdev->revision < ADM8211_REV_CA)
  363. rx_status.signal = rssi;
  364. else
  365. rx_status.signal = 100 - rssi;
  366. rx_status.rate_idx = rate;
  367. rx_status.freq = adm8211_channels[priv->channel - 1].center_freq;
  368. rx_status.band = NL80211_BAND_2GHZ;
  369. memcpy(IEEE80211_SKB_RXCB(skb), &rx_status, sizeof(rx_status));
  370. ieee80211_rx_irqsafe(dev, skb);
  371. }
  372. entry = (++priv->cur_rx) % priv->rx_ring_size;
  373. }
  374. /* TODO: check LPC and update stats? */
  375. }
  376. static irqreturn_t adm8211_interrupt(int irq, void *dev_id)
  377. {
  378. #define ADM8211_INT(x) \
  379. do { \
  380. if (unlikely(stsr & ADM8211_STSR_ ## x)) \
  381. wiphy_debug(dev->wiphy, "%s\n", #x); \
  382. } while (0)
  383. struct ieee80211_hw *dev = dev_id;
  384. struct adm8211_priv *priv = dev->priv;
  385. u32 stsr = ADM8211_CSR_READ(STSR);
  386. ADM8211_CSR_WRITE(STSR, stsr);
  387. if (stsr == 0xffffffff)
  388. return IRQ_HANDLED;
  389. if (!(stsr & (ADM8211_STSR_NISS | ADM8211_STSR_AISS)))
  390. return IRQ_HANDLED;
  391. if (stsr & ADM8211_STSR_RCI)
  392. adm8211_interrupt_rci(dev);
  393. if (stsr & ADM8211_STSR_TCI)
  394. adm8211_interrupt_tci(dev);
  395. ADM8211_INT(PCF);
  396. ADM8211_INT(BCNTC);
  397. ADM8211_INT(GPINT);
  398. ADM8211_INT(ATIMTC);
  399. ADM8211_INT(TSFTF);
  400. ADM8211_INT(TSCZ);
  401. ADM8211_INT(SQL);
  402. ADM8211_INT(WEPTD);
  403. ADM8211_INT(ATIME);
  404. ADM8211_INT(TEIS);
  405. ADM8211_INT(FBE);
  406. ADM8211_INT(REIS);
  407. ADM8211_INT(GPTT);
  408. ADM8211_INT(RPS);
  409. ADM8211_INT(RDU);
  410. ADM8211_INT(TUF);
  411. ADM8211_INT(TPS);
  412. return IRQ_HANDLED;
  413. #undef ADM8211_INT
  414. }
  415. #define WRITE_SYN(name,v_mask,v_shift,a_mask,a_shift,bits,prewrite,postwrite)\
  416. static void adm8211_rf_write_syn_ ## name (struct ieee80211_hw *dev, \
  417. u16 addr, u32 value) { \
  418. struct adm8211_priv *priv = dev->priv; \
  419. unsigned int i; \
  420. u32 reg, bitbuf; \
  421. \
  422. value &= v_mask; \
  423. addr &= a_mask; \
  424. bitbuf = (value << v_shift) | (addr << a_shift); \
  425. \
  426. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_IF_SELECT_1); \
  427. ADM8211_CSR_READ(SYNRF); \
  428. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_IF_SELECT_0); \
  429. ADM8211_CSR_READ(SYNRF); \
  430. \
  431. if (prewrite) { \
  432. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_WRITE_SYNDATA_0); \
  433. ADM8211_CSR_READ(SYNRF); \
  434. } \
  435. \
  436. for (i = 0; i <= bits; i++) { \
  437. if (bitbuf & (1 << (bits - i))) \
  438. reg = ADM8211_SYNRF_WRITE_SYNDATA_1; \
  439. else \
  440. reg = ADM8211_SYNRF_WRITE_SYNDATA_0; \
  441. \
  442. ADM8211_CSR_WRITE(SYNRF, reg); \
  443. ADM8211_CSR_READ(SYNRF); \
  444. \
  445. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_WRITE_CLOCK_1); \
  446. ADM8211_CSR_READ(SYNRF); \
  447. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_WRITE_CLOCK_0); \
  448. ADM8211_CSR_READ(SYNRF); \
  449. } \
  450. \
  451. if (postwrite == 1) { \
  452. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_IF_SELECT_0); \
  453. ADM8211_CSR_READ(SYNRF); \
  454. } \
  455. if (postwrite == 2) { \
  456. ADM8211_CSR_WRITE(SYNRF, reg | ADM8211_SYNRF_IF_SELECT_1); \
  457. ADM8211_CSR_READ(SYNRF); \
  458. } \
  459. \
  460. ADM8211_CSR_WRITE(SYNRF, 0); \
  461. ADM8211_CSR_READ(SYNRF); \
  462. }
  463. WRITE_SYN(max2820, 0x00FFF, 0, 0x0F, 12, 15, 1, 1)
  464. WRITE_SYN(al2210l, 0xFFFFF, 4, 0x0F, 0, 23, 1, 1)
  465. WRITE_SYN(rfmd2958, 0x3FFFF, 0, 0x1F, 18, 23, 0, 1)
  466. WRITE_SYN(rfmd2948, 0x0FFFF, 4, 0x0F, 0, 21, 0, 2)
  467. #undef WRITE_SYN
  468. static int adm8211_write_bbp(struct ieee80211_hw *dev, u8 addr, u8 data)
  469. {
  470. struct adm8211_priv *priv = dev->priv;
  471. unsigned int timeout;
  472. u32 reg;
  473. timeout = 10;
  474. while (timeout > 0) {
  475. reg = ADM8211_CSR_READ(BBPCTL);
  476. if (!(reg & (ADM8211_BBPCTL_WR | ADM8211_BBPCTL_RD)))
  477. break;
  478. timeout--;
  479. msleep(2);
  480. }
  481. if (timeout == 0) {
  482. wiphy_debug(dev->wiphy,
  483. "adm8211_write_bbp(%d,%d) failed prewrite (reg=0x%08x)\n",
  484. addr, data, reg);
  485. return -ETIMEDOUT;
  486. }
  487. switch (priv->bbp_type) {
  488. case ADM8211_TYPE_INTERSIL:
  489. reg = ADM8211_BBPCTL_MMISEL; /* three wire interface */
  490. break;
  491. case ADM8211_TYPE_RFMD:
  492. reg = (0x20 << 24) | ADM8211_BBPCTL_TXCE | ADM8211_BBPCTL_CCAP |
  493. (0x01 << 18);
  494. break;
  495. case ADM8211_TYPE_ADMTEK:
  496. reg = (0x20 << 24) | ADM8211_BBPCTL_TXCE | ADM8211_BBPCTL_CCAP |
  497. (0x05 << 18);
  498. break;
  499. }
  500. reg |= ADM8211_BBPCTL_WR | (addr << 8) | data;
  501. ADM8211_CSR_WRITE(BBPCTL, reg);
  502. timeout = 10;
  503. while (timeout > 0) {
  504. reg = ADM8211_CSR_READ(BBPCTL);
  505. if (!(reg & ADM8211_BBPCTL_WR))
  506. break;
  507. timeout--;
  508. msleep(2);
  509. }
  510. if (timeout == 0) {
  511. ADM8211_CSR_WRITE(BBPCTL, ADM8211_CSR_READ(BBPCTL) &
  512. ~ADM8211_BBPCTL_WR);
  513. wiphy_debug(dev->wiphy,
  514. "adm8211_write_bbp(%d,%d) failed postwrite (reg=0x%08x)\n",
  515. addr, data, reg);
  516. return -ETIMEDOUT;
  517. }
  518. return 0;
  519. }
  520. static int adm8211_rf_set_channel(struct ieee80211_hw *dev, unsigned int chan)
  521. {
  522. static const u32 adm8211_rfmd2958_reg5[] =
  523. {0x22BD, 0x22D2, 0x22E8, 0x22FE, 0x2314, 0x232A, 0x2340,
  524. 0x2355, 0x236B, 0x2381, 0x2397, 0x23AD, 0x23C2, 0x23F7};
  525. static const u32 adm8211_rfmd2958_reg6[] =
  526. {0x05D17, 0x3A2E8, 0x2E8BA, 0x22E8B, 0x1745D, 0x0BA2E, 0x00000,
  527. 0x345D1, 0x28BA2, 0x1D174, 0x11745, 0x05D17, 0x3A2E8, 0x11745};
  528. struct adm8211_priv *priv = dev->priv;
  529. u8 ant_power = priv->ant_power > 0x3F ?
  530. priv->eeprom->antenna_power[chan - 1] : priv->ant_power;
  531. u8 tx_power = priv->tx_power > 0x3F ?
  532. priv->eeprom->tx_power[chan - 1] : priv->tx_power;
  533. u8 lpf_cutoff = priv->lpf_cutoff == 0xFF ?
  534. priv->eeprom->lpf_cutoff[chan - 1] : priv->lpf_cutoff;
  535. u8 lnags_thresh = priv->lnags_threshold == 0xFF ?
  536. priv->eeprom->lnags_threshold[chan - 1] : priv->lnags_threshold;
  537. u32 reg;
  538. ADM8211_IDLE();
  539. /* Program synthesizer to new channel */
  540. switch (priv->transceiver_type) {
  541. case ADM8211_RFMD2958:
  542. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  543. adm8211_rf_write_syn_rfmd2958(dev, 0x00, 0x04007);
  544. adm8211_rf_write_syn_rfmd2958(dev, 0x02, 0x00033);
  545. adm8211_rf_write_syn_rfmd2958(dev, 0x05,
  546. adm8211_rfmd2958_reg5[chan - 1]);
  547. adm8211_rf_write_syn_rfmd2958(dev, 0x06,
  548. adm8211_rfmd2958_reg6[chan - 1]);
  549. break;
  550. case ADM8211_RFMD2948:
  551. adm8211_rf_write_syn_rfmd2948(dev, SI4126_MAIN_CONF,
  552. SI4126_MAIN_XINDIV2);
  553. adm8211_rf_write_syn_rfmd2948(dev, SI4126_POWERDOWN,
  554. SI4126_POWERDOWN_PDIB |
  555. SI4126_POWERDOWN_PDRB);
  556. adm8211_rf_write_syn_rfmd2948(dev, SI4126_PHASE_DET_GAIN, 0);
  557. adm8211_rf_write_syn_rfmd2948(dev, SI4126_RF2_N_DIV,
  558. (chan == 14 ?
  559. 2110 : (2033 + (chan * 5))));
  560. adm8211_rf_write_syn_rfmd2948(dev, SI4126_IF_N_DIV, 1496);
  561. adm8211_rf_write_syn_rfmd2948(dev, SI4126_RF2_R_DIV, 44);
  562. adm8211_rf_write_syn_rfmd2948(dev, SI4126_IF_R_DIV, 44);
  563. break;
  564. case ADM8211_MAX2820:
  565. adm8211_rf_write_syn_max2820(dev, 0x3,
  566. (chan == 14 ? 0x054 : (0x7 + (chan * 5))));
  567. break;
  568. case ADM8211_AL2210L:
  569. adm8211_rf_write_syn_al2210l(dev, 0x0,
  570. (chan == 14 ? 0x229B4 : (0x22967 + (chan * 5))));
  571. break;
  572. default:
  573. wiphy_debug(dev->wiphy, "unsupported transceiver type %d\n",
  574. priv->transceiver_type);
  575. break;
  576. }
  577. /* write BBP regs */
  578. if (priv->bbp_type == ADM8211_TYPE_RFMD) {
  579. /* SMC 2635W specific? adm8211b doesn't use the 2948 though.. */
  580. /* TODO: remove if SMC 2635W doesn't need this */
  581. if (priv->transceiver_type == ADM8211_RFMD2948) {
  582. reg = ADM8211_CSR_READ(GPIO);
  583. reg &= 0xfffc0000;
  584. reg |= ADM8211_CSR_GPIO_EN0;
  585. if (chan != 14)
  586. reg |= ADM8211_CSR_GPIO_O0;
  587. ADM8211_CSR_WRITE(GPIO, reg);
  588. }
  589. if (priv->transceiver_type == ADM8211_RFMD2958) {
  590. /* set PCNT2 */
  591. adm8211_rf_write_syn_rfmd2958(dev, 0x0B, 0x07100);
  592. /* set PCNT1 P_DESIRED/MID_BIAS */
  593. reg = le16_to_cpu(priv->eeprom->cr49);
  594. reg >>= 13;
  595. reg <<= 15;
  596. reg |= ant_power << 9;
  597. adm8211_rf_write_syn_rfmd2958(dev, 0x0A, reg);
  598. /* set TXRX TX_GAIN */
  599. adm8211_rf_write_syn_rfmd2958(dev, 0x09, 0x00050 |
  600. (priv->pdev->revision < ADM8211_REV_CA ? tx_power : 0));
  601. } else {
  602. reg = ADM8211_CSR_READ(PLCPHD);
  603. reg &= 0xff00ffff;
  604. reg |= tx_power << 18;
  605. ADM8211_CSR_WRITE(PLCPHD, reg);
  606. }
  607. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_SELRF |
  608. ADM8211_SYNRF_PE1 | ADM8211_SYNRF_PHYRST);
  609. ADM8211_CSR_READ(SYNRF);
  610. msleep(30);
  611. /* RF3000 BBP */
  612. if (priv->transceiver_type != ADM8211_RFMD2958)
  613. adm8211_write_bbp(dev, RF3000_TX_VAR_GAIN__TX_LEN_EXT,
  614. tx_power<<2);
  615. adm8211_write_bbp(dev, RF3000_LOW_GAIN_CALIB, lpf_cutoff);
  616. adm8211_write_bbp(dev, RF3000_HIGH_GAIN_CALIB, lnags_thresh);
  617. adm8211_write_bbp(dev, 0x1c, priv->pdev->revision == ADM8211_REV_BA ?
  618. priv->eeprom->cr28 : 0);
  619. adm8211_write_bbp(dev, 0x1d, priv->eeprom->cr29);
  620. ADM8211_CSR_WRITE(SYNRF, 0);
  621. /* Nothing to do for ADMtek BBP */
  622. } else if (priv->bbp_type != ADM8211_TYPE_ADMTEK)
  623. wiphy_debug(dev->wiphy, "unsupported BBP type %d\n",
  624. priv->bbp_type);
  625. ADM8211_RESTORE();
  626. /* update current channel for adhoc (and maybe AP mode) */
  627. reg = ADM8211_CSR_READ(CAP0);
  628. reg &= ~0xF;
  629. reg |= chan;
  630. ADM8211_CSR_WRITE(CAP0, reg);
  631. return 0;
  632. }
  633. static void adm8211_update_mode(struct ieee80211_hw *dev)
  634. {
  635. struct adm8211_priv *priv = dev->priv;
  636. ADM8211_IDLE();
  637. priv->soft_rx_crc = 0;
  638. switch (priv->mode) {
  639. case NL80211_IFTYPE_STATION:
  640. priv->nar &= ~(ADM8211_NAR_PR | ADM8211_NAR_EA);
  641. priv->nar |= ADM8211_NAR_ST | ADM8211_NAR_SR;
  642. break;
  643. case NL80211_IFTYPE_ADHOC:
  644. priv->nar &= ~ADM8211_NAR_PR;
  645. priv->nar |= ADM8211_NAR_EA | ADM8211_NAR_ST | ADM8211_NAR_SR;
  646. /* don't trust the error bits on rev 0x20 and up in adhoc */
  647. if (priv->pdev->revision >= ADM8211_REV_BA)
  648. priv->soft_rx_crc = 1;
  649. break;
  650. case NL80211_IFTYPE_MONITOR:
  651. priv->nar &= ~(ADM8211_NAR_EA | ADM8211_NAR_ST);
  652. priv->nar |= ADM8211_NAR_PR | ADM8211_NAR_SR;
  653. break;
  654. }
  655. ADM8211_RESTORE();
  656. }
  657. static void adm8211_hw_init_syn(struct ieee80211_hw *dev)
  658. {
  659. struct adm8211_priv *priv = dev->priv;
  660. switch (priv->transceiver_type) {
  661. case ADM8211_RFMD2958:
  662. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  663. /* comments taken from ADMtek vendor driver */
  664. /* Reset RF2958 after power on */
  665. adm8211_rf_write_syn_rfmd2958(dev, 0x1F, 0x00000);
  666. /* Initialize RF VCO Core Bias to maximum */
  667. adm8211_rf_write_syn_rfmd2958(dev, 0x0C, 0x3001F);
  668. /* Initialize IF PLL */
  669. adm8211_rf_write_syn_rfmd2958(dev, 0x01, 0x29C03);
  670. /* Initialize IF PLL Coarse Tuning */
  671. adm8211_rf_write_syn_rfmd2958(dev, 0x03, 0x1FF6F);
  672. /* Initialize RF PLL */
  673. adm8211_rf_write_syn_rfmd2958(dev, 0x04, 0x29403);
  674. /* Initialize RF PLL Coarse Tuning */
  675. adm8211_rf_write_syn_rfmd2958(dev, 0x07, 0x1456F);
  676. /* Initialize TX gain and filter BW (R9) */
  677. adm8211_rf_write_syn_rfmd2958(dev, 0x09,
  678. (priv->transceiver_type == ADM8211_RFMD2958 ?
  679. 0x10050 : 0x00050));
  680. /* Initialize CAL register */
  681. adm8211_rf_write_syn_rfmd2958(dev, 0x08, 0x3FFF8);
  682. break;
  683. case ADM8211_MAX2820:
  684. adm8211_rf_write_syn_max2820(dev, 0x1, 0x01E);
  685. adm8211_rf_write_syn_max2820(dev, 0x2, 0x001);
  686. adm8211_rf_write_syn_max2820(dev, 0x3, 0x054);
  687. adm8211_rf_write_syn_max2820(dev, 0x4, 0x310);
  688. adm8211_rf_write_syn_max2820(dev, 0x5, 0x000);
  689. break;
  690. case ADM8211_AL2210L:
  691. adm8211_rf_write_syn_al2210l(dev, 0x0, 0x0196C);
  692. adm8211_rf_write_syn_al2210l(dev, 0x1, 0x007CB);
  693. adm8211_rf_write_syn_al2210l(dev, 0x2, 0x3582F);
  694. adm8211_rf_write_syn_al2210l(dev, 0x3, 0x010A9);
  695. adm8211_rf_write_syn_al2210l(dev, 0x4, 0x77280);
  696. adm8211_rf_write_syn_al2210l(dev, 0x5, 0x45641);
  697. adm8211_rf_write_syn_al2210l(dev, 0x6, 0xEA130);
  698. adm8211_rf_write_syn_al2210l(dev, 0x7, 0x80000);
  699. adm8211_rf_write_syn_al2210l(dev, 0x8, 0x7850F);
  700. adm8211_rf_write_syn_al2210l(dev, 0x9, 0xF900C);
  701. adm8211_rf_write_syn_al2210l(dev, 0xA, 0x00000);
  702. adm8211_rf_write_syn_al2210l(dev, 0xB, 0x00000);
  703. break;
  704. case ADM8211_RFMD2948:
  705. default:
  706. break;
  707. }
  708. }
  709. static int adm8211_hw_init_bbp(struct ieee80211_hw *dev)
  710. {
  711. struct adm8211_priv *priv = dev->priv;
  712. u32 reg;
  713. /* write addresses */
  714. if (priv->bbp_type == ADM8211_TYPE_INTERSIL) {
  715. ADM8211_CSR_WRITE(MMIWA, 0x100E0C0A);
  716. ADM8211_CSR_WRITE(MMIRD0, 0x00007C7E);
  717. ADM8211_CSR_WRITE(MMIRD1, 0x00100000);
  718. } else if (priv->bbp_type == ADM8211_TYPE_RFMD ||
  719. priv->bbp_type == ADM8211_TYPE_ADMTEK) {
  720. /* check specific BBP type */
  721. switch (priv->specific_bbptype) {
  722. case ADM8211_BBP_RFMD3000:
  723. case ADM8211_BBP_RFMD3002:
  724. ADM8211_CSR_WRITE(MMIWA, 0x00009101);
  725. ADM8211_CSR_WRITE(MMIRD0, 0x00000301);
  726. break;
  727. case ADM8211_BBP_ADM8011:
  728. ADM8211_CSR_WRITE(MMIWA, 0x00008903);
  729. ADM8211_CSR_WRITE(MMIRD0, 0x00001716);
  730. reg = ADM8211_CSR_READ(BBPCTL);
  731. reg &= ~ADM8211_BBPCTL_TYPE;
  732. reg |= 0x5 << 18;
  733. ADM8211_CSR_WRITE(BBPCTL, reg);
  734. break;
  735. }
  736. switch (priv->pdev->revision) {
  737. case ADM8211_REV_CA:
  738. if (priv->transceiver_type == ADM8211_RFMD2958 ||
  739. priv->transceiver_type == ADM8211_RFMD2958_RF3000_CONTROL_POWER ||
  740. priv->transceiver_type == ADM8211_RFMD2948)
  741. ADM8211_CSR_WRITE(SYNCTL, 0x1 << 22);
  742. else if (priv->transceiver_type == ADM8211_MAX2820 ||
  743. priv->transceiver_type == ADM8211_AL2210L)
  744. ADM8211_CSR_WRITE(SYNCTL, 0x3 << 22);
  745. break;
  746. case ADM8211_REV_BA:
  747. reg = ADM8211_CSR_READ(MMIRD1);
  748. reg &= 0x0000FFFF;
  749. reg |= 0x7e100000;
  750. ADM8211_CSR_WRITE(MMIRD1, reg);
  751. break;
  752. case ADM8211_REV_AB:
  753. case ADM8211_REV_AF:
  754. default:
  755. ADM8211_CSR_WRITE(MMIRD1, 0x7e100000);
  756. break;
  757. }
  758. /* For RFMD */
  759. ADM8211_CSR_WRITE(MACTEST, 0x800);
  760. }
  761. adm8211_hw_init_syn(dev);
  762. /* Set RF Power control IF pin to PE1+PHYRST# */
  763. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_SELRF |
  764. ADM8211_SYNRF_PE1 | ADM8211_SYNRF_PHYRST);
  765. ADM8211_CSR_READ(SYNRF);
  766. msleep(20);
  767. /* write BBP regs */
  768. if (priv->bbp_type == ADM8211_TYPE_RFMD) {
  769. /* RF3000 BBP */
  770. /* another set:
  771. * 11: c8
  772. * 14: 14
  773. * 15: 50 (chan 1..13; chan 14: d0)
  774. * 1c: 00
  775. * 1d: 84
  776. */
  777. adm8211_write_bbp(dev, RF3000_CCA_CTRL, 0x80);
  778. /* antenna selection: diversity */
  779. adm8211_write_bbp(dev, RF3000_DIVERSITY__RSSI, 0x80);
  780. adm8211_write_bbp(dev, RF3000_TX_VAR_GAIN__TX_LEN_EXT, 0x74);
  781. adm8211_write_bbp(dev, RF3000_LOW_GAIN_CALIB, 0x38);
  782. adm8211_write_bbp(dev, RF3000_HIGH_GAIN_CALIB, 0x40);
  783. if (priv->eeprom->major_version < 2) {
  784. adm8211_write_bbp(dev, 0x1c, 0x00);
  785. adm8211_write_bbp(dev, 0x1d, 0x80);
  786. } else {
  787. if (priv->pdev->revision == ADM8211_REV_BA)
  788. adm8211_write_bbp(dev, 0x1c, priv->eeprom->cr28);
  789. else
  790. adm8211_write_bbp(dev, 0x1c, 0x00);
  791. adm8211_write_bbp(dev, 0x1d, priv->eeprom->cr29);
  792. }
  793. } else if (priv->bbp_type == ADM8211_TYPE_ADMTEK) {
  794. /* reset baseband */
  795. adm8211_write_bbp(dev, 0x00, 0xFF);
  796. /* antenna selection: diversity */
  797. adm8211_write_bbp(dev, 0x07, 0x0A);
  798. /* TODO: find documentation for this */
  799. switch (priv->transceiver_type) {
  800. case ADM8211_RFMD2958:
  801. case ADM8211_RFMD2958_RF3000_CONTROL_POWER:
  802. adm8211_write_bbp(dev, 0x00, 0x00);
  803. adm8211_write_bbp(dev, 0x01, 0x00);
  804. adm8211_write_bbp(dev, 0x02, 0x00);
  805. adm8211_write_bbp(dev, 0x03, 0x00);
  806. adm8211_write_bbp(dev, 0x06, 0x0f);
  807. adm8211_write_bbp(dev, 0x09, 0x00);
  808. adm8211_write_bbp(dev, 0x0a, 0x00);
  809. adm8211_write_bbp(dev, 0x0b, 0x00);
  810. adm8211_write_bbp(dev, 0x0c, 0x00);
  811. adm8211_write_bbp(dev, 0x0f, 0xAA);
  812. adm8211_write_bbp(dev, 0x10, 0x8c);
  813. adm8211_write_bbp(dev, 0x11, 0x43);
  814. adm8211_write_bbp(dev, 0x18, 0x40);
  815. adm8211_write_bbp(dev, 0x20, 0x23);
  816. adm8211_write_bbp(dev, 0x21, 0x02);
  817. adm8211_write_bbp(dev, 0x22, 0x28);
  818. adm8211_write_bbp(dev, 0x23, 0x30);
  819. adm8211_write_bbp(dev, 0x24, 0x2d);
  820. adm8211_write_bbp(dev, 0x28, 0x35);
  821. adm8211_write_bbp(dev, 0x2a, 0x8c);
  822. adm8211_write_bbp(dev, 0x2b, 0x81);
  823. adm8211_write_bbp(dev, 0x2c, 0x44);
  824. adm8211_write_bbp(dev, 0x2d, 0x0A);
  825. adm8211_write_bbp(dev, 0x29, 0x40);
  826. adm8211_write_bbp(dev, 0x60, 0x08);
  827. adm8211_write_bbp(dev, 0x64, 0x01);
  828. break;
  829. case ADM8211_MAX2820:
  830. adm8211_write_bbp(dev, 0x00, 0x00);
  831. adm8211_write_bbp(dev, 0x01, 0x00);
  832. adm8211_write_bbp(dev, 0x02, 0x00);
  833. adm8211_write_bbp(dev, 0x03, 0x00);
  834. adm8211_write_bbp(dev, 0x06, 0x0f);
  835. adm8211_write_bbp(dev, 0x09, 0x05);
  836. adm8211_write_bbp(dev, 0x0a, 0x02);
  837. adm8211_write_bbp(dev, 0x0b, 0x00);
  838. adm8211_write_bbp(dev, 0x0c, 0x0f);
  839. adm8211_write_bbp(dev, 0x0f, 0x55);
  840. adm8211_write_bbp(dev, 0x10, 0x8d);
  841. adm8211_write_bbp(dev, 0x11, 0x43);
  842. adm8211_write_bbp(dev, 0x18, 0x4a);
  843. adm8211_write_bbp(dev, 0x20, 0x20);
  844. adm8211_write_bbp(dev, 0x21, 0x02);
  845. adm8211_write_bbp(dev, 0x22, 0x23);
  846. adm8211_write_bbp(dev, 0x23, 0x30);
  847. adm8211_write_bbp(dev, 0x24, 0x2d);
  848. adm8211_write_bbp(dev, 0x2a, 0x8c);
  849. adm8211_write_bbp(dev, 0x2b, 0x81);
  850. adm8211_write_bbp(dev, 0x2c, 0x44);
  851. adm8211_write_bbp(dev, 0x29, 0x4a);
  852. adm8211_write_bbp(dev, 0x60, 0x2b);
  853. adm8211_write_bbp(dev, 0x64, 0x01);
  854. break;
  855. case ADM8211_AL2210L:
  856. adm8211_write_bbp(dev, 0x00, 0x00);
  857. adm8211_write_bbp(dev, 0x01, 0x00);
  858. adm8211_write_bbp(dev, 0x02, 0x00);
  859. adm8211_write_bbp(dev, 0x03, 0x00);
  860. adm8211_write_bbp(dev, 0x06, 0x0f);
  861. adm8211_write_bbp(dev, 0x07, 0x05);
  862. adm8211_write_bbp(dev, 0x08, 0x03);
  863. adm8211_write_bbp(dev, 0x09, 0x00);
  864. adm8211_write_bbp(dev, 0x0a, 0x00);
  865. adm8211_write_bbp(dev, 0x0b, 0x00);
  866. adm8211_write_bbp(dev, 0x0c, 0x10);
  867. adm8211_write_bbp(dev, 0x0f, 0x55);
  868. adm8211_write_bbp(dev, 0x10, 0x8d);
  869. adm8211_write_bbp(dev, 0x11, 0x43);
  870. adm8211_write_bbp(dev, 0x18, 0x4a);
  871. adm8211_write_bbp(dev, 0x20, 0x20);
  872. adm8211_write_bbp(dev, 0x21, 0x02);
  873. adm8211_write_bbp(dev, 0x22, 0x23);
  874. adm8211_write_bbp(dev, 0x23, 0x30);
  875. adm8211_write_bbp(dev, 0x24, 0x2d);
  876. adm8211_write_bbp(dev, 0x2a, 0xaa);
  877. adm8211_write_bbp(dev, 0x2b, 0x81);
  878. adm8211_write_bbp(dev, 0x2c, 0x44);
  879. adm8211_write_bbp(dev, 0x29, 0xfa);
  880. adm8211_write_bbp(dev, 0x60, 0x2d);
  881. adm8211_write_bbp(dev, 0x64, 0x01);
  882. break;
  883. case ADM8211_RFMD2948:
  884. break;
  885. default:
  886. wiphy_debug(dev->wiphy, "unsupported transceiver %d\n",
  887. priv->transceiver_type);
  888. break;
  889. }
  890. } else
  891. wiphy_debug(dev->wiphy, "unsupported BBP %d\n", priv->bbp_type);
  892. ADM8211_CSR_WRITE(SYNRF, 0);
  893. /* Set RF CAL control source to MAC control */
  894. reg = ADM8211_CSR_READ(SYNCTL);
  895. reg |= ADM8211_SYNCTL_SELCAL;
  896. ADM8211_CSR_WRITE(SYNCTL, reg);
  897. return 0;
  898. }
  899. /* configures hw beacons/probe responses */
  900. static int adm8211_set_rate(struct ieee80211_hw *dev)
  901. {
  902. struct adm8211_priv *priv = dev->priv;
  903. u32 reg;
  904. int i = 0;
  905. u8 rate_buf[12] = {0};
  906. /* write supported rates */
  907. if (priv->pdev->revision != ADM8211_REV_BA) {
  908. rate_buf[0] = ARRAY_SIZE(adm8211_rates);
  909. for (i = 0; i < ARRAY_SIZE(adm8211_rates); i++)
  910. rate_buf[i + 1] = (adm8211_rates[i].bitrate / 5) | 0x80;
  911. } else {
  912. /* workaround for rev BA specific bug */
  913. rate_buf[0] = 0x04;
  914. rate_buf[1] = 0x82;
  915. rate_buf[2] = 0x04;
  916. rate_buf[3] = 0x0b;
  917. rate_buf[4] = 0x16;
  918. }
  919. adm8211_write_sram_bytes(dev, ADM8211_SRAM_SUPP_RATE, rate_buf,
  920. ARRAY_SIZE(adm8211_rates) + 1);
  921. reg = ADM8211_CSR_READ(PLCPHD) & 0x00FFFFFF; /* keep bits 0-23 */
  922. reg |= 1 << 15; /* short preamble */
  923. reg |= 110 << 24;
  924. ADM8211_CSR_WRITE(PLCPHD, reg);
  925. /* MTMLT = 512 TU (max TX MSDU lifetime)
  926. * BCNTSIG = plcp_signal (beacon, probe resp, and atim TX rate)
  927. * SRTYLIM = 224 (short retry limit, TX header value is default) */
  928. ADM8211_CSR_WRITE(TXLMT, (512 << 16) | (110 << 8) | (224 << 0));
  929. return 0;
  930. }
  931. static void adm8211_hw_init(struct ieee80211_hw *dev)
  932. {
  933. struct adm8211_priv *priv = dev->priv;
  934. u32 reg;
  935. u8 cline;
  936. reg = ADM8211_CSR_READ(PAR);
  937. reg |= ADM8211_PAR_MRLE | ADM8211_PAR_MRME;
  938. reg &= ~(ADM8211_PAR_BAR | ADM8211_PAR_CAL);
  939. if (!pci_set_mwi(priv->pdev)) {
  940. reg |= 0x1 << 24;
  941. pci_read_config_byte(priv->pdev, PCI_CACHE_LINE_SIZE, &cline);
  942. switch (cline) {
  943. case 0x8:
  944. reg |= (0x1 << 14);
  945. break;
  946. case 0x10:
  947. reg |= (0x2 << 14);
  948. break;
  949. case 0x20:
  950. reg |= (0x3 << 14);
  951. break;
  952. default:
  953. reg |= (0x0 << 14);
  954. break;
  955. }
  956. }
  957. ADM8211_CSR_WRITE(PAR, reg);
  958. reg = ADM8211_CSR_READ(CSR_TEST1);
  959. reg &= ~(0xF << 28);
  960. reg |= (1 << 28) | (1 << 31);
  961. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  962. /* lose link after 4 lost beacons */
  963. reg = (0x04 << 21) | ADM8211_WCSR_TSFTWE | ADM8211_WCSR_LSOE;
  964. ADM8211_CSR_WRITE(WCSR, reg);
  965. /* Disable APM, enable receive FIFO threshold, and set drain receive
  966. * threshold to store-and-forward */
  967. reg = ADM8211_CSR_READ(CMDR);
  968. reg &= ~(ADM8211_CMDR_APM | ADM8211_CMDR_DRT);
  969. reg |= ADM8211_CMDR_RTE | ADM8211_CMDR_DRT_SF;
  970. ADM8211_CSR_WRITE(CMDR, reg);
  971. adm8211_set_rate(dev);
  972. /* 4-bit values:
  973. * PWR1UP = 8 * 2 ms
  974. * PWR0PAPE = 8 us or 5 us
  975. * PWR1PAPE = 1 us or 3 us
  976. * PWR0TRSW = 5 us
  977. * PWR1TRSW = 12 us
  978. * PWR0PE2 = 13 us
  979. * PWR1PE2 = 1 us
  980. * PWR0TXPE = 8 or 6 */
  981. if (priv->pdev->revision < ADM8211_REV_CA)
  982. ADM8211_CSR_WRITE(TOFS2, 0x8815cd18);
  983. else
  984. ADM8211_CSR_WRITE(TOFS2, 0x8535cd16);
  985. /* Enable store and forward for transmit */
  986. priv->nar = ADM8211_NAR_SF | ADM8211_NAR_PB;
  987. ADM8211_CSR_WRITE(NAR, priv->nar);
  988. /* Reset RF */
  989. ADM8211_CSR_WRITE(SYNRF, ADM8211_SYNRF_RADIO);
  990. ADM8211_CSR_READ(SYNRF);
  991. msleep(10);
  992. ADM8211_CSR_WRITE(SYNRF, 0);
  993. ADM8211_CSR_READ(SYNRF);
  994. msleep(5);
  995. /* Set CFP Max Duration to 0x10 TU */
  996. reg = ADM8211_CSR_READ(CFPP);
  997. reg &= ~(0xffff << 8);
  998. reg |= 0x0010 << 8;
  999. ADM8211_CSR_WRITE(CFPP, reg);
  1000. /* USCNT = 0x16 (number of system clocks, 22 MHz, in 1us
  1001. * TUCNT = 0x3ff - Tu counter 1024 us */
  1002. ADM8211_CSR_WRITE(TOFS0, (0x16 << 24) | 0x3ff);
  1003. /* SLOT=20 us, SIFS=110 cycles of 22 MHz (5 us),
  1004. * DIFS=50 us, EIFS=100 us */
  1005. if (priv->pdev->revision < ADM8211_REV_CA)
  1006. ADM8211_CSR_WRITE(IFST, (20 << 23) | (110 << 15) |
  1007. (50 << 9) | 100);
  1008. else
  1009. ADM8211_CSR_WRITE(IFST, (20 << 23) | (24 << 15) |
  1010. (50 << 9) | 100);
  1011. /* PCNT = 1 (MAC idle time awake/sleep, unit S)
  1012. * RMRD = 2346 * 8 + 1 us (max RX duration) */
  1013. ADM8211_CSR_WRITE(RMD, (1 << 16) | 18769);
  1014. /* MART=65535 us, MIRT=256 us, TSFTOFST=0 us */
  1015. ADM8211_CSR_WRITE(RSPT, 0xffffff00);
  1016. /* Initialize BBP (and SYN) */
  1017. adm8211_hw_init_bbp(dev);
  1018. /* make sure interrupts are off */
  1019. ADM8211_CSR_WRITE(IER, 0);
  1020. /* ACK interrupts */
  1021. ADM8211_CSR_WRITE(STSR, ADM8211_CSR_READ(STSR));
  1022. /* Setup WEP (turns it off for now) */
  1023. reg = ADM8211_CSR_READ(MACTEST);
  1024. reg &= ~(7 << 20);
  1025. ADM8211_CSR_WRITE(MACTEST, reg);
  1026. reg = ADM8211_CSR_READ(WEPCTL);
  1027. reg &= ~ADM8211_WEPCTL_WEPENABLE;
  1028. reg |= ADM8211_WEPCTL_WEPRXBYP;
  1029. ADM8211_CSR_WRITE(WEPCTL, reg);
  1030. /* Clear the missed-packet counter. */
  1031. ADM8211_CSR_READ(LPC);
  1032. }
  1033. static int adm8211_hw_reset(struct ieee80211_hw *dev)
  1034. {
  1035. struct adm8211_priv *priv = dev->priv;
  1036. u32 reg, tmp;
  1037. int timeout = 100;
  1038. /* Power-on issue */
  1039. /* TODO: check if this is necessary */
  1040. ADM8211_CSR_WRITE(FRCTL, 0);
  1041. /* Reset the chip */
  1042. tmp = ADM8211_CSR_READ(PAR);
  1043. ADM8211_CSR_WRITE(PAR, ADM8211_PAR_SWR);
  1044. while ((ADM8211_CSR_READ(PAR) & ADM8211_PAR_SWR) && timeout--)
  1045. msleep(50);
  1046. if (timeout <= 0)
  1047. return -ETIMEDOUT;
  1048. ADM8211_CSR_WRITE(PAR, tmp);
  1049. if (priv->pdev->revision == ADM8211_REV_BA &&
  1050. (priv->transceiver_type == ADM8211_RFMD2958_RF3000_CONTROL_POWER ||
  1051. priv->transceiver_type == ADM8211_RFMD2958)) {
  1052. reg = ADM8211_CSR_READ(CSR_TEST1);
  1053. reg |= (1 << 4) | (1 << 5);
  1054. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  1055. } else if (priv->pdev->revision == ADM8211_REV_CA) {
  1056. reg = ADM8211_CSR_READ(CSR_TEST1);
  1057. reg &= ~((1 << 4) | (1 << 5));
  1058. ADM8211_CSR_WRITE(CSR_TEST1, reg);
  1059. }
  1060. ADM8211_CSR_WRITE(FRCTL, 0);
  1061. reg = ADM8211_CSR_READ(CSR_TEST0);
  1062. reg |= ADM8211_CSR_TEST0_EPRLD; /* EEPROM Recall */
  1063. ADM8211_CSR_WRITE(CSR_TEST0, reg);
  1064. adm8211_clear_sram(dev);
  1065. return 0;
  1066. }
  1067. static u64 adm8211_get_tsft(struct ieee80211_hw *dev,
  1068. struct ieee80211_vif *vif)
  1069. {
  1070. struct adm8211_priv *priv = dev->priv;
  1071. u32 tsftl;
  1072. u64 tsft;
  1073. tsftl = ADM8211_CSR_READ(TSFTL);
  1074. tsft = ADM8211_CSR_READ(TSFTH);
  1075. tsft <<= 32;
  1076. tsft |= tsftl;
  1077. return tsft;
  1078. }
  1079. static void adm8211_set_interval(struct ieee80211_hw *dev,
  1080. unsigned short bi, unsigned short li)
  1081. {
  1082. struct adm8211_priv *priv = dev->priv;
  1083. u32 reg;
  1084. /* BP (beacon interval) = data->beacon_interval
  1085. * LI (listen interval) = data->listen_interval (in beacon intervals) */
  1086. reg = (bi << 16) | li;
  1087. ADM8211_CSR_WRITE(BPLI, reg);
  1088. }
  1089. static void adm8211_set_bssid(struct ieee80211_hw *dev, const u8 *bssid)
  1090. {
  1091. struct adm8211_priv *priv = dev->priv;
  1092. u32 reg;
  1093. ADM8211_CSR_WRITE(BSSID0, le32_to_cpu(*(__le32 *)bssid));
  1094. reg = ADM8211_CSR_READ(ABDA1);
  1095. reg &= 0x0000ffff;
  1096. reg |= (bssid[4] << 16) | (bssid[5] << 24);
  1097. ADM8211_CSR_WRITE(ABDA1, reg);
  1098. }
  1099. static int adm8211_config(struct ieee80211_hw *dev, u32 changed)
  1100. {
  1101. struct adm8211_priv *priv = dev->priv;
  1102. struct ieee80211_conf *conf = &dev->conf;
  1103. int channel =
  1104. ieee80211_frequency_to_channel(conf->chandef.chan->center_freq);
  1105. if (channel != priv->channel) {
  1106. priv->channel = channel;
  1107. adm8211_rf_set_channel(dev, priv->channel);
  1108. }
  1109. return 0;
  1110. }
  1111. static void adm8211_bss_info_changed(struct ieee80211_hw *dev,
  1112. struct ieee80211_vif *vif,
  1113. struct ieee80211_bss_conf *conf,
  1114. u64 changes)
  1115. {
  1116. struct adm8211_priv *priv = dev->priv;
  1117. if (!(changes & BSS_CHANGED_BSSID))
  1118. return;
  1119. if (!ether_addr_equal(conf->bssid, priv->bssid)) {
  1120. adm8211_set_bssid(dev, conf->bssid);
  1121. memcpy(priv->bssid, conf->bssid, ETH_ALEN);
  1122. }
  1123. }
  1124. static u64 adm8211_prepare_multicast(struct ieee80211_hw *hw,
  1125. struct netdev_hw_addr_list *mc_list)
  1126. {
  1127. unsigned int bit_nr;
  1128. u32 mc_filter[2];
  1129. struct netdev_hw_addr *ha;
  1130. mc_filter[1] = mc_filter[0] = 0;
  1131. netdev_hw_addr_list_for_each(ha, mc_list) {
  1132. bit_nr = ether_crc(ETH_ALEN, ha->addr) >> 26;
  1133. bit_nr &= 0x3F;
  1134. mc_filter[bit_nr >> 5] |= 1 << (bit_nr & 31);
  1135. }
  1136. return mc_filter[0] | ((u64)(mc_filter[1]) << 32);
  1137. }
  1138. static void adm8211_configure_filter(struct ieee80211_hw *dev,
  1139. unsigned int changed_flags,
  1140. unsigned int *total_flags,
  1141. u64 multicast)
  1142. {
  1143. static const u8 bcast[ETH_ALEN] = { 0xFF, 0xFF, 0xFF, 0xFF, 0xFF, 0xFF };
  1144. struct adm8211_priv *priv = dev->priv;
  1145. unsigned int new_flags;
  1146. u32 mc_filter[2];
  1147. mc_filter[0] = multicast;
  1148. mc_filter[1] = multicast >> 32;
  1149. new_flags = 0;
  1150. if (*total_flags & FIF_ALLMULTI || multicast == ~(0ULL)) {
  1151. new_flags |= FIF_ALLMULTI;
  1152. priv->nar &= ~ADM8211_NAR_PR;
  1153. priv->nar |= ADM8211_NAR_MM;
  1154. mc_filter[1] = mc_filter[0] = ~0;
  1155. } else {
  1156. priv->nar &= ~(ADM8211_NAR_MM | ADM8211_NAR_PR);
  1157. }
  1158. ADM8211_IDLE_RX();
  1159. ADM8211_CSR_WRITE(MAR0, mc_filter[0]);
  1160. ADM8211_CSR_WRITE(MAR1, mc_filter[1]);
  1161. ADM8211_CSR_READ(NAR);
  1162. if (priv->nar & ADM8211_NAR_PR)
  1163. ieee80211_hw_set(dev, RX_INCLUDES_FCS);
  1164. else
  1165. __clear_bit(IEEE80211_HW_RX_INCLUDES_FCS, dev->flags);
  1166. if (*total_flags & FIF_BCN_PRBRESP_PROMISC)
  1167. adm8211_set_bssid(dev, bcast);
  1168. else
  1169. adm8211_set_bssid(dev, priv->bssid);
  1170. ADM8211_RESTORE();
  1171. *total_flags = new_flags;
  1172. }
  1173. static int adm8211_add_interface(struct ieee80211_hw *dev,
  1174. struct ieee80211_vif *vif)
  1175. {
  1176. struct adm8211_priv *priv = dev->priv;
  1177. if (priv->mode != NL80211_IFTYPE_MONITOR)
  1178. return -EOPNOTSUPP;
  1179. switch (vif->type) {
  1180. case NL80211_IFTYPE_STATION:
  1181. priv->mode = vif->type;
  1182. break;
  1183. default:
  1184. return -EOPNOTSUPP;
  1185. }
  1186. ADM8211_IDLE();
  1187. ADM8211_CSR_WRITE(PAR0, le32_to_cpu(*(__le32 *)vif->addr));
  1188. ADM8211_CSR_WRITE(PAR1, le16_to_cpu(*(__le16 *)(vif->addr + 4)));
  1189. adm8211_update_mode(dev);
  1190. ADM8211_RESTORE();
  1191. return 0;
  1192. }
  1193. static void adm8211_remove_interface(struct ieee80211_hw *dev,
  1194. struct ieee80211_vif *vif)
  1195. {
  1196. struct adm8211_priv *priv = dev->priv;
  1197. priv->mode = NL80211_IFTYPE_MONITOR;
  1198. }
  1199. static int adm8211_init_rings(struct ieee80211_hw *dev)
  1200. {
  1201. struct adm8211_priv *priv = dev->priv;
  1202. struct adm8211_desc *desc = NULL;
  1203. struct adm8211_rx_ring_info *rx_info;
  1204. struct adm8211_tx_ring_info *tx_info;
  1205. unsigned int i;
  1206. for (i = 0; i < priv->rx_ring_size; i++) {
  1207. desc = &priv->rx_ring[i];
  1208. desc->status = 0;
  1209. desc->length = cpu_to_le32(RX_PKT_SIZE);
  1210. priv->rx_buffers[i].skb = NULL;
  1211. }
  1212. /* Mark the end of RX ring; hw returns to base address after this
  1213. * descriptor */
  1214. desc->length |= cpu_to_le32(RDES1_CONTROL_RER);
  1215. for (i = 0; i < priv->rx_ring_size; i++) {
  1216. desc = &priv->rx_ring[i];
  1217. rx_info = &priv->rx_buffers[i];
  1218. rx_info->skb = dev_alloc_skb(RX_PKT_SIZE);
  1219. if (rx_info->skb == NULL)
  1220. break;
  1221. rx_info->mapping = dma_map_single(&priv->pdev->dev,
  1222. skb_tail_pointer(rx_info->skb),
  1223. RX_PKT_SIZE,
  1224. DMA_FROM_DEVICE);
  1225. if (dma_mapping_error(&priv->pdev->dev, rx_info->mapping)) {
  1226. dev_kfree_skb(rx_info->skb);
  1227. rx_info->skb = NULL;
  1228. break;
  1229. }
  1230. desc->buffer1 = cpu_to_le32(rx_info->mapping);
  1231. desc->status = cpu_to_le32(RDES0_STATUS_OWN | RDES0_STATUS_SQL);
  1232. }
  1233. /* Setup TX ring. TX buffers descriptors will be filled in as needed */
  1234. for (i = 0; i < priv->tx_ring_size; i++) {
  1235. desc = &priv->tx_ring[i];
  1236. tx_info = &priv->tx_buffers[i];
  1237. tx_info->skb = NULL;
  1238. tx_info->mapping = 0;
  1239. desc->status = 0;
  1240. }
  1241. desc->length = cpu_to_le32(TDES1_CONTROL_TER);
  1242. priv->cur_rx = priv->cur_tx = priv->dirty_tx = 0;
  1243. ADM8211_CSR_WRITE(RDB, priv->rx_ring_dma);
  1244. ADM8211_CSR_WRITE(TDBD, priv->tx_ring_dma);
  1245. return 0;
  1246. }
  1247. static void adm8211_free_rings(struct ieee80211_hw *dev)
  1248. {
  1249. struct adm8211_priv *priv = dev->priv;
  1250. unsigned int i;
  1251. for (i = 0; i < priv->rx_ring_size; i++) {
  1252. if (!priv->rx_buffers[i].skb)
  1253. continue;
  1254. dma_unmap_single(&priv->pdev->dev,
  1255. priv->rx_buffers[i].mapping, RX_PKT_SIZE,
  1256. DMA_FROM_DEVICE);
  1257. dev_kfree_skb(priv->rx_buffers[i].skb);
  1258. }
  1259. for (i = 0; i < priv->tx_ring_size; i++) {
  1260. if (!priv->tx_buffers[i].skb)
  1261. continue;
  1262. dma_unmap_single(&priv->pdev->dev,
  1263. priv->tx_buffers[i].mapping,
  1264. priv->tx_buffers[i].skb->len, DMA_TO_DEVICE);
  1265. dev_kfree_skb(priv->tx_buffers[i].skb);
  1266. }
  1267. }
  1268. static int adm8211_start(struct ieee80211_hw *dev)
  1269. {
  1270. struct adm8211_priv *priv = dev->priv;
  1271. int retval;
  1272. /* Power up MAC and RF chips */
  1273. retval = adm8211_hw_reset(dev);
  1274. if (retval) {
  1275. wiphy_err(dev->wiphy, "hardware reset failed\n");
  1276. goto fail;
  1277. }
  1278. retval = adm8211_init_rings(dev);
  1279. if (retval) {
  1280. wiphy_err(dev->wiphy, "failed to initialize rings\n");
  1281. goto fail;
  1282. }
  1283. /* Init hardware */
  1284. adm8211_hw_init(dev);
  1285. adm8211_rf_set_channel(dev, priv->channel);
  1286. retval = request_irq(priv->pdev->irq, adm8211_interrupt,
  1287. IRQF_SHARED, "adm8211", dev);
  1288. if (retval) {
  1289. wiphy_err(dev->wiphy, "failed to register IRQ handler\n");
  1290. goto fail;
  1291. }
  1292. ADM8211_CSR_WRITE(IER, ADM8211_IER_NIE | ADM8211_IER_AIE |
  1293. ADM8211_IER_RCIE | ADM8211_IER_TCIE |
  1294. ADM8211_IER_TDUIE | ADM8211_IER_GPTIE);
  1295. priv->mode = NL80211_IFTYPE_MONITOR;
  1296. adm8211_update_mode(dev);
  1297. ADM8211_CSR_WRITE(RDR, 0);
  1298. adm8211_set_interval(dev, 100, 10);
  1299. return 0;
  1300. fail:
  1301. return retval;
  1302. }
  1303. static void adm8211_stop(struct ieee80211_hw *dev)
  1304. {
  1305. struct adm8211_priv *priv = dev->priv;
  1306. priv->mode = NL80211_IFTYPE_UNSPECIFIED;
  1307. priv->nar = 0;
  1308. ADM8211_CSR_WRITE(NAR, 0);
  1309. ADM8211_CSR_WRITE(IER, 0);
  1310. ADM8211_CSR_READ(NAR);
  1311. free_irq(priv->pdev->irq, dev);
  1312. adm8211_free_rings(dev);
  1313. }
  1314. static void adm8211_calc_durations(int *dur, int *plcp, size_t payload_len, int len,
  1315. int plcp_signal, int short_preamble)
  1316. {
  1317. /* Alternative calculation from NetBSD: */
  1318. /* IEEE 802.11b durations for DSSS PHY in microseconds */
  1319. #define IEEE80211_DUR_DS_LONG_PREAMBLE 144
  1320. #define IEEE80211_DUR_DS_SHORT_PREAMBLE 72
  1321. #define IEEE80211_DUR_DS_FAST_PLCPHDR 24
  1322. #define IEEE80211_DUR_DS_SLOW_PLCPHDR 48
  1323. #define IEEE80211_DUR_DS_SLOW_ACK 112
  1324. #define IEEE80211_DUR_DS_FAST_ACK 56
  1325. #define IEEE80211_DUR_DS_SLOW_CTS 112
  1326. #define IEEE80211_DUR_DS_FAST_CTS 56
  1327. #define IEEE80211_DUR_DS_SLOT 20
  1328. #define IEEE80211_DUR_DS_SIFS 10
  1329. int remainder;
  1330. *dur = (80 * (24 + payload_len) + plcp_signal - 1)
  1331. / plcp_signal;
  1332. if (plcp_signal <= PLCP_SIGNAL_2M)
  1333. /* 1-2Mbps WLAN: send ACK/CTS at 1Mbps */
  1334. *dur += 3 * (IEEE80211_DUR_DS_SIFS +
  1335. IEEE80211_DUR_DS_SHORT_PREAMBLE +
  1336. IEEE80211_DUR_DS_FAST_PLCPHDR) +
  1337. IEEE80211_DUR_DS_SLOW_CTS + IEEE80211_DUR_DS_SLOW_ACK;
  1338. else
  1339. /* 5-11Mbps WLAN: send ACK/CTS at 2Mbps */
  1340. *dur += 3 * (IEEE80211_DUR_DS_SIFS +
  1341. IEEE80211_DUR_DS_SHORT_PREAMBLE +
  1342. IEEE80211_DUR_DS_FAST_PLCPHDR) +
  1343. IEEE80211_DUR_DS_FAST_CTS + IEEE80211_DUR_DS_FAST_ACK;
  1344. /* lengthen duration if long preamble */
  1345. if (!short_preamble)
  1346. *dur += 3 * (IEEE80211_DUR_DS_LONG_PREAMBLE -
  1347. IEEE80211_DUR_DS_SHORT_PREAMBLE) +
  1348. 3 * (IEEE80211_DUR_DS_SLOW_PLCPHDR -
  1349. IEEE80211_DUR_DS_FAST_PLCPHDR);
  1350. *plcp = (80 * len) / plcp_signal;
  1351. remainder = (80 * len) % plcp_signal;
  1352. if (plcp_signal == PLCP_SIGNAL_11M &&
  1353. remainder <= 30 && remainder > 0)
  1354. *plcp = (*plcp | 0x8000) + 1;
  1355. else if (remainder)
  1356. (*plcp)++;
  1357. }
  1358. /* Transmit skb w/adm8211_tx_hdr (802.11 header created by hardware) */
  1359. static int adm8211_tx_raw(struct ieee80211_hw *dev, struct sk_buff *skb,
  1360. u16 plcp_signal,
  1361. size_t hdrlen)
  1362. {
  1363. struct adm8211_priv *priv = dev->priv;
  1364. unsigned long flags;
  1365. dma_addr_t mapping;
  1366. unsigned int entry;
  1367. u32 flag;
  1368. mapping = dma_map_single(&priv->pdev->dev, skb->data, skb->len,
  1369. DMA_TO_DEVICE);
  1370. if (dma_mapping_error(&priv->pdev->dev, mapping))
  1371. return -ENOMEM;
  1372. spin_lock_irqsave(&priv->lock, flags);
  1373. if (priv->cur_tx - priv->dirty_tx == priv->tx_ring_size / 2)
  1374. flag = TDES1_CONTROL_IC | TDES1_CONTROL_LS | TDES1_CONTROL_FS;
  1375. else
  1376. flag = TDES1_CONTROL_LS | TDES1_CONTROL_FS;
  1377. if (priv->cur_tx - priv->dirty_tx == priv->tx_ring_size - 2)
  1378. ieee80211_stop_queue(dev, 0);
  1379. entry = priv->cur_tx % priv->tx_ring_size;
  1380. priv->tx_buffers[entry].skb = skb;
  1381. priv->tx_buffers[entry].mapping = mapping;
  1382. priv->tx_buffers[entry].hdrlen = hdrlen;
  1383. priv->tx_ring[entry].buffer1 = cpu_to_le32(mapping);
  1384. if (entry == priv->tx_ring_size - 1)
  1385. flag |= TDES1_CONTROL_TER;
  1386. priv->tx_ring[entry].length = cpu_to_le32(flag | skb->len);
  1387. /* Set TX rate (SIGNAL field in PLCP PPDU format) */
  1388. flag = TDES0_CONTROL_OWN | (plcp_signal << 20) | 8 /* ? */;
  1389. priv->tx_ring[entry].status = cpu_to_le32(flag);
  1390. priv->cur_tx++;
  1391. spin_unlock_irqrestore(&priv->lock, flags);
  1392. /* Trigger transmit poll */
  1393. ADM8211_CSR_WRITE(TDR, 0);
  1394. return 0;
  1395. }
  1396. /* Put adm8211_tx_hdr on skb and transmit */
  1397. static void adm8211_tx(struct ieee80211_hw *dev,
  1398. struct ieee80211_tx_control *control,
  1399. struct sk_buff *skb)
  1400. {
  1401. struct adm8211_tx_hdr *txhdr;
  1402. size_t payload_len, hdrlen;
  1403. int plcp, dur, len, plcp_signal, short_preamble;
  1404. struct ieee80211_hdr *hdr;
  1405. struct ieee80211_tx_info *info = IEEE80211_SKB_CB(skb);
  1406. struct ieee80211_rate *txrate = ieee80211_get_tx_rate(dev, info);
  1407. u8 rc_flags;
  1408. rc_flags = info->control.rates[0].flags;
  1409. short_preamble = !!(rc_flags & IEEE80211_TX_RC_USE_SHORT_PREAMBLE);
  1410. plcp_signal = txrate->bitrate;
  1411. hdr = (struct ieee80211_hdr *)skb->data;
  1412. hdrlen = ieee80211_hdrlen(hdr->frame_control);
  1413. memcpy(skb->cb, skb->data, hdrlen);
  1414. hdr = (struct ieee80211_hdr *)skb->cb;
  1415. skb_pull(skb, hdrlen);
  1416. payload_len = skb->len;
  1417. txhdr = skb_push(skb, sizeof(*txhdr));
  1418. memset(txhdr, 0, sizeof(*txhdr));
  1419. memcpy(txhdr->da, ieee80211_get_DA(hdr), ETH_ALEN);
  1420. txhdr->signal = plcp_signal;
  1421. txhdr->frame_body_size = cpu_to_le16(payload_len);
  1422. txhdr->frame_control = hdr->frame_control;
  1423. len = hdrlen + payload_len + FCS_LEN;
  1424. txhdr->frag = cpu_to_le16(0x0FFF);
  1425. adm8211_calc_durations(&dur, &plcp, payload_len,
  1426. len, plcp_signal, short_preamble);
  1427. txhdr->plcp_frag_head_len = cpu_to_le16(plcp);
  1428. txhdr->plcp_frag_tail_len = cpu_to_le16(plcp);
  1429. txhdr->dur_frag_head = cpu_to_le16(dur);
  1430. txhdr->dur_frag_tail = cpu_to_le16(dur);
  1431. txhdr->header_control = cpu_to_le16(ADM8211_TXHDRCTL_ENABLE_EXTEND_HEADER);
  1432. if (short_preamble)
  1433. txhdr->header_control |= cpu_to_le16(ADM8211_TXHDRCTL_SHORT_PREAMBLE);
  1434. if (rc_flags & IEEE80211_TX_RC_USE_RTS_CTS)
  1435. txhdr->header_control |= cpu_to_le16(ADM8211_TXHDRCTL_ENABLE_RTS);
  1436. txhdr->retry_limit = info->control.rates[0].count;
  1437. if (adm8211_tx_raw(dev, skb, plcp_signal, hdrlen)) {
  1438. /* Drop packet */
  1439. ieee80211_free_txskb(dev, skb);
  1440. }
  1441. }
  1442. static int adm8211_alloc_rings(struct ieee80211_hw *dev)
  1443. {
  1444. struct adm8211_priv *priv = dev->priv;
  1445. unsigned int ring_size;
  1446. priv->rx_buffers = kmalloc(sizeof(*priv->rx_buffers) * priv->rx_ring_size +
  1447. sizeof(*priv->tx_buffers) * priv->tx_ring_size, GFP_KERNEL);
  1448. if (!priv->rx_buffers)
  1449. return -ENOMEM;
  1450. priv->tx_buffers = (void *)priv->rx_buffers +
  1451. sizeof(*priv->rx_buffers) * priv->rx_ring_size;
  1452. /* Allocate TX/RX descriptors */
  1453. ring_size = sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1454. sizeof(struct adm8211_desc) * priv->tx_ring_size;
  1455. priv->rx_ring = dma_alloc_coherent(&priv->pdev->dev, ring_size,
  1456. &priv->rx_ring_dma, GFP_KERNEL);
  1457. if (!priv->rx_ring) {
  1458. kfree(priv->rx_buffers);
  1459. priv->rx_buffers = NULL;
  1460. priv->tx_buffers = NULL;
  1461. return -ENOMEM;
  1462. }
  1463. priv->tx_ring = priv->rx_ring + priv->rx_ring_size;
  1464. priv->tx_ring_dma = priv->rx_ring_dma +
  1465. sizeof(struct adm8211_desc) * priv->rx_ring_size;
  1466. return 0;
  1467. }
  1468. static const struct ieee80211_ops adm8211_ops = {
  1469. .tx = adm8211_tx,
  1470. .start = adm8211_start,
  1471. .stop = adm8211_stop,
  1472. .add_interface = adm8211_add_interface,
  1473. .remove_interface = adm8211_remove_interface,
  1474. .config = adm8211_config,
  1475. .bss_info_changed = adm8211_bss_info_changed,
  1476. .prepare_multicast = adm8211_prepare_multicast,
  1477. .configure_filter = adm8211_configure_filter,
  1478. .get_stats = adm8211_get_stats,
  1479. .get_tsf = adm8211_get_tsft
  1480. };
  1481. static int adm8211_probe(struct pci_dev *pdev,
  1482. const struct pci_device_id *id)
  1483. {
  1484. struct ieee80211_hw *dev;
  1485. struct adm8211_priv *priv;
  1486. unsigned long mem_len;
  1487. unsigned int io_len;
  1488. int err;
  1489. u32 reg;
  1490. u8 perm_addr[ETH_ALEN];
  1491. err = pci_enable_device(pdev);
  1492. if (err) {
  1493. printk(KERN_ERR "%s (adm8211): Cannot enable new PCI device\n",
  1494. pci_name(pdev));
  1495. return err;
  1496. }
  1497. io_len = pci_resource_len(pdev, 0);
  1498. mem_len = pci_resource_len(pdev, 1);
  1499. if (io_len < 256 || mem_len < 1024) {
  1500. printk(KERN_ERR "%s (adm8211): Too short PCI resources\n",
  1501. pci_name(pdev));
  1502. err = -ENOMEM;
  1503. goto err_disable_pdev;
  1504. }
  1505. /* check signature */
  1506. pci_read_config_dword(pdev, 0x80 /* CR32 */, &reg);
  1507. if (reg != ADM8211_SIG1 && reg != ADM8211_SIG2) {
  1508. printk(KERN_ERR "%s (adm8211): Invalid signature (0x%x)\n",
  1509. pci_name(pdev), reg);
  1510. err = -EINVAL;
  1511. goto err_disable_pdev;
  1512. }
  1513. err = pci_request_regions(pdev, "adm8211");
  1514. if (err) {
  1515. printk(KERN_ERR "%s (adm8211): Cannot obtain PCI resources\n",
  1516. pci_name(pdev));
  1517. return err; /* someone else grabbed it? don't disable it */
  1518. }
  1519. err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
  1520. if (err) {
  1521. printk(KERN_ERR "%s (adm8211): No suitable DMA available\n",
  1522. pci_name(pdev));
  1523. goto err_free_reg;
  1524. }
  1525. pci_set_master(pdev);
  1526. dev = ieee80211_alloc_hw(sizeof(*priv), &adm8211_ops);
  1527. if (!dev) {
  1528. printk(KERN_ERR "%s (adm8211): ieee80211 alloc failed\n",
  1529. pci_name(pdev));
  1530. err = -ENOMEM;
  1531. goto err_free_reg;
  1532. }
  1533. priv = dev->priv;
  1534. priv->pdev = pdev;
  1535. spin_lock_init(&priv->lock);
  1536. SET_IEEE80211_DEV(dev, &pdev->dev);
  1537. pci_set_drvdata(pdev, dev);
  1538. priv->map = pci_iomap(pdev, 1, mem_len);
  1539. if (!priv->map)
  1540. priv->map = pci_iomap(pdev, 0, io_len);
  1541. if (!priv->map) {
  1542. printk(KERN_ERR "%s (adm8211): Cannot map device memory\n",
  1543. pci_name(pdev));
  1544. err = -ENOMEM;
  1545. goto err_free_dev;
  1546. }
  1547. priv->rx_ring_size = rx_ring_size;
  1548. priv->tx_ring_size = tx_ring_size;
  1549. err = adm8211_alloc_rings(dev);
  1550. if (err) {
  1551. printk(KERN_ERR "%s (adm8211): Cannot allocate TX/RX ring\n",
  1552. pci_name(pdev));
  1553. goto err_iounmap;
  1554. }
  1555. *(__le32 *)perm_addr = cpu_to_le32(ADM8211_CSR_READ(PAR0));
  1556. *(__le16 *)&perm_addr[4] =
  1557. cpu_to_le16(ADM8211_CSR_READ(PAR1) & 0xFFFF);
  1558. if (!is_valid_ether_addr(perm_addr)) {
  1559. printk(KERN_WARNING "%s (adm8211): Invalid hwaddr in EEPROM!\n",
  1560. pci_name(pdev));
  1561. eth_random_addr(perm_addr);
  1562. }
  1563. SET_IEEE80211_PERM_ADDR(dev, perm_addr);
  1564. dev->extra_tx_headroom = sizeof(struct adm8211_tx_hdr);
  1565. /* dev->flags = RX_INCLUDES_FCS in promisc mode */
  1566. ieee80211_hw_set(dev, SIGNAL_UNSPEC);
  1567. dev->wiphy->interface_modes = BIT(NL80211_IFTYPE_STATION);
  1568. dev->max_signal = 100; /* FIXME: find better value */
  1569. dev->queues = 1; /* ADM8211C supports more, maybe ADM8211B too */
  1570. priv->retry_limit = 3;
  1571. priv->ant_power = 0x40;
  1572. priv->tx_power = 0x40;
  1573. priv->lpf_cutoff = 0xFF;
  1574. priv->lnags_threshold = 0xFF;
  1575. priv->mode = NL80211_IFTYPE_UNSPECIFIED;
  1576. /* Power-on issue. EEPROM won't read correctly without */
  1577. if (pdev->revision >= ADM8211_REV_BA) {
  1578. ADM8211_CSR_WRITE(FRCTL, 0);
  1579. ADM8211_CSR_READ(FRCTL);
  1580. ADM8211_CSR_WRITE(FRCTL, 1);
  1581. ADM8211_CSR_READ(FRCTL);
  1582. msleep(100);
  1583. }
  1584. err = adm8211_read_eeprom(dev);
  1585. if (err) {
  1586. printk(KERN_ERR "%s (adm8211): Can't alloc eeprom buffer\n",
  1587. pci_name(pdev));
  1588. goto err_free_desc;
  1589. }
  1590. priv->channel = 1;
  1591. dev->wiphy->bands[NL80211_BAND_2GHZ] = &priv->band;
  1592. wiphy_ext_feature_set(dev->wiphy, NL80211_EXT_FEATURE_CQM_RSSI_LIST);
  1593. err = ieee80211_register_hw(dev);
  1594. if (err) {
  1595. printk(KERN_ERR "%s (adm8211): Cannot register device\n",
  1596. pci_name(pdev));
  1597. goto err_free_eeprom;
  1598. }
  1599. wiphy_info(dev->wiphy, "hwaddr %pM, Rev 0x%02x\n",
  1600. dev->wiphy->perm_addr, pdev->revision);
  1601. return 0;
  1602. err_free_eeprom:
  1603. kfree(priv->eeprom);
  1604. err_free_desc:
  1605. dma_free_coherent(&pdev->dev,
  1606. sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1607. sizeof(struct adm8211_desc) * priv->tx_ring_size,
  1608. priv->rx_ring, priv->rx_ring_dma);
  1609. kfree(priv->rx_buffers);
  1610. err_iounmap:
  1611. pci_iounmap(pdev, priv->map);
  1612. err_free_dev:
  1613. ieee80211_free_hw(dev);
  1614. err_free_reg:
  1615. pci_release_regions(pdev);
  1616. err_disable_pdev:
  1617. pci_disable_device(pdev);
  1618. return err;
  1619. }
  1620. static void adm8211_remove(struct pci_dev *pdev)
  1621. {
  1622. struct ieee80211_hw *dev = pci_get_drvdata(pdev);
  1623. struct adm8211_priv *priv;
  1624. if (!dev)
  1625. return;
  1626. ieee80211_unregister_hw(dev);
  1627. priv = dev->priv;
  1628. dma_free_coherent(&pdev->dev,
  1629. sizeof(struct adm8211_desc) * priv->rx_ring_size +
  1630. sizeof(struct adm8211_desc) * priv->tx_ring_size,
  1631. priv->rx_ring, priv->rx_ring_dma);
  1632. kfree(priv->rx_buffers);
  1633. kfree(priv->eeprom);
  1634. pci_iounmap(pdev, priv->map);
  1635. pci_release_regions(pdev);
  1636. pci_disable_device(pdev);
  1637. ieee80211_free_hw(dev);
  1638. }
  1639. #define adm8211_suspend NULL
  1640. #define adm8211_resume NULL
  1641. MODULE_DEVICE_TABLE(pci, adm8211_pci_id_table);
  1642. static SIMPLE_DEV_PM_OPS(adm8211_pm_ops, adm8211_suspend, adm8211_resume);
  1643. /* TODO: implement enable_wake */
  1644. static struct pci_driver adm8211_driver = {
  1645. .name = "adm8211",
  1646. .id_table = adm8211_pci_id_table,
  1647. .probe = adm8211_probe,
  1648. .remove = adm8211_remove,
  1649. .driver.pm = &adm8211_pm_ops,
  1650. };
  1651. module_pci_driver(adm8211_driver);