hd64570.c 19 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Hitachi SCA HD64570 driver for Linux
  4. *
  5. * Copyright (C) 1998-2003 Krzysztof Halasa <[email protected]>
  6. *
  7. * Source of information: Hitachi HD64570 SCA User's Manual
  8. *
  9. * We use the following SCA memory map:
  10. *
  11. * Packet buffer descriptor rings - starting from winbase or win0base:
  12. * rx_ring_buffers * sizeof(pkt_desc) = logical channel #0 RX ring
  13. * tx_ring_buffers * sizeof(pkt_desc) = logical channel #0 TX ring
  14. * rx_ring_buffers * sizeof(pkt_desc) = logical channel #1 RX ring (if used)
  15. * tx_ring_buffers * sizeof(pkt_desc) = logical channel #1 TX ring (if used)
  16. *
  17. * Packet data buffers - starting from winbase + buff_offset:
  18. * rx_ring_buffers * HDLC_MAX_MRU = logical channel #0 RX buffers
  19. * tx_ring_buffers * HDLC_MAX_MRU = logical channel #0 TX buffers
  20. * rx_ring_buffers * HDLC_MAX_MRU = logical channel #0 RX buffers (if used)
  21. * tx_ring_buffers * HDLC_MAX_MRU = logical channel #0 TX buffers (if used)
  22. */
  23. #include <linux/bitops.h>
  24. #include <linux/errno.h>
  25. #include <linux/fcntl.h>
  26. #include <linux/hdlc.h>
  27. #include <linux/in.h>
  28. #include <linux/interrupt.h>
  29. #include <linux/ioport.h>
  30. #include <linux/jiffies.h>
  31. #include <linux/kernel.h>
  32. #include <linux/module.h>
  33. #include <linux/netdevice.h>
  34. #include <linux/skbuff.h>
  35. #include <linux/string.h>
  36. #include <linux/types.h>
  37. #include <asm/io.h>
  38. #include <linux/uaccess.h>
  39. #include "hd64570.h"
  40. #define get_msci(port) (phy_node(port) ? MSCI1_OFFSET : MSCI0_OFFSET)
  41. #define get_dmac_rx(port) (phy_node(port) ? DMAC1RX_OFFSET : DMAC0RX_OFFSET)
  42. #define get_dmac_tx(port) (phy_node(port) ? DMAC1TX_OFFSET : DMAC0TX_OFFSET)
  43. #define SCA_INTR_MSCI(node) (node ? 0x10 : 0x01)
  44. #define SCA_INTR_DMAC_RX(node) (node ? 0x20 : 0x02)
  45. #define SCA_INTR_DMAC_TX(node) (node ? 0x40 : 0x04)
  46. static inline struct net_device *port_to_dev(port_t *port)
  47. {
  48. return port->dev;
  49. }
  50. static inline int sca_intr_status(card_t *card)
  51. {
  52. u8 result = 0;
  53. u8 isr0 = sca_in(ISR0, card);
  54. u8 isr1 = sca_in(ISR1, card);
  55. if (isr1 & 0x03)
  56. result |= SCA_INTR_DMAC_RX(0);
  57. if (isr1 & 0x0C)
  58. result |= SCA_INTR_DMAC_TX(0);
  59. if (isr1 & 0x30)
  60. result |= SCA_INTR_DMAC_RX(1);
  61. if (isr1 & 0xC0)
  62. result |= SCA_INTR_DMAC_TX(1);
  63. if (isr0 & 0x0F)
  64. result |= SCA_INTR_MSCI(0);
  65. if (isr0 & 0xF0)
  66. result |= SCA_INTR_MSCI(1);
  67. if (!(result & SCA_INTR_DMAC_TX(0)))
  68. if (sca_in(DSR_TX(0), card) & DSR_EOM)
  69. result |= SCA_INTR_DMAC_TX(0);
  70. if (!(result & SCA_INTR_DMAC_TX(1)))
  71. if (sca_in(DSR_TX(1), card) & DSR_EOM)
  72. result |= SCA_INTR_DMAC_TX(1);
  73. return result;
  74. }
  75. static inline port_t *dev_to_port(struct net_device *dev)
  76. {
  77. return dev_to_hdlc(dev)->priv;
  78. }
  79. static inline u16 next_desc(port_t *port, u16 desc, int transmit)
  80. {
  81. return (desc + 1) % (transmit ? port_to_card(port)->tx_ring_buffers
  82. : port_to_card(port)->rx_ring_buffers);
  83. }
  84. static inline u16 desc_abs_number(port_t *port, u16 desc, int transmit)
  85. {
  86. u16 rx_buffs = port_to_card(port)->rx_ring_buffers;
  87. u16 tx_buffs = port_to_card(port)->tx_ring_buffers;
  88. desc %= (transmit ? tx_buffs : rx_buffs); // called with "X + 1" etc.
  89. return log_node(port) * (rx_buffs + tx_buffs) +
  90. transmit * rx_buffs + desc;
  91. }
  92. static inline u16 desc_offset(port_t *port, u16 desc, int transmit)
  93. {
  94. /* Descriptor offset always fits in 16 bits */
  95. return desc_abs_number(port, desc, transmit) * sizeof(pkt_desc);
  96. }
  97. static inline pkt_desc __iomem *desc_address(port_t *port, u16 desc,
  98. int transmit)
  99. {
  100. #ifdef PAGE0_ALWAYS_MAPPED
  101. return (pkt_desc __iomem *)(win0base(port_to_card(port))
  102. + desc_offset(port, desc, transmit));
  103. #else
  104. return (pkt_desc __iomem *)(winbase(port_to_card(port))
  105. + desc_offset(port, desc, transmit));
  106. #endif
  107. }
  108. static inline u32 buffer_offset(port_t *port, u16 desc, int transmit)
  109. {
  110. return port_to_card(port)->buff_offset +
  111. desc_abs_number(port, desc, transmit) * (u32)HDLC_MAX_MRU;
  112. }
  113. static inline void sca_set_carrier(port_t *port)
  114. {
  115. if (!(sca_in(get_msci(port) + ST3, port_to_card(port)) & ST3_DCD)) {
  116. #ifdef DEBUG_LINK
  117. printk(KERN_DEBUG "%s: sca_set_carrier on\n",
  118. port_to_dev(port)->name);
  119. #endif
  120. netif_carrier_on(port_to_dev(port));
  121. } else {
  122. #ifdef DEBUG_LINK
  123. printk(KERN_DEBUG "%s: sca_set_carrier off\n",
  124. port_to_dev(port)->name);
  125. #endif
  126. netif_carrier_off(port_to_dev(port));
  127. }
  128. }
  129. static void sca_init_port(port_t *port)
  130. {
  131. card_t *card = port_to_card(port);
  132. int transmit, i;
  133. port->rxin = 0;
  134. port->txin = 0;
  135. port->txlast = 0;
  136. #ifndef PAGE0_ALWAYS_MAPPED
  137. openwin(card, 0);
  138. #endif
  139. for (transmit = 0; transmit < 2; transmit++) {
  140. u16 dmac = transmit ? get_dmac_tx(port) : get_dmac_rx(port);
  141. u16 buffs = transmit ? card->tx_ring_buffers
  142. : card->rx_ring_buffers;
  143. for (i = 0; i < buffs; i++) {
  144. pkt_desc __iomem *desc = desc_address(port, i, transmit);
  145. u16 chain_off = desc_offset(port, i + 1, transmit);
  146. u32 buff_off = buffer_offset(port, i, transmit);
  147. writew(chain_off, &desc->cp);
  148. writel(buff_off, &desc->bp);
  149. writew(0, &desc->len);
  150. writeb(0, &desc->stat);
  151. }
  152. /* DMA disable - to halt state */
  153. sca_out(0, transmit ? DSR_TX(phy_node(port)) :
  154. DSR_RX(phy_node(port)), card);
  155. /* software ABORT - to initial state */
  156. sca_out(DCR_ABORT, transmit ? DCR_TX(phy_node(port)) :
  157. DCR_RX(phy_node(port)), card);
  158. /* current desc addr */
  159. sca_out(0, dmac + CPB, card); /* pointer base */
  160. sca_outw(desc_offset(port, 0, transmit), dmac + CDAL, card);
  161. if (!transmit)
  162. sca_outw(desc_offset(port, buffs - 1, transmit),
  163. dmac + EDAL, card);
  164. else
  165. sca_outw(desc_offset(port, 0, transmit), dmac + EDAL,
  166. card);
  167. /* clear frame end interrupt counter */
  168. sca_out(DCR_CLEAR_EOF, transmit ? DCR_TX(phy_node(port)) :
  169. DCR_RX(phy_node(port)), card);
  170. if (!transmit) { /* Receive */
  171. /* set buffer length */
  172. sca_outw(HDLC_MAX_MRU, dmac + BFLL, card);
  173. /* Chain mode, Multi-frame */
  174. sca_out(0x14, DMR_RX(phy_node(port)), card);
  175. sca_out(DIR_EOME | DIR_BOFE, DIR_RX(phy_node(port)),
  176. card);
  177. /* DMA enable */
  178. sca_out(DSR_DE, DSR_RX(phy_node(port)), card);
  179. } else { /* Transmit */
  180. /* Chain mode, Multi-frame */
  181. sca_out(0x14, DMR_TX(phy_node(port)), card);
  182. /* enable underflow interrupts */
  183. sca_out(DIR_BOFE, DIR_TX(phy_node(port)), card);
  184. }
  185. }
  186. sca_set_carrier(port);
  187. }
  188. #ifdef NEED_SCA_MSCI_INTR
  189. /* MSCI interrupt service */
  190. static inline void sca_msci_intr(port_t *port)
  191. {
  192. u16 msci = get_msci(port);
  193. card_t *card = port_to_card(port);
  194. u8 stat = sca_in(msci + ST1, card); /* read MSCI ST1 status */
  195. /* Reset MSCI TX underrun and CDCD status bit */
  196. sca_out(stat & (ST1_UDRN | ST1_CDCD), msci + ST1, card);
  197. if (stat & ST1_UDRN) {
  198. /* TX Underrun error detected */
  199. port_to_dev(port)->stats.tx_errors++;
  200. port_to_dev(port)->stats.tx_fifo_errors++;
  201. }
  202. if (stat & ST1_CDCD)
  203. sca_set_carrier(port);
  204. }
  205. #endif
  206. static inline void sca_rx(card_t *card, port_t *port, pkt_desc __iomem *desc,
  207. u16 rxin)
  208. {
  209. struct net_device *dev = port_to_dev(port);
  210. struct sk_buff *skb;
  211. u16 len;
  212. u32 buff;
  213. u32 maxlen;
  214. u8 page;
  215. len = readw(&desc->len);
  216. skb = dev_alloc_skb(len);
  217. if (!skb) {
  218. dev->stats.rx_dropped++;
  219. return;
  220. }
  221. buff = buffer_offset(port, rxin, 0);
  222. page = buff / winsize(card);
  223. buff = buff % winsize(card);
  224. maxlen = winsize(card) - buff;
  225. openwin(card, page);
  226. if (len > maxlen) {
  227. memcpy_fromio(skb->data, winbase(card) + buff, maxlen);
  228. openwin(card, page + 1);
  229. memcpy_fromio(skb->data + maxlen, winbase(card), len - maxlen);
  230. } else {
  231. memcpy_fromio(skb->data, winbase(card) + buff, len);
  232. }
  233. #ifndef PAGE0_ALWAYS_MAPPED
  234. openwin(card, 0); /* select pkt_desc table page back */
  235. #endif
  236. skb_put(skb, len);
  237. #ifdef DEBUG_PKT
  238. printk(KERN_DEBUG "%s RX(%i):", dev->name, skb->len);
  239. debug_frame(skb);
  240. #endif
  241. dev->stats.rx_packets++;
  242. dev->stats.rx_bytes += skb->len;
  243. skb->protocol = hdlc_type_trans(skb, dev);
  244. netif_rx(skb);
  245. }
  246. /* Receive DMA interrupt service */
  247. static inline void sca_rx_intr(port_t *port)
  248. {
  249. struct net_device *dev = port_to_dev(port);
  250. u16 dmac = get_dmac_rx(port);
  251. card_t *card = port_to_card(port);
  252. u8 stat = sca_in(DSR_RX(phy_node(port)), card); /* read DMA Status */
  253. /* Reset DSR status bits */
  254. sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
  255. DSR_RX(phy_node(port)), card);
  256. if (stat & DSR_BOF)
  257. /* Dropped one or more frames */
  258. dev->stats.rx_over_errors++;
  259. while (1) {
  260. u32 desc_off = desc_offset(port, port->rxin, 0);
  261. pkt_desc __iomem *desc;
  262. u32 cda = sca_inw(dmac + CDAL, card);
  263. if (cda >= desc_off && (cda < desc_off + sizeof(pkt_desc)))
  264. break; /* No frame received */
  265. desc = desc_address(port, port->rxin, 0);
  266. stat = readb(&desc->stat);
  267. if (!(stat & ST_RX_EOM))
  268. port->rxpart = 1; /* partial frame received */
  269. else if ((stat & ST_ERROR_MASK) || port->rxpart) {
  270. dev->stats.rx_errors++;
  271. if (stat & ST_RX_OVERRUN)
  272. dev->stats.rx_fifo_errors++;
  273. else if ((stat & (ST_RX_SHORT | ST_RX_ABORT |
  274. ST_RX_RESBIT)) || port->rxpart)
  275. dev->stats.rx_frame_errors++;
  276. else if (stat & ST_RX_CRC)
  277. dev->stats.rx_crc_errors++;
  278. if (stat & ST_RX_EOM)
  279. port->rxpart = 0; /* received last fragment */
  280. } else {
  281. sca_rx(card, port, desc, port->rxin);
  282. }
  283. /* Set new error descriptor address */
  284. sca_outw(desc_off, dmac + EDAL, card);
  285. port->rxin = next_desc(port, port->rxin, 0);
  286. }
  287. /* make sure RX DMA is enabled */
  288. sca_out(DSR_DE, DSR_RX(phy_node(port)), card);
  289. }
  290. /* Transmit DMA interrupt service */
  291. static inline void sca_tx_intr(port_t *port)
  292. {
  293. struct net_device *dev = port_to_dev(port);
  294. u16 dmac = get_dmac_tx(port);
  295. card_t *card = port_to_card(port);
  296. u8 stat;
  297. spin_lock(&port->lock);
  298. stat = sca_in(DSR_TX(phy_node(port)), card); /* read DMA Status */
  299. /* Reset DSR status bits */
  300. sca_out((stat & (DSR_EOT | DSR_EOM | DSR_BOF | DSR_COF)) | DSR_DWE,
  301. DSR_TX(phy_node(port)), card);
  302. while (1) {
  303. pkt_desc __iomem *desc;
  304. u32 desc_off = desc_offset(port, port->txlast, 1);
  305. u32 cda = sca_inw(dmac + CDAL, card);
  306. if (cda >= desc_off && (cda < desc_off + sizeof(pkt_desc)))
  307. break; /* Transmitter is/will_be sending this frame */
  308. desc = desc_address(port, port->txlast, 1);
  309. dev->stats.tx_packets++;
  310. dev->stats.tx_bytes += readw(&desc->len);
  311. writeb(0, &desc->stat); /* Free descriptor */
  312. port->txlast = next_desc(port, port->txlast, 1);
  313. }
  314. netif_wake_queue(dev);
  315. spin_unlock(&port->lock);
  316. }
  317. static irqreturn_t sca_intr(int irq, void *dev_id)
  318. {
  319. card_t *card = dev_id;
  320. int i;
  321. u8 stat;
  322. int handled = 0;
  323. u8 page = sca_get_page(card);
  324. while ((stat = sca_intr_status(card)) != 0) {
  325. handled = 1;
  326. for (i = 0; i < 2; i++) {
  327. port_t *port = get_port(card, i);
  328. if (port) {
  329. if (stat & SCA_INTR_MSCI(i))
  330. sca_msci_intr(port);
  331. if (stat & SCA_INTR_DMAC_RX(i))
  332. sca_rx_intr(port);
  333. if (stat & SCA_INTR_DMAC_TX(i))
  334. sca_tx_intr(port);
  335. }
  336. }
  337. }
  338. openwin(card, page); /* Restore original page */
  339. return IRQ_RETVAL(handled);
  340. }
  341. static void sca_set_port(port_t *port)
  342. {
  343. card_t *card = port_to_card(port);
  344. u16 msci = get_msci(port);
  345. u8 md2 = sca_in(msci + MD2, card);
  346. unsigned int tmc, br = 10, brv = 1024;
  347. if (port->settings.clock_rate > 0) {
  348. /* Try lower br for better accuracy*/
  349. do {
  350. br--;
  351. brv >>= 1; /* brv = 2^9 = 512 max in specs */
  352. /* Baud Rate = CLOCK_BASE / TMC / 2^BR */
  353. tmc = CLOCK_BASE / brv / port->settings.clock_rate;
  354. } while (br > 1 && tmc <= 128);
  355. if (tmc < 1) {
  356. tmc = 1;
  357. br = 0; /* For baud=CLOCK_BASE we use tmc=1 br=0 */
  358. brv = 1;
  359. } else if (tmc > 255) {
  360. tmc = 256; /* tmc=0 means 256 - low baud rates */
  361. }
  362. port->settings.clock_rate = CLOCK_BASE / brv / tmc;
  363. } else {
  364. br = 9; /* Minimum clock rate */
  365. tmc = 256; /* 8bit = 0 */
  366. port->settings.clock_rate = CLOCK_BASE / (256 * 512);
  367. }
  368. port->rxs = (port->rxs & ~CLK_BRG_MASK) | br;
  369. port->txs = (port->txs & ~CLK_BRG_MASK) | br;
  370. port->tmc = tmc;
  371. /* baud divisor - time constant*/
  372. sca_out(port->tmc, msci + TMC, card);
  373. /* Set BRG bits */
  374. sca_out(port->rxs, msci + RXS, card);
  375. sca_out(port->txs, msci + TXS, card);
  376. if (port->settings.loopback)
  377. md2 |= MD2_LOOPBACK;
  378. else
  379. md2 &= ~MD2_LOOPBACK;
  380. sca_out(md2, msci + MD2, card);
  381. }
  382. static void sca_open(struct net_device *dev)
  383. {
  384. port_t *port = dev_to_port(dev);
  385. card_t *card = port_to_card(port);
  386. u16 msci = get_msci(port);
  387. u8 md0, md2;
  388. switch (port->encoding) {
  389. case ENCODING_NRZ:
  390. md2 = MD2_NRZ;
  391. break;
  392. case ENCODING_NRZI:
  393. md2 = MD2_NRZI;
  394. break;
  395. case ENCODING_FM_MARK:
  396. md2 = MD2_FM_MARK;
  397. break;
  398. case ENCODING_FM_SPACE:
  399. md2 = MD2_FM_SPACE;
  400. break;
  401. default:
  402. md2 = MD2_MANCHESTER;
  403. }
  404. if (port->settings.loopback)
  405. md2 |= MD2_LOOPBACK;
  406. switch (port->parity) {
  407. case PARITY_CRC16_PR0:
  408. md0 = MD0_HDLC | MD0_CRC_16_0;
  409. break;
  410. case PARITY_CRC16_PR1:
  411. md0 = MD0_HDLC | MD0_CRC_16;
  412. break;
  413. case PARITY_CRC16_PR0_CCITT:
  414. md0 = MD0_HDLC | MD0_CRC_ITU_0;
  415. break;
  416. case PARITY_CRC16_PR1_CCITT:
  417. md0 = MD0_HDLC | MD0_CRC_ITU;
  418. break;
  419. default:
  420. md0 = MD0_HDLC | MD0_CRC_NONE;
  421. }
  422. sca_out(CMD_RESET, msci + CMD, card);
  423. sca_out(md0, msci + MD0, card);
  424. sca_out(0x00, msci + MD1, card); /* no address field check */
  425. sca_out(md2, msci + MD2, card);
  426. sca_out(0x7E, msci + IDL, card); /* flag character 0x7E */
  427. sca_out(CTL_IDLE, msci + CTL, card);
  428. /* Allow at least 8 bytes before requesting RX DMA operation */
  429. /* TX with higher priority and possibly with shorter transfers */
  430. sca_out(0x07, msci + RRC, card); /* +1=RXRDY/DMA activation condition*/
  431. sca_out(0x10, msci + TRC0, card); /* = TXRDY/DMA activation condition*/
  432. sca_out(0x14, msci + TRC1, card); /* +1=TXRDY/DMA deactiv condition */
  433. /* We're using the following interrupts:
  434. * - TXINT (DMAC completed all transmisions, underrun or DCD change)
  435. * - all DMA interrupts
  436. */
  437. sca_set_carrier(port);
  438. /* MSCI TX INT and RX INT A IRQ enable */
  439. sca_out(IE0_TXINT | IE0_RXINTA, msci + IE0, card);
  440. sca_out(IE1_UDRN | IE1_CDCD, msci + IE1, card);
  441. sca_out(sca_in(IER0, card) | (phy_node(port) ? 0xC0 : 0x0C),
  442. IER0, card); /* TXINT and RXINT */
  443. /* enable DMA IRQ */
  444. sca_out(sca_in(IER1, card) | (phy_node(port) ? 0xF0 : 0x0F),
  445. IER1, card);
  446. sca_out(port->tmc, msci + TMC, card); /* Restore registers */
  447. sca_out(port->rxs, msci + RXS, card);
  448. sca_out(port->txs, msci + TXS, card);
  449. sca_out(CMD_TX_ENABLE, msci + CMD, card);
  450. sca_out(CMD_RX_ENABLE, msci + CMD, card);
  451. netif_start_queue(dev);
  452. }
  453. static void sca_close(struct net_device *dev)
  454. {
  455. port_t *port = dev_to_port(dev);
  456. card_t *card = port_to_card(port);
  457. /* reset channel */
  458. sca_out(CMD_RESET, get_msci(port) + CMD, port_to_card(port));
  459. /* disable MSCI interrupts */
  460. sca_out(sca_in(IER0, card) & (phy_node(port) ? 0x0F : 0xF0),
  461. IER0, card);
  462. /* disable DMA interrupts */
  463. sca_out(sca_in(IER1, card) & (phy_node(port) ? 0x0F : 0xF0),
  464. IER1, card);
  465. netif_stop_queue(dev);
  466. }
  467. static int sca_attach(struct net_device *dev, unsigned short encoding,
  468. unsigned short parity)
  469. {
  470. if (encoding != ENCODING_NRZ &&
  471. encoding != ENCODING_NRZI &&
  472. encoding != ENCODING_FM_MARK &&
  473. encoding != ENCODING_FM_SPACE &&
  474. encoding != ENCODING_MANCHESTER)
  475. return -EINVAL;
  476. if (parity != PARITY_NONE &&
  477. parity != PARITY_CRC16_PR0 &&
  478. parity != PARITY_CRC16_PR1 &&
  479. parity != PARITY_CRC16_PR0_CCITT &&
  480. parity != PARITY_CRC16_PR1_CCITT)
  481. return -EINVAL;
  482. dev_to_port(dev)->encoding = encoding;
  483. dev_to_port(dev)->parity = parity;
  484. return 0;
  485. }
  486. #ifdef DEBUG_RINGS
  487. static void sca_dump_rings(struct net_device *dev)
  488. {
  489. port_t *port = dev_to_port(dev);
  490. card_t *card = port_to_card(port);
  491. u16 cnt;
  492. #ifndef PAGE0_ALWAYS_MAPPED
  493. u8 page = sca_get_page(card);
  494. openwin(card, 0);
  495. #endif
  496. printk(KERN_DEBUG "RX ring: CDA=%u EDA=%u DSR=%02X in=%u %sactive",
  497. sca_inw(get_dmac_rx(port) + CDAL, card),
  498. sca_inw(get_dmac_rx(port) + EDAL, card),
  499. sca_in(DSR_RX(phy_node(port)), card), port->rxin,
  500. sca_in(DSR_RX(phy_node(port)), card) & DSR_DE ? "" : "in");
  501. for (cnt = 0; cnt < port_to_card(port)->rx_ring_buffers; cnt++)
  502. pr_cont(" %02X", readb(&(desc_address(port, cnt, 0)->stat)));
  503. pr_cont("\n");
  504. printk(KERN_DEBUG "TX ring: CDA=%u EDA=%u DSR=%02X in=%u "
  505. "last=%u %sactive",
  506. sca_inw(get_dmac_tx(port) + CDAL, card),
  507. sca_inw(get_dmac_tx(port) + EDAL, card),
  508. sca_in(DSR_TX(phy_node(port)), card), port->txin, port->txlast,
  509. sca_in(DSR_TX(phy_node(port)), card) & DSR_DE ? "" : "in");
  510. for (cnt = 0; cnt < port_to_card(port)->tx_ring_buffers; cnt++)
  511. pr_cont(" %02X", readb(&(desc_address(port, cnt, 1)->stat)));
  512. pr_cont("\n");
  513. printk(KERN_DEBUG "MSCI: MD: %02x %02x %02x, ST: %02x %02x %02x %02x,"
  514. " FST: %02x CST: %02x %02x\n",
  515. sca_in(get_msci(port) + MD0, card),
  516. sca_in(get_msci(port) + MD1, card),
  517. sca_in(get_msci(port) + MD2, card),
  518. sca_in(get_msci(port) + ST0, card),
  519. sca_in(get_msci(port) + ST1, card),
  520. sca_in(get_msci(port) + ST2, card),
  521. sca_in(get_msci(port) + ST3, card),
  522. sca_in(get_msci(port) + FST, card),
  523. sca_in(get_msci(port) + CST0, card),
  524. sca_in(get_msci(port) + CST1, card));
  525. printk(KERN_DEBUG "ISR: %02x %02x %02x\n", sca_in(ISR0, card),
  526. sca_in(ISR1, card), sca_in(ISR2, card));
  527. #ifndef PAGE0_ALWAYS_MAPPED
  528. openwin(card, page); /* Restore original page */
  529. #endif
  530. }
  531. #endif /* DEBUG_RINGS */
  532. static netdev_tx_t sca_xmit(struct sk_buff *skb, struct net_device *dev)
  533. {
  534. port_t *port = dev_to_port(dev);
  535. card_t *card = port_to_card(port);
  536. pkt_desc __iomem *desc;
  537. u32 buff, len;
  538. u8 page;
  539. u32 maxlen;
  540. spin_lock_irq(&port->lock);
  541. desc = desc_address(port, port->txin + 1, 1);
  542. BUG_ON(readb(&desc->stat)); /* previous xmit should stop queue */
  543. #ifdef DEBUG_PKT
  544. printk(KERN_DEBUG "%s TX(%i):", dev->name, skb->len);
  545. debug_frame(skb);
  546. #endif
  547. desc = desc_address(port, port->txin, 1);
  548. buff = buffer_offset(port, port->txin, 1);
  549. len = skb->len;
  550. page = buff / winsize(card);
  551. buff = buff % winsize(card);
  552. maxlen = winsize(card) - buff;
  553. openwin(card, page);
  554. if (len > maxlen) {
  555. memcpy_toio(winbase(card) + buff, skb->data, maxlen);
  556. openwin(card, page + 1);
  557. memcpy_toio(winbase(card), skb->data + maxlen, len - maxlen);
  558. } else {
  559. memcpy_toio(winbase(card) + buff, skb->data, len);
  560. }
  561. #ifndef PAGE0_ALWAYS_MAPPED
  562. openwin(card, 0); /* select pkt_desc table page back */
  563. #endif
  564. writew(len, &desc->len);
  565. writeb(ST_TX_EOM, &desc->stat);
  566. port->txin = next_desc(port, port->txin, 1);
  567. sca_outw(desc_offset(port, port->txin, 1),
  568. get_dmac_tx(port) + EDAL, card);
  569. sca_out(DSR_DE, DSR_TX(phy_node(port)), card); /* Enable TX DMA */
  570. desc = desc_address(port, port->txin + 1, 1);
  571. if (readb(&desc->stat)) /* allow 1 packet gap */
  572. netif_stop_queue(dev);
  573. spin_unlock_irq(&port->lock);
  574. dev_kfree_skb(skb);
  575. return NETDEV_TX_OK;
  576. }
  577. #ifdef NEED_DETECT_RAM
  578. static u32 sca_detect_ram(card_t *card, u8 __iomem *rambase, u32 ramsize)
  579. {
  580. /* Round RAM size to 32 bits, fill from end to start */
  581. u32 i = ramsize &= ~3;
  582. u32 size = winsize(card);
  583. openwin(card, (i - 4) / size); /* select last window */
  584. do {
  585. i -= 4;
  586. if ((i + 4) % size == 0)
  587. openwin(card, i / size);
  588. writel(i ^ 0x12345678, rambase + i % size);
  589. } while (i > 0);
  590. for (i = 0; i < ramsize ; i += 4) {
  591. if (i % size == 0)
  592. openwin(card, i / size);
  593. if (readl(rambase + i % size) != (i ^ 0x12345678))
  594. break;
  595. }
  596. return i;
  597. }
  598. #endif /* NEED_DETECT_RAM */
  599. static void sca_init(card_t *card, int wait_states)
  600. {
  601. sca_out(wait_states, WCRL, card); /* Wait Control */
  602. sca_out(wait_states, WCRM, card);
  603. sca_out(wait_states, WCRH, card);
  604. sca_out(0, DMER, card); /* DMA Master disable */
  605. sca_out(0x03, PCR, card); /* DMA priority */
  606. sca_out(0, DSR_RX(0), card); /* DMA disable - to halt state */
  607. sca_out(0, DSR_TX(0), card);
  608. sca_out(0, DSR_RX(1), card);
  609. sca_out(0, DSR_TX(1), card);
  610. sca_out(DMER_DME, DMER, card); /* DMA Master enable */
  611. }