phy-c45.c 24 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Clause 45 PHY support
  4. */
  5. #include <linux/ethtool.h>
  6. #include <linux/export.h>
  7. #include <linux/mdio.h>
  8. #include <linux/mii.h>
  9. #include <linux/phy.h>
  10. /**
  11. * genphy_c45_baset1_able - checks if the PMA has BASE-T1 extended abilities
  12. * @phydev: target phy_device struct
  13. */
  14. static bool genphy_c45_baset1_able(struct phy_device *phydev)
  15. {
  16. int val;
  17. if (phydev->pma_extable == -ENODATA) {
  18. val = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_EXTABLE);
  19. if (val < 0)
  20. return false;
  21. phydev->pma_extable = val;
  22. }
  23. return !!(phydev->pma_extable & MDIO_PMA_EXTABLE_BT1);
  24. }
  25. /**
  26. * genphy_c45_pma_can_sleep - checks if the PMA have sleep support
  27. * @phydev: target phy_device struct
  28. */
  29. static bool genphy_c45_pma_can_sleep(struct phy_device *phydev)
  30. {
  31. int stat1;
  32. stat1 = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_STAT1);
  33. if (stat1 < 0)
  34. return false;
  35. return !!(stat1 & MDIO_STAT1_LPOWERABLE);
  36. }
  37. /**
  38. * genphy_c45_pma_resume - wakes up the PMA module
  39. * @phydev: target phy_device struct
  40. */
  41. int genphy_c45_pma_resume(struct phy_device *phydev)
  42. {
  43. if (!genphy_c45_pma_can_sleep(phydev))
  44. return -EOPNOTSUPP;
  45. return phy_clear_bits_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_CTRL1,
  46. MDIO_CTRL1_LPOWER);
  47. }
  48. EXPORT_SYMBOL_GPL(genphy_c45_pma_resume);
  49. /**
  50. * genphy_c45_pma_suspend - suspends the PMA module
  51. * @phydev: target phy_device struct
  52. */
  53. int genphy_c45_pma_suspend(struct phy_device *phydev)
  54. {
  55. if (!genphy_c45_pma_can_sleep(phydev))
  56. return -EOPNOTSUPP;
  57. return phy_set_bits_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_CTRL1,
  58. MDIO_CTRL1_LPOWER);
  59. }
  60. EXPORT_SYMBOL_GPL(genphy_c45_pma_suspend);
  61. /**
  62. * genphy_c45_pma_baset1_setup_master_slave - configures forced master/slave
  63. * role of BaseT1 devices.
  64. * @phydev: target phy_device struct
  65. */
  66. int genphy_c45_pma_baset1_setup_master_slave(struct phy_device *phydev)
  67. {
  68. int ctl = 0;
  69. switch (phydev->master_slave_set) {
  70. case MASTER_SLAVE_CFG_MASTER_PREFERRED:
  71. case MASTER_SLAVE_CFG_MASTER_FORCE:
  72. ctl = MDIO_PMA_PMD_BT1_CTRL_CFG_MST;
  73. break;
  74. case MASTER_SLAVE_CFG_SLAVE_FORCE:
  75. case MASTER_SLAVE_CFG_SLAVE_PREFERRED:
  76. break;
  77. case MASTER_SLAVE_CFG_UNKNOWN:
  78. case MASTER_SLAVE_CFG_UNSUPPORTED:
  79. return 0;
  80. default:
  81. phydev_warn(phydev, "Unsupported Master/Slave mode\n");
  82. return -EOPNOTSUPP;
  83. }
  84. return phy_modify_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_PMD_BT1_CTRL,
  85. MDIO_PMA_PMD_BT1_CTRL_CFG_MST, ctl);
  86. }
  87. EXPORT_SYMBOL_GPL(genphy_c45_pma_baset1_setup_master_slave);
  88. /**
  89. * genphy_c45_pma_setup_forced - configures a forced speed
  90. * @phydev: target phy_device struct
  91. */
  92. int genphy_c45_pma_setup_forced(struct phy_device *phydev)
  93. {
  94. int ctrl1, ctrl2, ret;
  95. /* Half duplex is not supported */
  96. if (phydev->duplex != DUPLEX_FULL)
  97. return -EINVAL;
  98. ctrl1 = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_CTRL1);
  99. if (ctrl1 < 0)
  100. return ctrl1;
  101. ctrl2 = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_CTRL2);
  102. if (ctrl2 < 0)
  103. return ctrl2;
  104. ctrl1 &= ~MDIO_CTRL1_SPEEDSEL;
  105. /*
  106. * PMA/PMD type selection is 1.7.5:0 not 1.7.3:0. See 45.2.1.6.1
  107. * in 802.3-2012 and 802.3-2015.
  108. */
  109. ctrl2 &= ~(MDIO_PMA_CTRL2_TYPE | 0x30);
  110. switch (phydev->speed) {
  111. case SPEED_10:
  112. if (genphy_c45_baset1_able(phydev))
  113. ctrl2 |= MDIO_PMA_CTRL2_BASET1;
  114. else
  115. ctrl2 |= MDIO_PMA_CTRL2_10BT;
  116. break;
  117. case SPEED_100:
  118. ctrl1 |= MDIO_PMA_CTRL1_SPEED100;
  119. ctrl2 |= MDIO_PMA_CTRL2_100BTX;
  120. break;
  121. case SPEED_1000:
  122. ctrl1 |= MDIO_PMA_CTRL1_SPEED1000;
  123. /* Assume 1000base-T */
  124. ctrl2 |= MDIO_PMA_CTRL2_1000BT;
  125. break;
  126. case SPEED_2500:
  127. ctrl1 |= MDIO_CTRL1_SPEED2_5G;
  128. /* Assume 2.5Gbase-T */
  129. ctrl2 |= MDIO_PMA_CTRL2_2_5GBT;
  130. break;
  131. case SPEED_5000:
  132. ctrl1 |= MDIO_CTRL1_SPEED5G;
  133. /* Assume 5Gbase-T */
  134. ctrl2 |= MDIO_PMA_CTRL2_5GBT;
  135. break;
  136. case SPEED_10000:
  137. ctrl1 |= MDIO_CTRL1_SPEED10G;
  138. /* Assume 10Gbase-T */
  139. ctrl2 |= MDIO_PMA_CTRL2_10GBT;
  140. break;
  141. default:
  142. return -EINVAL;
  143. }
  144. ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_CTRL1, ctrl1);
  145. if (ret < 0)
  146. return ret;
  147. ret = phy_write_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_CTRL2, ctrl2);
  148. if (ret < 0)
  149. return ret;
  150. if (genphy_c45_baset1_able(phydev)) {
  151. ret = genphy_c45_pma_baset1_setup_master_slave(phydev);
  152. if (ret < 0)
  153. return ret;
  154. }
  155. return genphy_c45_an_disable_aneg(phydev);
  156. }
  157. EXPORT_SYMBOL_GPL(genphy_c45_pma_setup_forced);
  158. /* Sets master/slave preference and supported technologies.
  159. * The preference is set in the BIT(4) of BASE-T1 AN
  160. * advertisement register 7.515 and whether the status
  161. * is forced or not, it is set in the BIT(12) of BASE-T1
  162. * AN advertisement register 7.514.
  163. * Sets 10BASE-T1L Ability BIT(14) in BASE-T1 autonegotiation
  164. * advertisement register [31:16] if supported.
  165. */
  166. static int genphy_c45_baset1_an_config_aneg(struct phy_device *phydev)
  167. {
  168. u16 adv_l_mask, adv_l = 0;
  169. u16 adv_m_mask, adv_m = 0;
  170. int changed = 0;
  171. int ret;
  172. adv_l_mask = MDIO_AN_T1_ADV_L_FORCE_MS | MDIO_AN_T1_ADV_L_PAUSE_CAP |
  173. MDIO_AN_T1_ADV_L_PAUSE_ASYM;
  174. adv_m_mask = MDIO_AN_T1_ADV_M_MST | MDIO_AN_T1_ADV_M_B10L;
  175. switch (phydev->master_slave_set) {
  176. case MASTER_SLAVE_CFG_MASTER_FORCE:
  177. adv_m |= MDIO_AN_T1_ADV_M_MST;
  178. fallthrough;
  179. case MASTER_SLAVE_CFG_SLAVE_FORCE:
  180. adv_l |= MDIO_AN_T1_ADV_L_FORCE_MS;
  181. break;
  182. case MASTER_SLAVE_CFG_MASTER_PREFERRED:
  183. adv_m |= MDIO_AN_T1_ADV_M_MST;
  184. fallthrough;
  185. case MASTER_SLAVE_CFG_SLAVE_PREFERRED:
  186. break;
  187. case MASTER_SLAVE_CFG_UNKNOWN:
  188. case MASTER_SLAVE_CFG_UNSUPPORTED:
  189. /* if master/slave role is not specified, do not overwrite it */
  190. adv_l_mask &= ~MDIO_AN_T1_ADV_L_FORCE_MS;
  191. adv_m_mask &= ~MDIO_AN_T1_ADV_M_MST;
  192. break;
  193. default:
  194. phydev_warn(phydev, "Unsupported Master/Slave mode\n");
  195. return -EOPNOTSUPP;
  196. }
  197. adv_l |= linkmode_adv_to_mii_t1_adv_l_t(phydev->advertising);
  198. ret = phy_modify_mmd_changed(phydev, MDIO_MMD_AN, MDIO_AN_T1_ADV_L,
  199. adv_l_mask, adv_l);
  200. if (ret < 0)
  201. return ret;
  202. if (ret > 0)
  203. changed = 1;
  204. adv_m |= linkmode_adv_to_mii_t1_adv_m_t(phydev->advertising);
  205. ret = phy_modify_mmd_changed(phydev, MDIO_MMD_AN, MDIO_AN_T1_ADV_M,
  206. adv_m_mask, adv_m);
  207. if (ret < 0)
  208. return ret;
  209. if (ret > 0)
  210. changed = 1;
  211. return changed;
  212. }
  213. /**
  214. * genphy_c45_an_config_aneg - configure advertisement registers
  215. * @phydev: target phy_device struct
  216. *
  217. * Configure advertisement registers based on modes set in phydev->advertising
  218. *
  219. * Returns negative errno code on failure, 0 if advertisement didn't change,
  220. * or 1 if advertised modes changed.
  221. */
  222. int genphy_c45_an_config_aneg(struct phy_device *phydev)
  223. {
  224. int changed, ret;
  225. u32 adv;
  226. linkmode_and(phydev->advertising, phydev->advertising,
  227. phydev->supported);
  228. changed = genphy_config_eee_advert(phydev);
  229. if (genphy_c45_baset1_able(phydev))
  230. return genphy_c45_baset1_an_config_aneg(phydev);
  231. adv = linkmode_adv_to_mii_adv_t(phydev->advertising);
  232. ret = phy_modify_mmd_changed(phydev, MDIO_MMD_AN, MDIO_AN_ADVERTISE,
  233. ADVERTISE_ALL | ADVERTISE_100BASE4 |
  234. ADVERTISE_PAUSE_CAP | ADVERTISE_PAUSE_ASYM,
  235. adv);
  236. if (ret < 0)
  237. return ret;
  238. if (ret > 0)
  239. changed = 1;
  240. adv = linkmode_adv_to_mii_10gbt_adv_t(phydev->advertising);
  241. ret = phy_modify_mmd_changed(phydev, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL,
  242. MDIO_AN_10GBT_CTRL_ADV10G |
  243. MDIO_AN_10GBT_CTRL_ADV5G |
  244. MDIO_AN_10GBT_CTRL_ADV2_5G, adv);
  245. if (ret < 0)
  246. return ret;
  247. if (ret > 0)
  248. changed = 1;
  249. return changed;
  250. }
  251. EXPORT_SYMBOL_GPL(genphy_c45_an_config_aneg);
  252. /**
  253. * genphy_c45_an_disable_aneg - disable auto-negotiation
  254. * @phydev: target phy_device struct
  255. *
  256. * Disable auto-negotiation in the Clause 45 PHY. The link parameters
  257. * are controlled through the PMA/PMD MMD registers.
  258. *
  259. * Returns zero on success, negative errno code on failure.
  260. */
  261. int genphy_c45_an_disable_aneg(struct phy_device *phydev)
  262. {
  263. u16 reg = MDIO_CTRL1;
  264. if (genphy_c45_baset1_able(phydev))
  265. reg = MDIO_AN_T1_CTRL;
  266. return phy_clear_bits_mmd(phydev, MDIO_MMD_AN, reg,
  267. MDIO_AN_CTRL1_ENABLE | MDIO_AN_CTRL1_RESTART);
  268. }
  269. EXPORT_SYMBOL_GPL(genphy_c45_an_disable_aneg);
  270. /**
  271. * genphy_c45_restart_aneg - Enable and restart auto-negotiation
  272. * @phydev: target phy_device struct
  273. *
  274. * This assumes that the auto-negotiation MMD is present.
  275. *
  276. * Enable and restart auto-negotiation.
  277. */
  278. int genphy_c45_restart_aneg(struct phy_device *phydev)
  279. {
  280. u16 reg = MDIO_CTRL1;
  281. if (genphy_c45_baset1_able(phydev))
  282. reg = MDIO_AN_T1_CTRL;
  283. return phy_set_bits_mmd(phydev, MDIO_MMD_AN, reg,
  284. MDIO_AN_CTRL1_ENABLE | MDIO_AN_CTRL1_RESTART);
  285. }
  286. EXPORT_SYMBOL_GPL(genphy_c45_restart_aneg);
  287. /**
  288. * genphy_c45_check_and_restart_aneg - Enable and restart auto-negotiation
  289. * @phydev: target phy_device struct
  290. * @restart: whether aneg restart is requested
  291. *
  292. * This assumes that the auto-negotiation MMD is present.
  293. *
  294. * Check, and restart auto-negotiation if needed.
  295. */
  296. int genphy_c45_check_and_restart_aneg(struct phy_device *phydev, bool restart)
  297. {
  298. u16 reg = MDIO_CTRL1;
  299. int ret;
  300. if (genphy_c45_baset1_able(phydev))
  301. reg = MDIO_AN_T1_CTRL;
  302. if (!restart) {
  303. /* Configure and restart aneg if it wasn't set before */
  304. ret = phy_read_mmd(phydev, MDIO_MMD_AN, reg);
  305. if (ret < 0)
  306. return ret;
  307. if (!(ret & MDIO_AN_CTRL1_ENABLE))
  308. restart = true;
  309. }
  310. if (restart)
  311. return genphy_c45_restart_aneg(phydev);
  312. return 0;
  313. }
  314. EXPORT_SYMBOL_GPL(genphy_c45_check_and_restart_aneg);
  315. /**
  316. * genphy_c45_aneg_done - return auto-negotiation complete status
  317. * @phydev: target phy_device struct
  318. *
  319. * This assumes that the auto-negotiation MMD is present.
  320. *
  321. * Reads the status register from the auto-negotiation MMD, returning:
  322. * - positive if auto-negotiation is complete
  323. * - negative errno code on error
  324. * - zero otherwise
  325. */
  326. int genphy_c45_aneg_done(struct phy_device *phydev)
  327. {
  328. int reg = MDIO_STAT1;
  329. int val;
  330. if (genphy_c45_baset1_able(phydev))
  331. reg = MDIO_AN_T1_STAT;
  332. val = phy_read_mmd(phydev, MDIO_MMD_AN, reg);
  333. return val < 0 ? val : val & MDIO_AN_STAT1_COMPLETE ? 1 : 0;
  334. }
  335. EXPORT_SYMBOL_GPL(genphy_c45_aneg_done);
  336. /**
  337. * genphy_c45_read_link - read the overall link status from the MMDs
  338. * @phydev: target phy_device struct
  339. *
  340. * Read the link status from the specified MMDs, and if they all indicate
  341. * that the link is up, set phydev->link to 1. If an error is encountered,
  342. * a negative errno will be returned, otherwise zero.
  343. */
  344. int genphy_c45_read_link(struct phy_device *phydev)
  345. {
  346. u32 mmd_mask = MDIO_DEVS_PMAPMD;
  347. int val, devad;
  348. bool link = true;
  349. if (phydev->c45_ids.mmds_present & MDIO_DEVS_AN) {
  350. val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_CTRL1);
  351. if (val < 0)
  352. return val;
  353. /* Autoneg is being started, therefore disregard current
  354. * link status and report link as down.
  355. */
  356. if (val & MDIO_AN_CTRL1_RESTART) {
  357. phydev->link = 0;
  358. return 0;
  359. }
  360. }
  361. while (mmd_mask && link) {
  362. devad = __ffs(mmd_mask);
  363. mmd_mask &= ~BIT(devad);
  364. /* The link state is latched low so that momentary link
  365. * drops can be detected. Do not double-read the status
  366. * in polling mode to detect such short link drops except
  367. * the link was already down.
  368. */
  369. if (!phy_polling_mode(phydev) || !phydev->link) {
  370. val = phy_read_mmd(phydev, devad, MDIO_STAT1);
  371. if (val < 0)
  372. return val;
  373. else if (val & MDIO_STAT1_LSTATUS)
  374. continue;
  375. }
  376. val = phy_read_mmd(phydev, devad, MDIO_STAT1);
  377. if (val < 0)
  378. return val;
  379. if (!(val & MDIO_STAT1_LSTATUS))
  380. link = false;
  381. }
  382. phydev->link = link;
  383. return 0;
  384. }
  385. EXPORT_SYMBOL_GPL(genphy_c45_read_link);
  386. /* Read the Clause 45 defined BASE-T1 AN (7.513) status register to check
  387. * if autoneg is complete. If so read the BASE-T1 Autonegotiation
  388. * Advertisement registers filling in the link partner advertisement,
  389. * pause and asym_pause members in phydev.
  390. */
  391. static int genphy_c45_baset1_read_lpa(struct phy_device *phydev)
  392. {
  393. int val;
  394. val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_T1_STAT);
  395. if (val < 0)
  396. return val;
  397. if (!(val & MDIO_AN_STAT1_COMPLETE)) {
  398. linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, phydev->lp_advertising);
  399. mii_t1_adv_l_mod_linkmode_t(phydev->lp_advertising, 0);
  400. mii_t1_adv_m_mod_linkmode_t(phydev->lp_advertising, 0);
  401. phydev->pause = 0;
  402. phydev->asym_pause = 0;
  403. return 0;
  404. }
  405. linkmode_mod_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, phydev->lp_advertising, 1);
  406. val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_T1_LP_L);
  407. if (val < 0)
  408. return val;
  409. mii_t1_adv_l_mod_linkmode_t(phydev->lp_advertising, val);
  410. phydev->pause = val & MDIO_AN_T1_ADV_L_PAUSE_CAP ? 1 : 0;
  411. phydev->asym_pause = val & MDIO_AN_T1_ADV_L_PAUSE_ASYM ? 1 : 0;
  412. val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_T1_LP_M);
  413. if (val < 0)
  414. return val;
  415. mii_t1_adv_m_mod_linkmode_t(phydev->lp_advertising, val);
  416. return 0;
  417. }
  418. /**
  419. * genphy_c45_read_lpa - read the link partner advertisement and pause
  420. * @phydev: target phy_device struct
  421. *
  422. * Read the Clause 45 defined base (7.19) and 10G (7.33) status registers,
  423. * filling in the link partner advertisement, pause and asym_pause members
  424. * in @phydev. This assumes that the auto-negotiation MMD is present, and
  425. * the backplane bit (7.48.0) is clear. Clause 45 PHY drivers are expected
  426. * to fill in the remainder of the link partner advert from vendor registers.
  427. */
  428. int genphy_c45_read_lpa(struct phy_device *phydev)
  429. {
  430. int val;
  431. if (genphy_c45_baset1_able(phydev))
  432. return genphy_c45_baset1_read_lpa(phydev);
  433. val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_STAT1);
  434. if (val < 0)
  435. return val;
  436. if (!(val & MDIO_AN_STAT1_COMPLETE)) {
  437. linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT,
  438. phydev->lp_advertising);
  439. mii_10gbt_stat_mod_linkmode_lpa_t(phydev->lp_advertising, 0);
  440. mii_adv_mod_linkmode_adv_t(phydev->lp_advertising, 0);
  441. phydev->pause = 0;
  442. phydev->asym_pause = 0;
  443. return 0;
  444. }
  445. linkmode_mod_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, phydev->lp_advertising,
  446. val & MDIO_AN_STAT1_LPABLE);
  447. /* Read the link partner's base page advertisement */
  448. val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_LPA);
  449. if (val < 0)
  450. return val;
  451. mii_adv_mod_linkmode_adv_t(phydev->lp_advertising, val);
  452. phydev->pause = val & LPA_PAUSE_CAP ? 1 : 0;
  453. phydev->asym_pause = val & LPA_PAUSE_ASYM ? 1 : 0;
  454. /* Read the link partner's 10G advertisement */
  455. val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_10GBT_STAT);
  456. if (val < 0)
  457. return val;
  458. mii_10gbt_stat_mod_linkmode_lpa_t(phydev->lp_advertising, val);
  459. return 0;
  460. }
  461. EXPORT_SYMBOL_GPL(genphy_c45_read_lpa);
  462. /**
  463. * genphy_c45_pma_baset1_read_master_slave - read forced master/slave
  464. * configuration
  465. * @phydev: target phy_device struct
  466. */
  467. int genphy_c45_pma_baset1_read_master_slave(struct phy_device *phydev)
  468. {
  469. int val;
  470. phydev->master_slave_state = MASTER_SLAVE_STATE_UNKNOWN;
  471. phydev->master_slave_get = MASTER_SLAVE_CFG_UNKNOWN;
  472. val = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_PMD_BT1_CTRL);
  473. if (val < 0)
  474. return val;
  475. if (val & MDIO_PMA_PMD_BT1_CTRL_CFG_MST) {
  476. phydev->master_slave_get = MASTER_SLAVE_CFG_MASTER_FORCE;
  477. phydev->master_slave_state = MASTER_SLAVE_STATE_MASTER;
  478. } else {
  479. phydev->master_slave_get = MASTER_SLAVE_CFG_SLAVE_FORCE;
  480. phydev->master_slave_state = MASTER_SLAVE_STATE_SLAVE;
  481. }
  482. return 0;
  483. }
  484. EXPORT_SYMBOL_GPL(genphy_c45_pma_baset1_read_master_slave);
  485. /**
  486. * genphy_c45_read_pma - read link speed etc from PMA
  487. * @phydev: target phy_device struct
  488. */
  489. int genphy_c45_read_pma(struct phy_device *phydev)
  490. {
  491. int val;
  492. linkmode_zero(phydev->lp_advertising);
  493. val = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_CTRL1);
  494. if (val < 0)
  495. return val;
  496. switch (val & MDIO_CTRL1_SPEEDSEL) {
  497. case 0:
  498. phydev->speed = SPEED_10;
  499. break;
  500. case MDIO_PMA_CTRL1_SPEED100:
  501. phydev->speed = SPEED_100;
  502. break;
  503. case MDIO_PMA_CTRL1_SPEED1000:
  504. phydev->speed = SPEED_1000;
  505. break;
  506. case MDIO_CTRL1_SPEED2_5G:
  507. phydev->speed = SPEED_2500;
  508. break;
  509. case MDIO_CTRL1_SPEED5G:
  510. phydev->speed = SPEED_5000;
  511. break;
  512. case MDIO_CTRL1_SPEED10G:
  513. phydev->speed = SPEED_10000;
  514. break;
  515. default:
  516. phydev->speed = SPEED_UNKNOWN;
  517. break;
  518. }
  519. phydev->duplex = DUPLEX_FULL;
  520. if (genphy_c45_baset1_able(phydev)) {
  521. val = genphy_c45_pma_baset1_read_master_slave(phydev);
  522. if (val < 0)
  523. return val;
  524. }
  525. return 0;
  526. }
  527. EXPORT_SYMBOL_GPL(genphy_c45_read_pma);
  528. /**
  529. * genphy_c45_read_mdix - read mdix status from PMA
  530. * @phydev: target phy_device struct
  531. */
  532. int genphy_c45_read_mdix(struct phy_device *phydev)
  533. {
  534. int val;
  535. if (phydev->speed == SPEED_10000) {
  536. val = phy_read_mmd(phydev, MDIO_MMD_PMAPMD,
  537. MDIO_PMA_10GBT_SWAPPOL);
  538. if (val < 0)
  539. return val;
  540. switch (val) {
  541. case MDIO_PMA_10GBT_SWAPPOL_ABNX | MDIO_PMA_10GBT_SWAPPOL_CDNX:
  542. phydev->mdix = ETH_TP_MDI;
  543. break;
  544. case 0:
  545. phydev->mdix = ETH_TP_MDI_X;
  546. break;
  547. default:
  548. phydev->mdix = ETH_TP_MDI_INVALID;
  549. break;
  550. }
  551. }
  552. return 0;
  553. }
  554. EXPORT_SYMBOL_GPL(genphy_c45_read_mdix);
  555. /**
  556. * genphy_c45_pma_read_abilities - read supported link modes from PMA
  557. * @phydev: target phy_device struct
  558. *
  559. * Read the supported link modes from the PMA Status 2 (1.8) register. If bit
  560. * 1.8.9 is set, the list of supported modes is build using the values in the
  561. * PMA Extended Abilities (1.11) register, indicating 1000BASET an 10G related
  562. * modes. If bit 1.11.14 is set, then the list is also extended with the modes
  563. * in the 2.5G/5G PMA Extended register (1.21), indicating if 2.5GBASET and
  564. * 5GBASET are supported.
  565. */
  566. int genphy_c45_pma_read_abilities(struct phy_device *phydev)
  567. {
  568. int val;
  569. linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, phydev->supported);
  570. if (phydev->c45_ids.mmds_present & MDIO_DEVS_AN) {
  571. val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_STAT1);
  572. if (val < 0)
  573. return val;
  574. if (val & MDIO_AN_STAT1_ABLE)
  575. linkmode_set_bit(ETHTOOL_LINK_MODE_Autoneg_BIT,
  576. phydev->supported);
  577. }
  578. val = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_STAT2);
  579. if (val < 0)
  580. return val;
  581. linkmode_mod_bit(ETHTOOL_LINK_MODE_10000baseSR_Full_BIT,
  582. phydev->supported,
  583. val & MDIO_PMA_STAT2_10GBSR);
  584. linkmode_mod_bit(ETHTOOL_LINK_MODE_10000baseLR_Full_BIT,
  585. phydev->supported,
  586. val & MDIO_PMA_STAT2_10GBLR);
  587. linkmode_mod_bit(ETHTOOL_LINK_MODE_10000baseER_Full_BIT,
  588. phydev->supported,
  589. val & MDIO_PMA_STAT2_10GBER);
  590. if (val & MDIO_PMA_STAT2_EXTABLE) {
  591. val = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_EXTABLE);
  592. if (val < 0)
  593. return val;
  594. linkmode_mod_bit(ETHTOOL_LINK_MODE_10000baseLRM_Full_BIT,
  595. phydev->supported,
  596. val & MDIO_PMA_EXTABLE_10GBLRM);
  597. linkmode_mod_bit(ETHTOOL_LINK_MODE_10000baseT_Full_BIT,
  598. phydev->supported,
  599. val & MDIO_PMA_EXTABLE_10GBT);
  600. linkmode_mod_bit(ETHTOOL_LINK_MODE_10000baseKX4_Full_BIT,
  601. phydev->supported,
  602. val & MDIO_PMA_EXTABLE_10GBKX4);
  603. linkmode_mod_bit(ETHTOOL_LINK_MODE_10000baseKR_Full_BIT,
  604. phydev->supported,
  605. val & MDIO_PMA_EXTABLE_10GBKR);
  606. linkmode_mod_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
  607. phydev->supported,
  608. val & MDIO_PMA_EXTABLE_1000BT);
  609. linkmode_mod_bit(ETHTOOL_LINK_MODE_1000baseKX_Full_BIT,
  610. phydev->supported,
  611. val & MDIO_PMA_EXTABLE_1000BKX);
  612. linkmode_mod_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT,
  613. phydev->supported,
  614. val & MDIO_PMA_EXTABLE_100BTX);
  615. linkmode_mod_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT,
  616. phydev->supported,
  617. val & MDIO_PMA_EXTABLE_100BTX);
  618. linkmode_mod_bit(ETHTOOL_LINK_MODE_10baseT_Full_BIT,
  619. phydev->supported,
  620. val & MDIO_PMA_EXTABLE_10BT);
  621. linkmode_mod_bit(ETHTOOL_LINK_MODE_10baseT_Half_BIT,
  622. phydev->supported,
  623. val & MDIO_PMA_EXTABLE_10BT);
  624. if (val & MDIO_PMA_EXTABLE_NBT) {
  625. val = phy_read_mmd(phydev, MDIO_MMD_PMAPMD,
  626. MDIO_PMA_NG_EXTABLE);
  627. if (val < 0)
  628. return val;
  629. linkmode_mod_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT,
  630. phydev->supported,
  631. val & MDIO_PMA_NG_EXTABLE_2_5GBT);
  632. linkmode_mod_bit(ETHTOOL_LINK_MODE_5000baseT_Full_BIT,
  633. phydev->supported,
  634. val & MDIO_PMA_NG_EXTABLE_5GBT);
  635. }
  636. if (val & MDIO_PMA_EXTABLE_BT1) {
  637. val = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_PMD_BT1);
  638. if (val < 0)
  639. return val;
  640. linkmode_mod_bit(ETHTOOL_LINK_MODE_10baseT1L_Full_BIT,
  641. phydev->supported,
  642. val & MDIO_PMA_PMD_BT1_B10L_ABLE);
  643. val = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_T1_STAT);
  644. if (val < 0)
  645. return val;
  646. linkmode_mod_bit(ETHTOOL_LINK_MODE_Autoneg_BIT,
  647. phydev->supported,
  648. val & MDIO_AN_STAT1_ABLE);
  649. }
  650. }
  651. return 0;
  652. }
  653. EXPORT_SYMBOL_GPL(genphy_c45_pma_read_abilities);
  654. /* Read master/slave preference from registers.
  655. * The preference is read from the BIT(4) of BASE-T1 AN
  656. * advertisement register 7.515 and whether the preference
  657. * is forced or not, it is read from BASE-T1 AN advertisement
  658. * register 7.514.
  659. */
  660. int genphy_c45_baset1_read_status(struct phy_device *phydev)
  661. {
  662. int ret;
  663. int cfg;
  664. phydev->master_slave_get = MASTER_SLAVE_CFG_UNKNOWN;
  665. phydev->master_slave_state = MASTER_SLAVE_STATE_UNKNOWN;
  666. ret = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_T1_ADV_L);
  667. if (ret < 0)
  668. return ret;
  669. cfg = phy_read_mmd(phydev, MDIO_MMD_AN, MDIO_AN_T1_ADV_M);
  670. if (cfg < 0)
  671. return cfg;
  672. if (ret & MDIO_AN_T1_ADV_L_FORCE_MS) {
  673. if (cfg & MDIO_AN_T1_ADV_M_MST)
  674. phydev->master_slave_get = MASTER_SLAVE_CFG_MASTER_FORCE;
  675. else
  676. phydev->master_slave_get = MASTER_SLAVE_CFG_SLAVE_FORCE;
  677. } else {
  678. if (cfg & MDIO_AN_T1_ADV_M_MST)
  679. phydev->master_slave_get = MASTER_SLAVE_CFG_MASTER_PREFERRED;
  680. else
  681. phydev->master_slave_get = MASTER_SLAVE_CFG_SLAVE_PREFERRED;
  682. }
  683. return 0;
  684. }
  685. EXPORT_SYMBOL_GPL(genphy_c45_baset1_read_status);
  686. /**
  687. * genphy_c45_read_status - read PHY status
  688. * @phydev: target phy_device struct
  689. *
  690. * Reads status from PHY and sets phy_device members accordingly.
  691. */
  692. int genphy_c45_read_status(struct phy_device *phydev)
  693. {
  694. int ret;
  695. ret = genphy_c45_read_link(phydev);
  696. if (ret)
  697. return ret;
  698. phydev->speed = SPEED_UNKNOWN;
  699. phydev->duplex = DUPLEX_UNKNOWN;
  700. phydev->pause = 0;
  701. phydev->asym_pause = 0;
  702. if (phydev->autoneg == AUTONEG_ENABLE) {
  703. ret = genphy_c45_read_lpa(phydev);
  704. if (ret)
  705. return ret;
  706. if (genphy_c45_baset1_able(phydev)) {
  707. ret = genphy_c45_baset1_read_status(phydev);
  708. if (ret < 0)
  709. return ret;
  710. }
  711. phy_resolve_aneg_linkmode(phydev);
  712. } else {
  713. ret = genphy_c45_read_pma(phydev);
  714. }
  715. return ret;
  716. }
  717. EXPORT_SYMBOL_GPL(genphy_c45_read_status);
  718. /**
  719. * genphy_c45_config_aneg - restart auto-negotiation or forced setup
  720. * @phydev: target phy_device struct
  721. *
  722. * Description: If auto-negotiation is enabled, we configure the
  723. * advertising, and then restart auto-negotiation. If it is not
  724. * enabled, then we force a configuration.
  725. */
  726. int genphy_c45_config_aneg(struct phy_device *phydev)
  727. {
  728. bool changed = false;
  729. int ret;
  730. if (phydev->autoneg == AUTONEG_DISABLE)
  731. return genphy_c45_pma_setup_forced(phydev);
  732. ret = genphy_c45_an_config_aneg(phydev);
  733. if (ret < 0)
  734. return ret;
  735. if (ret > 0)
  736. changed = true;
  737. return genphy_c45_check_and_restart_aneg(phydev, changed);
  738. }
  739. EXPORT_SYMBOL_GPL(genphy_c45_config_aneg);
  740. /* The gen10g_* functions are the old Clause 45 stub */
  741. int gen10g_config_aneg(struct phy_device *phydev)
  742. {
  743. return 0;
  744. }
  745. EXPORT_SYMBOL_GPL(gen10g_config_aneg);
  746. int genphy_c45_loopback(struct phy_device *phydev, bool enable)
  747. {
  748. return phy_modify_mmd(phydev, MDIO_MMD_PCS, MDIO_CTRL1,
  749. MDIO_PCS_CTRL1_LOOPBACK,
  750. enable ? MDIO_PCS_CTRL1_LOOPBACK : 0);
  751. }
  752. EXPORT_SYMBOL_GPL(genphy_c45_loopback);
  753. /**
  754. * genphy_c45_fast_retrain - configure fast retrain registers
  755. * @phydev: target phy_device struct
  756. * @enable: enable fast retrain or not
  757. *
  758. * Description: If fast-retrain is enabled, we configure PHY as
  759. * advertising fast retrain capable and THP Bypass Request, then
  760. * enable fast retrain. If it is not enabled, we configure fast
  761. * retrain disabled.
  762. */
  763. int genphy_c45_fast_retrain(struct phy_device *phydev, bool enable)
  764. {
  765. int ret;
  766. if (!enable)
  767. return phy_clear_bits_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_FSRT_CSR,
  768. MDIO_PMA_10GBR_FSRT_ENABLE);
  769. if (linkmode_test_bit(ETHTOOL_LINK_MODE_2500baseT_Full_BIT, phydev->supported)) {
  770. ret = phy_set_bits_mmd(phydev, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL,
  771. MDIO_AN_10GBT_CTRL_ADVFSRT2_5G);
  772. if (ret)
  773. return ret;
  774. ret = phy_set_bits_mmd(phydev, MDIO_MMD_AN, MDIO_AN_CTRL2,
  775. MDIO_AN_THP_BP2_5GT);
  776. if (ret)
  777. return ret;
  778. }
  779. return phy_set_bits_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_10GBR_FSRT_CSR,
  780. MDIO_PMA_10GBR_FSRT_ENABLE);
  781. }
  782. EXPORT_SYMBOL_GPL(genphy_c45_fast_retrain);
  783. struct phy_driver genphy_c45_driver = {
  784. .phy_id = 0xffffffff,
  785. .phy_id_mask = 0xffffffff,
  786. .name = "Generic Clause 45 PHY",
  787. .read_status = genphy_c45_read_status,
  788. };