mscc.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493
  1. /* SPDX-License-Identifier: (GPL-2.0 OR MIT) */
  2. /*
  3. * Driver for Microsemi VSC85xx PHYs
  4. *
  5. * Copyright (c) 2016 Microsemi Corporation
  6. */
  7. #ifndef _MSCC_PHY_H_
  8. #define _MSCC_PHY_H_
  9. #if IS_ENABLED(CONFIG_MACSEC)
  10. #include "mscc_macsec.h"
  11. #endif
  12. enum rgmii_clock_delay {
  13. RGMII_CLK_DELAY_0_2_NS = 0,
  14. RGMII_CLK_DELAY_0_8_NS = 1,
  15. RGMII_CLK_DELAY_1_1_NS = 2,
  16. RGMII_CLK_DELAY_1_7_NS = 3,
  17. RGMII_CLK_DELAY_2_0_NS = 4,
  18. RGMII_CLK_DELAY_2_3_NS = 5,
  19. RGMII_CLK_DELAY_2_6_NS = 6,
  20. RGMII_CLK_DELAY_3_4_NS = 7
  21. };
  22. /* Microsemi VSC85xx PHY registers */
  23. /* IEEE 802. Std Registers */
  24. #define MSCC_PHY_BYPASS_CONTROL 18
  25. #define DISABLE_HP_AUTO_MDIX_MASK 0x0080
  26. #define DISABLE_PAIR_SWAP_CORR_MASK 0x0020
  27. #define DISABLE_POLARITY_CORR_MASK 0x0010
  28. #define PARALLEL_DET_IGNORE_ADVERTISED 0x0008
  29. #define MSCC_PHY_EXT_CNTL_STATUS 22
  30. #define SMI_BROADCAST_WR_EN 0x0001
  31. #define MSCC_PHY_ERR_RX_CNT 19
  32. #define MSCC_PHY_ERR_FALSE_CARRIER_CNT 20
  33. #define MSCC_PHY_ERR_LINK_DISCONNECT_CNT 21
  34. #define ERR_CNT_MASK GENMASK(7, 0)
  35. #define MSCC_PHY_EXT_PHY_CNTL_1 23
  36. #define MAC_IF_SELECTION_MASK 0x1800
  37. #define MAC_IF_SELECTION_GMII 0
  38. #define MAC_IF_SELECTION_RMII 1
  39. #define MAC_IF_SELECTION_RGMII 2
  40. #define MAC_IF_SELECTION_POS 11
  41. #define VSC8584_MAC_IF_SELECTION_MASK 0x1000
  42. #define VSC8584_MAC_IF_SELECTION_SGMII 0
  43. #define VSC8584_MAC_IF_SELECTION_1000BASEX 1
  44. #define VSC8584_MAC_IF_SELECTION_POS 12
  45. #define FAR_END_LOOPBACK_MODE_MASK 0x0008
  46. #define MEDIA_OP_MODE_MASK 0x0700
  47. #define MEDIA_OP_MODE_COPPER 0
  48. #define MEDIA_OP_MODE_SERDES 1
  49. #define MEDIA_OP_MODE_1000BASEX 2
  50. #define MEDIA_OP_MODE_100BASEFX 3
  51. #define MEDIA_OP_MODE_AMS_COPPER_SERDES 5
  52. #define MEDIA_OP_MODE_AMS_COPPER_1000BASEX 6
  53. #define MEDIA_OP_MODE_AMS_COPPER_100BASEFX 7
  54. #define MEDIA_OP_MODE_POS 8
  55. #define MSCC_PHY_EXT_PHY_CNTL_2 24
  56. #define MII_VSC85XX_INT_MASK 25
  57. #define MII_VSC85XX_INT_MASK_MDINT BIT(15)
  58. #define MII_VSC85XX_INT_MASK_LINK_CHG BIT(13)
  59. #define MII_VSC85XX_INT_MASK_WOL BIT(6)
  60. #define MII_VSC85XX_INT_MASK_EXT BIT(5)
  61. #define MII_VSC85XX_INT_STATUS 26
  62. #define MII_VSC85XX_INT_MASK_MASK (MII_VSC85XX_INT_MASK_MDINT | \
  63. MII_VSC85XX_INT_MASK_LINK_CHG | \
  64. MII_VSC85XX_INT_MASK_EXT)
  65. #define MSCC_PHY_WOL_MAC_CONTROL 27
  66. #define EDGE_RATE_CNTL_POS 5
  67. #define EDGE_RATE_CNTL_MASK 0x00E0
  68. #define MSCC_PHY_DEV_AUX_CNTL 28
  69. #define HP_AUTO_MDIX_X_OVER_IND_MASK 0x2000
  70. #define MSCC_PHY_LED_MODE_SEL 29
  71. #define LED_MODE_SEL_POS(x) ((x) * 4)
  72. #define LED_MODE_SEL_MASK(x) (GENMASK(3, 0) << LED_MODE_SEL_POS(x))
  73. #define LED_MODE_SEL(x, mode) (((mode) << LED_MODE_SEL_POS(x)) & LED_MODE_SEL_MASK(x))
  74. #define MSCC_EXT_PAGE_CSR_CNTL_17 17
  75. #define MSCC_EXT_PAGE_CSR_CNTL_18 18
  76. #define MSCC_EXT_PAGE_CSR_CNTL_19 19
  77. #define MSCC_PHY_CSR_CNTL_19_REG_ADDR(x) (x)
  78. #define MSCC_PHY_CSR_CNTL_19_TARGET(x) ((x) << 12)
  79. #define MSCC_PHY_CSR_CNTL_19_READ BIT(14)
  80. #define MSCC_PHY_CSR_CNTL_19_CMD BIT(15)
  81. #define MSCC_EXT_PAGE_CSR_CNTL_20 20
  82. #define MSCC_PHY_CSR_CNTL_20_TARGET(x) (x)
  83. #define PHY_MCB_TARGET 0x07
  84. #define PHY_MCB_S6G_WRITE BIT(31)
  85. #define PHY_MCB_S6G_READ BIT(30)
  86. #define PHY_S6G_PLL5G_CFG0 0x06
  87. #define PHY_S6G_PLL5G_CFG2 0x08
  88. #define PHY_S6G_LCPLL_CFG 0x11
  89. #define PHY_S6G_PLL_CFG 0x2b
  90. #define PHY_S6G_COMMON_CFG 0x2c
  91. #define PHY_S6G_GPC_CFG 0x2e
  92. #define PHY_S6G_MISC_CFG 0x3b
  93. #define PHY_MCB_S6G_CFG 0x3f
  94. #define PHY_S6G_DFT_CFG2 0x3e
  95. #define PHY_S6G_PLL_STATUS 0x31
  96. #define PHY_S6G_IB_STATUS0 0x2f
  97. #define PHY_S6G_SYS_RST_POS 31
  98. #define PHY_S6G_ENA_LANE_POS 18
  99. #define PHY_S6G_ENA_LOOP_POS 8
  100. #define PHY_S6G_QRATE_POS 6
  101. #define PHY_S6G_IF_MODE_POS 4
  102. #define PHY_S6G_PLL_ENA_OFFS_POS 21
  103. #define PHY_S6G_PLL_FSM_CTRL_DATA_POS 8
  104. #define PHY_S6G_PLL_FSM_ENA_POS 7
  105. #define PHY_S6G_CFG2_FSM_DIS 1
  106. #define PHY_S6G_CFG2_FSM_CLK_BP 23
  107. #define MSCC_EXT_PAGE_ACCESS 31
  108. #define MSCC_PHY_PAGE_STANDARD 0x0000 /* Standard registers */
  109. #define MSCC_PHY_PAGE_EXTENDED 0x0001 /* Extended registers */
  110. #define MSCC_PHY_PAGE_EXTENDED_2 0x0002 /* Extended reg - page 2 */
  111. #define MSCC_PHY_PAGE_EXTENDED_3 0x0003 /* Extended reg - page 3 */
  112. #define MSCC_PHY_PAGE_EXTENDED_4 0x0004 /* Extended reg - page 4 */
  113. #define MSCC_PHY_PAGE_CSR_CNTL MSCC_PHY_PAGE_EXTENDED_4
  114. #define MSCC_PHY_PAGE_MACSEC MSCC_PHY_PAGE_EXTENDED_4
  115. /* Extended reg - GPIO; this is a bank of registers that are shared for all PHYs
  116. * in the same package.
  117. */
  118. #define MSCC_PHY_PAGE_EXTENDED_GPIO 0x0010 /* Extended reg - GPIO */
  119. #define MSCC_PHY_PAGE_1588 0x1588 /* PTP (1588) */
  120. #define MSCC_PHY_PAGE_TEST 0x2a30 /* Test reg */
  121. #define MSCC_PHY_PAGE_TR 0x52b5 /* Token ring registers */
  122. #define MSCC_PHY_GPIO_CONTROL_2 14
  123. #define MSCC_PHY_COMA_MODE 0x2000 /* input(1) / output(0) */
  124. #define MSCC_PHY_COMA_OUTPUT 0x1000 /* value to output */
  125. /* Extended Page 1 Registers */
  126. #define MSCC_PHY_CU_MEDIA_CRC_VALID_CNT 18
  127. #define VALID_CRC_CNT_CRC_MASK GENMASK(13, 0)
  128. #define MSCC_PHY_EXT_MODE_CNTL 19
  129. #define FORCE_MDI_CROSSOVER_MASK 0x000C
  130. #define FORCE_MDI_CROSSOVER_MDIX 0x000C
  131. #define FORCE_MDI_CROSSOVER_MDI 0x0008
  132. #define MSCC_PHY_ACTIPHY_CNTL 20
  133. #define PHY_ADDR_REVERSED 0x0200
  134. #define DOWNSHIFT_CNTL_MASK 0x001C
  135. #define DOWNSHIFT_EN 0x0010
  136. #define DOWNSHIFT_CNTL_POS 2
  137. #define MSCC_PHY_EXT_PHY_CNTL_4 23
  138. #define PHY_CNTL_4_ADDR_POS 11
  139. #define MSCC_PHY_VERIPHY_CNTL_2 25
  140. #define MSCC_PHY_VERIPHY_CNTL_3 26
  141. /* Extended Page 2 Registers */
  142. #define MSCC_PHY_CU_PMD_TX_CNTL 16
  143. /* RGMII setting controls at address 18E2, for VSC8572 and similar */
  144. #define VSC8572_RGMII_CNTL 18
  145. #define VSC8572_RGMII_RX_DELAY_MASK 0x000E
  146. #define VSC8572_RGMII_TX_DELAY_MASK 0x0070
  147. /* RGMII controls at address 20E2, for VSC8502 and similar */
  148. #define VSC8502_RGMII_CNTL 20
  149. #define VSC8502_RGMII_RX_DELAY_MASK 0x0070
  150. #define VSC8502_RGMII_TX_DELAY_MASK 0x0007
  151. #define VSC8502_RGMII_RX_CLK_DISABLE 0x0800
  152. #define MSCC_PHY_WOL_LOWER_MAC_ADDR 21
  153. #define MSCC_PHY_WOL_MID_MAC_ADDR 22
  154. #define MSCC_PHY_WOL_UPPER_MAC_ADDR 23
  155. #define MSCC_PHY_WOL_LOWER_PASSWD 24
  156. #define MSCC_PHY_WOL_MID_PASSWD 25
  157. #define MSCC_PHY_WOL_UPPER_PASSWD 26
  158. #define MSCC_PHY_WOL_MAC_CONTROL 27
  159. #define SECURE_ON_ENABLE 0x8000
  160. #define SECURE_ON_PASSWD_LEN_4 0x4000
  161. #define MSCC_PHY_EXTENDED_INT 28
  162. #define MSCC_PHY_EXTENDED_INT_MS_EGR BIT(9)
  163. /* Extended Page 3 Registers */
  164. #define MSCC_PHY_SERDES_TX_VALID_CNT 21
  165. #define MSCC_PHY_SERDES_TX_CRC_ERR_CNT 22
  166. #define MSCC_PHY_SERDES_RX_VALID_CNT 28
  167. #define MSCC_PHY_SERDES_RX_CRC_ERR_CNT 29
  168. /* Extended page GPIO Registers */
  169. #define MSCC_DW8051_CNTL_STATUS 0
  170. #define MICRO_NSOFT_RESET 0x8000
  171. #define RUN_FROM_INT_ROM 0x4000
  172. #define AUTOINC_ADDR 0x2000
  173. #define PATCH_RAM_CLK 0x1000
  174. #define MICRO_PATCH_EN 0x0080
  175. #define DW8051_CLK_EN 0x0010
  176. #define MICRO_CLK_EN 0x0008
  177. #define MICRO_CLK_DIVIDE(x) ((x) >> 1)
  178. #define MSCC_DW8051_VLD_MASK 0xf1ff
  179. /* x Address in range 1-4 */
  180. #define MSCC_TRAP_ROM_ADDR(x) ((x) * 2 + 1)
  181. #define MSCC_PATCH_RAM_ADDR(x) (((x) + 1) * 2)
  182. #define MSCC_INT_MEM_ADDR 11
  183. #define MSCC_INT_MEM_CNTL 12
  184. #define READ_SFR 0x6000
  185. #define READ_PRAM 0x4000
  186. #define READ_ROM 0x2000
  187. #define READ_RAM 0x0000
  188. #define INT_MEM_WRITE_EN 0x1000
  189. #define EN_PATCH_RAM_TRAP_ADDR(x) (0x0100 << ((x) - 1))
  190. #define INT_MEM_DATA_M 0x00ff
  191. #define INT_MEM_DATA(x) (INT_MEM_DATA_M & (x))
  192. #define MSCC_PHY_PROC_CMD 18
  193. #define PROC_CMD_NCOMPLETED 0x8000
  194. #define PROC_CMD_FAILED 0x4000
  195. #define PROC_CMD_SGMII_PORT(x) ((x) << 8)
  196. #define PROC_CMD_FIBER_PORT(x) (0x0100 << (x) % 4)
  197. #define PROC_CMD_QSGMII_PORT 0x0c00
  198. #define PROC_CMD_RST_CONF_PORT 0x0080
  199. #define PROC_CMD_RECONF_PORT 0x0000
  200. #define PROC_CMD_READ_MOD_WRITE_PORT 0x0040
  201. #define PROC_CMD_WRITE 0x0040
  202. #define PROC_CMD_READ 0x0000
  203. #define PROC_CMD_FIBER_DISABLE 0x0020
  204. #define PROC_CMD_FIBER_100BASE_FX 0x0010
  205. #define PROC_CMD_FIBER_1000BASE_X 0x0000
  206. #define PROC_CMD_SGMII_MAC 0x0030
  207. #define PROC_CMD_QSGMII_MAC 0x0020
  208. #define PROC_CMD_NO_MAC_CONF 0x0000
  209. #define PROC_CMD_1588_DEFAULT_INIT 0x0010
  210. #define PROC_CMD_NOP 0x000f
  211. #define PROC_CMD_PHY_INIT 0x000a
  212. #define PROC_CMD_CRC16 0x0008
  213. #define PROC_CMD_FIBER_MEDIA_CONF 0x0001
  214. #define PROC_CMD_MCB_ACCESS_MAC_CONF 0x0000
  215. #define PROC_CMD_NCOMPLETED_TIMEOUT_MS 500
  216. #define MSCC_PHY_MAC_CFG_FASTLINK 19
  217. #define MAC_CFG_MASK 0xc000
  218. #define MAC_CFG_SGMII 0x0000
  219. #define MAC_CFG_QSGMII 0x4000
  220. #define MAC_CFG_RGMII 0x8000
  221. /* Test page Registers */
  222. #define MSCC_PHY_TEST_PAGE_5 5
  223. #define MSCC_PHY_TEST_PAGE_8 8
  224. #define TR_CLK_DISABLE 0x8000
  225. #define MSCC_PHY_TEST_PAGE_9 9
  226. #define MSCC_PHY_TEST_PAGE_20 20
  227. #define MSCC_PHY_TEST_PAGE_24 24
  228. /* Token ring page Registers */
  229. #define MSCC_PHY_TR_CNTL 16
  230. #define TR_WRITE 0x8000
  231. #define TR_ADDR(x) (0x7fff & (x))
  232. #define MSCC_PHY_TR_LSB 17
  233. #define MSCC_PHY_TR_MSB 18
  234. /* Microsemi PHY ID's
  235. * Code assumes lowest nibble is 0
  236. */
  237. #define PHY_ID_VSC8502 0x00070630
  238. #define PHY_ID_VSC8504 0x000704c0
  239. #define PHY_ID_VSC8514 0x00070670
  240. #define PHY_ID_VSC8530 0x00070560
  241. #define PHY_ID_VSC8531 0x00070570
  242. #define PHY_ID_VSC8540 0x00070760
  243. #define PHY_ID_VSC8541 0x00070770
  244. #define PHY_ID_VSC8552 0x000704e0
  245. #define PHY_ID_VSC856X 0x000707e0
  246. #define PHY_ID_VSC8572 0x000704d0
  247. #define PHY_ID_VSC8574 0x000704a0
  248. #define PHY_ID_VSC8575 0x000707d0
  249. #define PHY_ID_VSC8582 0x000707b0
  250. #define PHY_ID_VSC8584 0x000707c0
  251. #define MSCC_VDDMAC_1500 1500
  252. #define MSCC_VDDMAC_1800 1800
  253. #define MSCC_VDDMAC_2500 2500
  254. #define MSCC_VDDMAC_3300 3300
  255. #define DOWNSHIFT_COUNT_MAX 5
  256. #define MAX_LEDS 4
  257. #define VSC8584_SUPP_LED_MODES (BIT(VSC8531_LINK_ACTIVITY) | \
  258. BIT(VSC8531_LINK_1000_ACTIVITY) | \
  259. BIT(VSC8531_LINK_100_ACTIVITY) | \
  260. BIT(VSC8531_LINK_10_ACTIVITY) | \
  261. BIT(VSC8531_LINK_100_1000_ACTIVITY) | \
  262. BIT(VSC8531_LINK_10_1000_ACTIVITY) | \
  263. BIT(VSC8531_LINK_10_100_ACTIVITY) | \
  264. BIT(VSC8584_LINK_100FX_1000X_ACTIVITY) | \
  265. BIT(VSC8531_DUPLEX_COLLISION) | \
  266. BIT(VSC8531_COLLISION) | \
  267. BIT(VSC8531_ACTIVITY) | \
  268. BIT(VSC8584_100FX_1000X_ACTIVITY) | \
  269. BIT(VSC8531_AUTONEG_FAULT) | \
  270. BIT(VSC8531_SERIAL_MODE) | \
  271. BIT(VSC8531_FORCE_LED_OFF) | \
  272. BIT(VSC8531_FORCE_LED_ON))
  273. #define VSC85XX_SUPP_LED_MODES (BIT(VSC8531_LINK_ACTIVITY) | \
  274. BIT(VSC8531_LINK_1000_ACTIVITY) | \
  275. BIT(VSC8531_LINK_100_ACTIVITY) | \
  276. BIT(VSC8531_LINK_10_ACTIVITY) | \
  277. BIT(VSC8531_LINK_100_1000_ACTIVITY) | \
  278. BIT(VSC8531_LINK_10_1000_ACTIVITY) | \
  279. BIT(VSC8531_LINK_10_100_ACTIVITY) | \
  280. BIT(VSC8531_DUPLEX_COLLISION) | \
  281. BIT(VSC8531_COLLISION) | \
  282. BIT(VSC8531_ACTIVITY) | \
  283. BIT(VSC8531_AUTONEG_FAULT) | \
  284. BIT(VSC8531_SERIAL_MODE) | \
  285. BIT(VSC8531_FORCE_LED_OFF) | \
  286. BIT(VSC8531_FORCE_LED_ON))
  287. #define MSCC_VSC8584_REVB_INT8051_FW "microchip/mscc_vsc8584_revb_int8051_fb48.bin"
  288. #define MSCC_VSC8584_REVB_INT8051_FW_START_ADDR 0xe800
  289. #define MSCC_VSC8584_REVB_INT8051_FW_CRC 0xfb48
  290. #define MSCC_VSC8574_REVB_INT8051_FW "microchip/mscc_vsc8574_revb_int8051_29e8.bin"
  291. #define MSCC_VSC8574_REVB_INT8051_FW_START_ADDR 0x4000
  292. #define MSCC_VSC8574_REVB_INT8051_FW_CRC 0x29e8
  293. #define VSC8584_REVB 0x0001
  294. #define MSCC_DEV_REV_MASK GENMASK(3, 0)
  295. #define MSCC_ROM_TRAP_SERDES_6G_CFG 0x1E48
  296. #define MSCC_RAM_TRAP_SERDES_6G_CFG 0x1E4F
  297. #define PATCH_VEC_ZERO_EN 0x0100
  298. struct reg_val {
  299. u16 reg;
  300. u32 val;
  301. };
  302. struct vsc85xx_hw_stat {
  303. const char *string;
  304. u8 reg;
  305. u16 page;
  306. u16 mask;
  307. };
  308. struct vsc8531_private {
  309. int rate_magic;
  310. u16 supp_led_modes;
  311. u32 leds_mode[MAX_LEDS];
  312. u8 nleds;
  313. const struct vsc85xx_hw_stat *hw_stats;
  314. u64 *stats;
  315. int nstats;
  316. /* PHY address within the package. */
  317. u8 addr;
  318. /* For multiple port PHYs; the MDIO address of the base PHY in the
  319. * package.
  320. */
  321. unsigned int base_addr;
  322. #if IS_ENABLED(CONFIG_MACSEC)
  323. /* MACsec fields:
  324. * - One SecY per device (enforced at the s/w implementation level)
  325. * - macsec_flows: list of h/w flows
  326. * - ingr_flows: bitmap of ingress flows
  327. * - egr_flows: bitmap of egress flows
  328. */
  329. struct macsec_secy *secy;
  330. struct list_head macsec_flows;
  331. unsigned long ingr_flows;
  332. unsigned long egr_flows;
  333. #endif
  334. struct mii_timestamper mii_ts;
  335. bool input_clk_init;
  336. struct vsc85xx_ptp *ptp;
  337. /* LOAD/SAVE GPIO pin, used for retrieving or setting time to the PHC. */
  338. struct gpio_desc *load_save;
  339. /* For multiple port PHYs; the MDIO address of the base PHY in the
  340. * pair of two PHYs that share a 1588 engine. PHY0 and PHY2 are coupled.
  341. * PHY1 and PHY3 as well. PHY0 and PHY1 are base PHYs for their
  342. * respective pair.
  343. */
  344. unsigned int ts_base_addr;
  345. u8 ts_base_phy;
  346. /* ts_lock: used for per-PHY timestamping operations.
  347. * phc_lock: used for per-PHY PHC opertations.
  348. */
  349. struct mutex ts_lock;
  350. struct mutex phc_lock;
  351. };
  352. /* Shared structure between the PHYs of the same package.
  353. * gpio_lock: used for PHC operations. Common for all PHYs as the load/save GPIO
  354. * is shared.
  355. */
  356. struct vsc85xx_shared_private {
  357. struct mutex gpio_lock;
  358. };
  359. #if IS_ENABLED(CONFIG_OF_MDIO)
  360. struct vsc8531_edge_rate_table {
  361. u32 vddmac;
  362. u32 slowdown[8];
  363. };
  364. #endif /* CONFIG_OF_MDIO */
  365. enum csr_target {
  366. MACRO_CTRL = 0x07,
  367. };
  368. u32 vsc85xx_csr_read(struct phy_device *phydev,
  369. enum csr_target target, u32 reg);
  370. int vsc85xx_csr_write(struct phy_device *phydev,
  371. enum csr_target target, u32 reg, u32 val);
  372. int phy_base_write(struct phy_device *phydev, u32 regnum, u16 val);
  373. int phy_base_read(struct phy_device *phydev, u32 regnum);
  374. int phy_update_mcb_s6g(struct phy_device *phydev, u32 reg, u8 mcb);
  375. int phy_commit_mcb_s6g(struct phy_device *phydev, u32 reg, u8 mcb);
  376. int vsc8584_cmd(struct phy_device *phydev, u16 val);
  377. #if IS_ENABLED(CONFIG_MACSEC)
  378. int vsc8584_macsec_init(struct phy_device *phydev);
  379. void vsc8584_handle_macsec_interrupt(struct phy_device *phydev);
  380. void vsc8584_config_macsec_intr(struct phy_device *phydev);
  381. #else
  382. static inline int vsc8584_macsec_init(struct phy_device *phydev)
  383. {
  384. return 0;
  385. }
  386. static inline void vsc8584_handle_macsec_interrupt(struct phy_device *phydev)
  387. {
  388. }
  389. static inline void vsc8584_config_macsec_intr(struct phy_device *phydev)
  390. {
  391. }
  392. #endif
  393. #if IS_ENABLED(CONFIG_NETWORK_PHY_TIMESTAMPING)
  394. void vsc85xx_link_change_notify(struct phy_device *phydev);
  395. void vsc8584_config_ts_intr(struct phy_device *phydev);
  396. int vsc8584_ptp_init(struct phy_device *phydev);
  397. int vsc8584_ptp_probe_once(struct phy_device *phydev);
  398. int vsc8584_ptp_probe(struct phy_device *phydev);
  399. irqreturn_t vsc8584_handle_ts_interrupt(struct phy_device *phydev);
  400. #else
  401. static inline void vsc85xx_link_change_notify(struct phy_device *phydev)
  402. {
  403. }
  404. static inline void vsc8584_config_ts_intr(struct phy_device *phydev)
  405. {
  406. }
  407. static inline int vsc8584_ptp_init(struct phy_device *phydev)
  408. {
  409. return 0;
  410. }
  411. static inline int vsc8584_ptp_probe_once(struct phy_device *phydev)
  412. {
  413. return 0;
  414. }
  415. static inline int vsc8584_ptp_probe(struct phy_device *phydev)
  416. {
  417. return 0;
  418. }
  419. static inline irqreturn_t vsc8584_handle_ts_interrupt(struct phy_device *phydev)
  420. {
  421. return IRQ_NONE;
  422. }
  423. #endif
  424. #endif /* _MSCC_PHY_H_ */