marvell-88x2222.c 16 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Marvell 88x2222 dual-port multi-speed ethernet transceiver.
  4. *
  5. * Supports:
  6. * XAUI on the host side.
  7. * 1000Base-X or 10GBase-R on the line side.
  8. * SGMII over 1000Base-X.
  9. */
  10. #include <linux/module.h>
  11. #include <linux/phy.h>
  12. #include <linux/gpio.h>
  13. #include <linux/delay.h>
  14. #include <linux/mdio.h>
  15. #include <linux/marvell_phy.h>
  16. #include <linux/of.h>
  17. #include <linux/of_device.h>
  18. #include <linux/of_gpio.h>
  19. #include <linux/sfp.h>
  20. #include <linux/netdevice.h>
  21. /* Port PCS Configuration */
  22. #define MV_PCS_CONFIG 0xF002
  23. #define MV_PCS_HOST_XAUI 0x73
  24. #define MV_PCS_LINE_10GBR (0x71 << 8)
  25. #define MV_PCS_LINE_1GBX_AN (0x7B << 8)
  26. #define MV_PCS_LINE_SGMII_AN (0x7F << 8)
  27. /* Port Reset and Power Down */
  28. #define MV_PORT_RST 0xF003
  29. #define MV_LINE_RST_SW BIT(15)
  30. #define MV_HOST_RST_SW BIT(7)
  31. #define MV_PORT_RST_SW (MV_LINE_RST_SW | MV_HOST_RST_SW)
  32. /* PMD Receive Signal Detect */
  33. #define MV_RX_SIGNAL_DETECT 0x000A
  34. #define MV_RX_SIGNAL_DETECT_GLOBAL BIT(0)
  35. /* 1000Base-X/SGMII Control Register */
  36. #define MV_1GBX_CTRL (0x2000 + MII_BMCR)
  37. /* 1000BASE-X/SGMII Status Register */
  38. #define MV_1GBX_STAT (0x2000 + MII_BMSR)
  39. /* 1000Base-X Auto-Negotiation Advertisement Register */
  40. #define MV_1GBX_ADVERTISE (0x2000 + MII_ADVERTISE)
  41. /* 1000Base-X PHY Specific Status Register */
  42. #define MV_1GBX_PHY_STAT 0xA003
  43. #define MV_1GBX_PHY_STAT_AN_RESOLVED BIT(11)
  44. #define MV_1GBX_PHY_STAT_DUPLEX BIT(13)
  45. #define MV_1GBX_PHY_STAT_SPEED100 BIT(14)
  46. #define MV_1GBX_PHY_STAT_SPEED1000 BIT(15)
  47. #define AUTONEG_TIMEOUT 3
  48. struct mv2222_data {
  49. phy_interface_t line_interface;
  50. __ETHTOOL_DECLARE_LINK_MODE_MASK(supported);
  51. bool sfp_link;
  52. };
  53. /* SFI PMA transmit enable */
  54. static int mv2222_tx_enable(struct phy_device *phydev)
  55. {
  56. return phy_clear_bits_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_TXDIS,
  57. MDIO_PMD_TXDIS_GLOBAL);
  58. }
  59. /* SFI PMA transmit disable */
  60. static int mv2222_tx_disable(struct phy_device *phydev)
  61. {
  62. return phy_set_bits_mmd(phydev, MDIO_MMD_PMAPMD, MDIO_PMA_TXDIS,
  63. MDIO_PMD_TXDIS_GLOBAL);
  64. }
  65. static int mv2222_soft_reset(struct phy_device *phydev)
  66. {
  67. int val, ret;
  68. ret = phy_write_mmd(phydev, MDIO_MMD_VEND2, MV_PORT_RST,
  69. MV_PORT_RST_SW);
  70. if (ret < 0)
  71. return ret;
  72. return phy_read_mmd_poll_timeout(phydev, MDIO_MMD_VEND2, MV_PORT_RST,
  73. val, !(val & MV_PORT_RST_SW),
  74. 5000, 1000000, true);
  75. }
  76. static int mv2222_disable_aneg(struct phy_device *phydev)
  77. {
  78. int ret = phy_clear_bits_mmd(phydev, MDIO_MMD_PCS, MV_1GBX_CTRL,
  79. BMCR_ANENABLE | BMCR_ANRESTART);
  80. if (ret < 0)
  81. return ret;
  82. return mv2222_soft_reset(phydev);
  83. }
  84. static int mv2222_enable_aneg(struct phy_device *phydev)
  85. {
  86. int ret = phy_set_bits_mmd(phydev, MDIO_MMD_PCS, MV_1GBX_CTRL,
  87. BMCR_ANENABLE | BMCR_RESET);
  88. if (ret < 0)
  89. return ret;
  90. return mv2222_soft_reset(phydev);
  91. }
  92. static int mv2222_set_sgmii_speed(struct phy_device *phydev)
  93. {
  94. struct mv2222_data *priv = phydev->priv;
  95. switch (phydev->speed) {
  96. default:
  97. case SPEED_1000:
  98. if ((linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
  99. priv->supported) ||
  100. linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
  101. priv->supported)))
  102. return phy_modify_mmd(phydev, MDIO_MMD_PCS,
  103. MV_1GBX_CTRL,
  104. BMCR_SPEED1000 | BMCR_SPEED100,
  105. BMCR_SPEED1000);
  106. fallthrough;
  107. case SPEED_100:
  108. if ((linkmode_test_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT,
  109. priv->supported) ||
  110. linkmode_test_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT,
  111. priv->supported)))
  112. return phy_modify_mmd(phydev, MDIO_MMD_PCS,
  113. MV_1GBX_CTRL,
  114. BMCR_SPEED1000 | BMCR_SPEED100,
  115. BMCR_SPEED100);
  116. fallthrough;
  117. case SPEED_10:
  118. if ((linkmode_test_bit(ETHTOOL_LINK_MODE_10baseT_Full_BIT,
  119. priv->supported) ||
  120. linkmode_test_bit(ETHTOOL_LINK_MODE_10baseT_Half_BIT,
  121. priv->supported)))
  122. return phy_modify_mmd(phydev, MDIO_MMD_PCS,
  123. MV_1GBX_CTRL,
  124. BMCR_SPEED1000 | BMCR_SPEED100,
  125. BMCR_SPEED10);
  126. return -EINVAL;
  127. }
  128. }
  129. static bool mv2222_is_10g_capable(struct phy_device *phydev)
  130. {
  131. struct mv2222_data *priv = phydev->priv;
  132. return (linkmode_test_bit(ETHTOOL_LINK_MODE_10000baseT_Full_BIT,
  133. priv->supported) ||
  134. linkmode_test_bit(ETHTOOL_LINK_MODE_10000baseCR_Full_BIT,
  135. priv->supported) ||
  136. linkmode_test_bit(ETHTOOL_LINK_MODE_10000baseSR_Full_BIT,
  137. priv->supported) ||
  138. linkmode_test_bit(ETHTOOL_LINK_MODE_10000baseLR_Full_BIT,
  139. priv->supported) ||
  140. linkmode_test_bit(ETHTOOL_LINK_MODE_10000baseLRM_Full_BIT,
  141. priv->supported) ||
  142. linkmode_test_bit(ETHTOOL_LINK_MODE_10000baseER_Full_BIT,
  143. priv->supported));
  144. }
  145. static bool mv2222_is_1gbx_capable(struct phy_device *phydev)
  146. {
  147. struct mv2222_data *priv = phydev->priv;
  148. return linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseX_Full_BIT,
  149. priv->supported);
  150. }
  151. static bool mv2222_is_sgmii_capable(struct phy_device *phydev)
  152. {
  153. struct mv2222_data *priv = phydev->priv;
  154. return (linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT,
  155. priv->supported) ||
  156. linkmode_test_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT,
  157. priv->supported) ||
  158. linkmode_test_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT,
  159. priv->supported) ||
  160. linkmode_test_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT,
  161. priv->supported) ||
  162. linkmode_test_bit(ETHTOOL_LINK_MODE_10baseT_Full_BIT,
  163. priv->supported) ||
  164. linkmode_test_bit(ETHTOOL_LINK_MODE_10baseT_Half_BIT,
  165. priv->supported));
  166. }
  167. static int mv2222_config_line(struct phy_device *phydev)
  168. {
  169. struct mv2222_data *priv = phydev->priv;
  170. switch (priv->line_interface) {
  171. case PHY_INTERFACE_MODE_10GBASER:
  172. return phy_write_mmd(phydev, MDIO_MMD_VEND2, MV_PCS_CONFIG,
  173. MV_PCS_HOST_XAUI | MV_PCS_LINE_10GBR);
  174. case PHY_INTERFACE_MODE_1000BASEX:
  175. return phy_write_mmd(phydev, MDIO_MMD_VEND2, MV_PCS_CONFIG,
  176. MV_PCS_HOST_XAUI | MV_PCS_LINE_1GBX_AN);
  177. case PHY_INTERFACE_MODE_SGMII:
  178. return phy_write_mmd(phydev, MDIO_MMD_VEND2, MV_PCS_CONFIG,
  179. MV_PCS_HOST_XAUI | MV_PCS_LINE_SGMII_AN);
  180. default:
  181. return -EINVAL;
  182. }
  183. }
  184. /* Switch between 1G (1000Base-X/SGMII) and 10G (10GBase-R) modes */
  185. static int mv2222_swap_line_type(struct phy_device *phydev)
  186. {
  187. struct mv2222_data *priv = phydev->priv;
  188. bool changed = false;
  189. int ret;
  190. switch (priv->line_interface) {
  191. case PHY_INTERFACE_MODE_10GBASER:
  192. if (mv2222_is_1gbx_capable(phydev)) {
  193. priv->line_interface = PHY_INTERFACE_MODE_1000BASEX;
  194. changed = true;
  195. }
  196. if (mv2222_is_sgmii_capable(phydev)) {
  197. priv->line_interface = PHY_INTERFACE_MODE_SGMII;
  198. changed = true;
  199. }
  200. break;
  201. case PHY_INTERFACE_MODE_1000BASEX:
  202. case PHY_INTERFACE_MODE_SGMII:
  203. if (mv2222_is_10g_capable(phydev)) {
  204. priv->line_interface = PHY_INTERFACE_MODE_10GBASER;
  205. changed = true;
  206. }
  207. break;
  208. default:
  209. return -EINVAL;
  210. }
  211. if (changed) {
  212. ret = mv2222_config_line(phydev);
  213. if (ret < 0)
  214. return ret;
  215. }
  216. return 0;
  217. }
  218. static int mv2222_setup_forced(struct phy_device *phydev)
  219. {
  220. struct mv2222_data *priv = phydev->priv;
  221. int ret;
  222. if (priv->line_interface == PHY_INTERFACE_MODE_10GBASER) {
  223. if (phydev->speed < SPEED_10000 &&
  224. phydev->speed != SPEED_UNKNOWN) {
  225. ret = mv2222_swap_line_type(phydev);
  226. if (ret < 0)
  227. return ret;
  228. }
  229. }
  230. if (priv->line_interface == PHY_INTERFACE_MODE_SGMII) {
  231. ret = mv2222_set_sgmii_speed(phydev);
  232. if (ret < 0)
  233. return ret;
  234. }
  235. return mv2222_disable_aneg(phydev);
  236. }
  237. static int mv2222_config_aneg(struct phy_device *phydev)
  238. {
  239. struct mv2222_data *priv = phydev->priv;
  240. int ret, adv;
  241. /* SFP is not present, do nothing */
  242. if (priv->line_interface == PHY_INTERFACE_MODE_NA)
  243. return 0;
  244. if (phydev->autoneg == AUTONEG_DISABLE ||
  245. priv->line_interface == PHY_INTERFACE_MODE_10GBASER)
  246. return mv2222_setup_forced(phydev);
  247. adv = linkmode_adv_to_mii_adv_x(priv->supported,
  248. ETHTOOL_LINK_MODE_1000baseX_Full_BIT);
  249. ret = phy_modify_mmd(phydev, MDIO_MMD_PCS, MV_1GBX_ADVERTISE,
  250. ADVERTISE_1000XFULL |
  251. ADVERTISE_1000XPAUSE | ADVERTISE_1000XPSE_ASYM,
  252. adv);
  253. if (ret < 0)
  254. return ret;
  255. return mv2222_enable_aneg(phydev);
  256. }
  257. static int mv2222_aneg_done(struct phy_device *phydev)
  258. {
  259. int ret;
  260. if (mv2222_is_10g_capable(phydev)) {
  261. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_STAT1);
  262. if (ret < 0)
  263. return ret;
  264. if (ret & MDIO_STAT1_LSTATUS)
  265. return 1;
  266. }
  267. ret = phy_read_mmd(phydev, MDIO_MMD_PCS, MV_1GBX_STAT);
  268. if (ret < 0)
  269. return ret;
  270. return (ret & BMSR_ANEGCOMPLETE);
  271. }
  272. /* Returns negative on error, 0 if link is down, 1 if link is up */
  273. static int mv2222_read_status_10g(struct phy_device *phydev)
  274. {
  275. static int timeout;
  276. int val, link = 0;
  277. val = phy_read_mmd(phydev, MDIO_MMD_PCS, MDIO_STAT1);
  278. if (val < 0)
  279. return val;
  280. if (val & MDIO_STAT1_LSTATUS) {
  281. link = 1;
  282. /* 10GBASE-R do not support auto-negotiation */
  283. phydev->autoneg = AUTONEG_DISABLE;
  284. phydev->speed = SPEED_10000;
  285. phydev->duplex = DUPLEX_FULL;
  286. } else {
  287. if (phydev->autoneg == AUTONEG_ENABLE) {
  288. timeout++;
  289. if (timeout > AUTONEG_TIMEOUT) {
  290. timeout = 0;
  291. val = mv2222_swap_line_type(phydev);
  292. if (val < 0)
  293. return val;
  294. return mv2222_config_aneg(phydev);
  295. }
  296. }
  297. }
  298. return link;
  299. }
  300. /* Returns negative on error, 0 if link is down, 1 if link is up */
  301. static int mv2222_read_status_1g(struct phy_device *phydev)
  302. {
  303. static int timeout;
  304. int val, link = 0;
  305. val = phy_read_mmd(phydev, MDIO_MMD_PCS, MV_1GBX_STAT);
  306. if (val < 0)
  307. return val;
  308. if (phydev->autoneg == AUTONEG_ENABLE &&
  309. !(val & BMSR_ANEGCOMPLETE)) {
  310. timeout++;
  311. if (timeout > AUTONEG_TIMEOUT) {
  312. timeout = 0;
  313. val = mv2222_swap_line_type(phydev);
  314. if (val < 0)
  315. return val;
  316. return mv2222_config_aneg(phydev);
  317. }
  318. return 0;
  319. }
  320. if (!(val & BMSR_LSTATUS))
  321. return 0;
  322. link = 1;
  323. val = phy_read_mmd(phydev, MDIO_MMD_PCS, MV_1GBX_PHY_STAT);
  324. if (val < 0)
  325. return val;
  326. if (val & MV_1GBX_PHY_STAT_AN_RESOLVED) {
  327. if (val & MV_1GBX_PHY_STAT_DUPLEX)
  328. phydev->duplex = DUPLEX_FULL;
  329. else
  330. phydev->duplex = DUPLEX_HALF;
  331. if (val & MV_1GBX_PHY_STAT_SPEED1000)
  332. phydev->speed = SPEED_1000;
  333. else if (val & MV_1GBX_PHY_STAT_SPEED100)
  334. phydev->speed = SPEED_100;
  335. else
  336. phydev->speed = SPEED_10;
  337. }
  338. return link;
  339. }
  340. static bool mv2222_link_is_operational(struct phy_device *phydev)
  341. {
  342. struct mv2222_data *priv = phydev->priv;
  343. int val;
  344. val = phy_read_mmd(phydev, MDIO_MMD_PMAPMD, MV_RX_SIGNAL_DETECT);
  345. if (val < 0 || !(val & MV_RX_SIGNAL_DETECT_GLOBAL))
  346. return false;
  347. if (phydev->sfp_bus && !priv->sfp_link)
  348. return false;
  349. return true;
  350. }
  351. static int mv2222_read_status(struct phy_device *phydev)
  352. {
  353. struct mv2222_data *priv = phydev->priv;
  354. int link;
  355. phydev->link = 0;
  356. phydev->speed = SPEED_UNKNOWN;
  357. phydev->duplex = DUPLEX_UNKNOWN;
  358. if (!mv2222_link_is_operational(phydev))
  359. return 0;
  360. if (priv->line_interface == PHY_INTERFACE_MODE_10GBASER)
  361. link = mv2222_read_status_10g(phydev);
  362. else
  363. link = mv2222_read_status_1g(phydev);
  364. if (link < 0)
  365. return link;
  366. phydev->link = link;
  367. return 0;
  368. }
  369. static int mv2222_resume(struct phy_device *phydev)
  370. {
  371. return mv2222_tx_enable(phydev);
  372. }
  373. static int mv2222_suspend(struct phy_device *phydev)
  374. {
  375. return mv2222_tx_disable(phydev);
  376. }
  377. static int mv2222_get_features(struct phy_device *phydev)
  378. {
  379. /* All supported linkmodes are set at probe */
  380. return 0;
  381. }
  382. static int mv2222_config_init(struct phy_device *phydev)
  383. {
  384. if (phydev->interface != PHY_INTERFACE_MODE_XAUI)
  385. return -EINVAL;
  386. return 0;
  387. }
  388. static int mv2222_sfp_insert(void *upstream, const struct sfp_eeprom_id *id)
  389. {
  390. DECLARE_PHY_INTERFACE_MASK(interfaces);
  391. struct phy_device *phydev = upstream;
  392. phy_interface_t sfp_interface;
  393. struct mv2222_data *priv;
  394. struct device *dev;
  395. int ret;
  396. __ETHTOOL_DECLARE_LINK_MODE_MASK(sfp_supported) = { 0, };
  397. priv = (struct mv2222_data *)phydev->priv;
  398. dev = &phydev->mdio.dev;
  399. sfp_parse_support(phydev->sfp_bus, id, sfp_supported, interfaces);
  400. phydev->port = sfp_parse_port(phydev->sfp_bus, id, sfp_supported);
  401. sfp_interface = sfp_select_interface(phydev->sfp_bus, sfp_supported);
  402. dev_info(dev, "%s SFP module inserted\n", phy_modes(sfp_interface));
  403. if (sfp_interface != PHY_INTERFACE_MODE_10GBASER &&
  404. sfp_interface != PHY_INTERFACE_MODE_1000BASEX &&
  405. sfp_interface != PHY_INTERFACE_MODE_SGMII) {
  406. dev_err(dev, "Incompatible SFP module inserted\n");
  407. return -EINVAL;
  408. }
  409. priv->line_interface = sfp_interface;
  410. linkmode_and(priv->supported, phydev->supported, sfp_supported);
  411. ret = mv2222_config_line(phydev);
  412. if (ret < 0)
  413. return ret;
  414. if (mutex_trylock(&phydev->lock)) {
  415. ret = mv2222_config_aneg(phydev);
  416. mutex_unlock(&phydev->lock);
  417. }
  418. return ret;
  419. }
  420. static void mv2222_sfp_remove(void *upstream)
  421. {
  422. struct phy_device *phydev = upstream;
  423. struct mv2222_data *priv;
  424. priv = (struct mv2222_data *)phydev->priv;
  425. priv->line_interface = PHY_INTERFACE_MODE_NA;
  426. linkmode_zero(priv->supported);
  427. phydev->port = PORT_NONE;
  428. }
  429. static void mv2222_sfp_link_up(void *upstream)
  430. {
  431. struct phy_device *phydev = upstream;
  432. struct mv2222_data *priv;
  433. priv = phydev->priv;
  434. priv->sfp_link = true;
  435. }
  436. static void mv2222_sfp_link_down(void *upstream)
  437. {
  438. struct phy_device *phydev = upstream;
  439. struct mv2222_data *priv;
  440. priv = phydev->priv;
  441. priv->sfp_link = false;
  442. }
  443. static const struct sfp_upstream_ops sfp_phy_ops = {
  444. .module_insert = mv2222_sfp_insert,
  445. .module_remove = mv2222_sfp_remove,
  446. .link_up = mv2222_sfp_link_up,
  447. .link_down = mv2222_sfp_link_down,
  448. .attach = phy_sfp_attach,
  449. .detach = phy_sfp_detach,
  450. };
  451. static int mv2222_probe(struct phy_device *phydev)
  452. {
  453. struct device *dev = &phydev->mdio.dev;
  454. struct mv2222_data *priv = NULL;
  455. __ETHTOOL_DECLARE_LINK_MODE_MASK(supported) = { 0, };
  456. linkmode_set_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, supported);
  457. linkmode_set_bit(ETHTOOL_LINK_MODE_Pause_BIT, supported);
  458. linkmode_set_bit(ETHTOOL_LINK_MODE_Asym_Pause_BIT, supported);
  459. linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, supported);
  460. linkmode_set_bit(ETHTOOL_LINK_MODE_TP_BIT, supported);
  461. linkmode_set_bit(ETHTOOL_LINK_MODE_10baseT_Half_BIT, supported);
  462. linkmode_set_bit(ETHTOOL_LINK_MODE_10baseT_Full_BIT, supported);
  463. linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Half_BIT, supported);
  464. linkmode_set_bit(ETHTOOL_LINK_MODE_100baseT_Full_BIT, supported);
  465. linkmode_set_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT, supported);
  466. linkmode_set_bit(ETHTOOL_LINK_MODE_1000baseT_Full_BIT, supported);
  467. linkmode_set_bit(ETHTOOL_LINK_MODE_1000baseX_Full_BIT, supported);
  468. linkmode_set_bit(ETHTOOL_LINK_MODE_10000baseT_Full_BIT, supported);
  469. linkmode_set_bit(ETHTOOL_LINK_MODE_10000baseCR_Full_BIT, supported);
  470. linkmode_set_bit(ETHTOOL_LINK_MODE_10000baseSR_Full_BIT, supported);
  471. linkmode_set_bit(ETHTOOL_LINK_MODE_10000baseLR_Full_BIT, supported);
  472. linkmode_set_bit(ETHTOOL_LINK_MODE_10000baseLRM_Full_BIT, supported);
  473. linkmode_set_bit(ETHTOOL_LINK_MODE_10000baseER_Full_BIT, supported);
  474. linkmode_copy(phydev->supported, supported);
  475. priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
  476. if (!priv)
  477. return -ENOMEM;
  478. priv->line_interface = PHY_INTERFACE_MODE_NA;
  479. phydev->priv = priv;
  480. return phy_sfp_probe(phydev, &sfp_phy_ops);
  481. }
  482. static struct phy_driver mv2222_drivers[] = {
  483. {
  484. .phy_id = MARVELL_PHY_ID_88X2222,
  485. .phy_id_mask = MARVELL_PHY_ID_MASK,
  486. .name = "Marvell 88X2222",
  487. .get_features = mv2222_get_features,
  488. .soft_reset = mv2222_soft_reset,
  489. .config_init = mv2222_config_init,
  490. .config_aneg = mv2222_config_aneg,
  491. .aneg_done = mv2222_aneg_done,
  492. .probe = mv2222_probe,
  493. .suspend = mv2222_suspend,
  494. .resume = mv2222_resume,
  495. .read_status = mv2222_read_status,
  496. },
  497. };
  498. module_phy_driver(mv2222_drivers);
  499. static struct mdio_device_id __maybe_unused mv2222_tbl[] = {
  500. { MARVELL_PHY_ID_88X2222, MARVELL_PHY_ID_MASK },
  501. { }
  502. };
  503. MODULE_DEVICE_TABLE(mdio, mv2222_tbl);
  504. MODULE_DESCRIPTION("Marvell 88x2222 ethernet transceiver driver");
  505. MODULE_LICENSE("GPL");