dp83869.c 23 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Driver for the Texas Instruments DP83869 PHY
  3. * Copyright (C) 2019 Texas Instruments Inc.
  4. */
  5. #include <linux/ethtool.h>
  6. #include <linux/etherdevice.h>
  7. #include <linux/kernel.h>
  8. #include <linux/mii.h>
  9. #include <linux/module.h>
  10. #include <linux/of.h>
  11. #include <linux/phy.h>
  12. #include <linux/delay.h>
  13. #include <linux/bitfield.h>
  14. #include <dt-bindings/net/ti-dp83869.h>
  15. #define DP83869_PHY_ID 0x2000a0f1
  16. #define DP83561_PHY_ID 0x2000a1a4
  17. #define DP83869_DEVADDR 0x1f
  18. #define MII_DP83869_PHYCTRL 0x10
  19. #define MII_DP83869_MICR 0x12
  20. #define MII_DP83869_ISR 0x13
  21. #define DP83869_CFG2 0x14
  22. #define DP83869_CTRL 0x1f
  23. #define DP83869_CFG4 0x1e
  24. /* Extended Registers */
  25. #define DP83869_GEN_CFG3 0x0031
  26. #define DP83869_RGMIICTL 0x0032
  27. #define DP83869_STRAP_STS1 0x006e
  28. #define DP83869_RGMIIDCTL 0x0086
  29. #define DP83869_RXFCFG 0x0134
  30. #define DP83869_RXFPMD1 0x0136
  31. #define DP83869_RXFPMD2 0x0137
  32. #define DP83869_RXFPMD3 0x0138
  33. #define DP83869_RXFSOP1 0x0139
  34. #define DP83869_RXFSOP2 0x013A
  35. #define DP83869_RXFSOP3 0x013B
  36. #define DP83869_IO_MUX_CFG 0x0170
  37. #define DP83869_OP_MODE 0x01df
  38. #define DP83869_FX_CTRL 0x0c00
  39. #define DP83869_SW_RESET BIT(15)
  40. #define DP83869_SW_RESTART BIT(14)
  41. /* MICR Interrupt bits */
  42. #define MII_DP83869_MICR_AN_ERR_INT_EN BIT(15)
  43. #define MII_DP83869_MICR_SPEED_CHNG_INT_EN BIT(14)
  44. #define MII_DP83869_MICR_DUP_MODE_CHNG_INT_EN BIT(13)
  45. #define MII_DP83869_MICR_PAGE_RXD_INT_EN BIT(12)
  46. #define MII_DP83869_MICR_AUTONEG_COMP_INT_EN BIT(11)
  47. #define MII_DP83869_MICR_LINK_STS_CHNG_INT_EN BIT(10)
  48. #define MII_DP83869_MICR_FALSE_CARRIER_INT_EN BIT(8)
  49. #define MII_DP83869_MICR_SLEEP_MODE_CHNG_INT_EN BIT(4)
  50. #define MII_DP83869_MICR_WOL_INT_EN BIT(3)
  51. #define MII_DP83869_MICR_XGMII_ERR_INT_EN BIT(2)
  52. #define MII_DP83869_MICR_POL_CHNG_INT_EN BIT(1)
  53. #define MII_DP83869_MICR_JABBER_INT_EN BIT(0)
  54. #define MII_DP83869_BMCR_DEFAULT (BMCR_ANENABLE | \
  55. BMCR_FULLDPLX | \
  56. BMCR_SPEED1000)
  57. #define MII_DP83869_FIBER_ADVERTISE (ADVERTISED_FIBRE | \
  58. ADVERTISED_Pause | \
  59. ADVERTISED_Asym_Pause)
  60. /* This is the same bit mask as the BMCR so re-use the BMCR default */
  61. #define DP83869_FX_CTRL_DEFAULT MII_DP83869_BMCR_DEFAULT
  62. /* CFG1 bits */
  63. #define DP83869_CFG1_DEFAULT (ADVERTISE_1000HALF | \
  64. ADVERTISE_1000FULL | \
  65. CTL1000_AS_MASTER)
  66. /* RGMIICTL bits */
  67. #define DP83869_RGMII_TX_CLK_DELAY_EN BIT(1)
  68. #define DP83869_RGMII_RX_CLK_DELAY_EN BIT(0)
  69. /* RGMIIDCTL */
  70. #define DP83869_RGMII_CLK_DELAY_SHIFT 4
  71. #define DP83869_CLK_DELAY_DEF 7
  72. /* STRAP_STS1 bits */
  73. #define DP83869_STRAP_OP_MODE_MASK GENMASK(2, 0)
  74. #define DP83869_STRAP_STS1_RESERVED BIT(11)
  75. #define DP83869_STRAP_MIRROR_ENABLED BIT(12)
  76. /* PHYCTRL bits */
  77. #define DP83869_RX_FIFO_SHIFT 12
  78. #define DP83869_TX_FIFO_SHIFT 14
  79. /* PHY_CTRL lower bytes 0x48 are declared as reserved */
  80. #define DP83869_PHY_CTRL_DEFAULT 0x48
  81. #define DP83869_PHYCR_FIFO_DEPTH_MASK GENMASK(15, 12)
  82. #define DP83869_PHYCR_RESERVED_MASK BIT(11)
  83. /* IO_MUX_CFG bits */
  84. #define DP83869_IO_MUX_CFG_IO_IMPEDANCE_CTRL 0x1f
  85. #define DP83869_IO_MUX_CFG_IO_IMPEDANCE_MAX 0x0
  86. #define DP83869_IO_MUX_CFG_IO_IMPEDANCE_MIN 0x1f
  87. #define DP83869_IO_MUX_CFG_CLK_O_SEL_MASK (0x1f << 8)
  88. #define DP83869_IO_MUX_CFG_CLK_O_SEL_SHIFT 8
  89. /* CFG3 bits */
  90. #define DP83869_CFG3_PORT_MIRROR_EN BIT(0)
  91. /* CFG4 bits */
  92. #define DP83869_INT_OE BIT(7)
  93. /* OP MODE */
  94. #define DP83869_OP_MODE_MII BIT(5)
  95. #define DP83869_SGMII_RGMII_BRIDGE BIT(6)
  96. /* RXFCFG bits*/
  97. #define DP83869_WOL_MAGIC_EN BIT(0)
  98. #define DP83869_WOL_PATTERN_EN BIT(1)
  99. #define DP83869_WOL_BCAST_EN BIT(2)
  100. #define DP83869_WOL_UCAST_EN BIT(4)
  101. #define DP83869_WOL_SEC_EN BIT(5)
  102. #define DP83869_WOL_ENH_MAC BIT(7)
  103. /* CFG2 bits */
  104. #define DP83869_DOWNSHIFT_EN (BIT(8) | BIT(9))
  105. #define DP83869_DOWNSHIFT_ATTEMPT_MASK (BIT(10) | BIT(11))
  106. #define DP83869_DOWNSHIFT_1_COUNT_VAL 0
  107. #define DP83869_DOWNSHIFT_2_COUNT_VAL 1
  108. #define DP83869_DOWNSHIFT_4_COUNT_VAL 2
  109. #define DP83869_DOWNSHIFT_8_COUNT_VAL 3
  110. #define DP83869_DOWNSHIFT_1_COUNT 1
  111. #define DP83869_DOWNSHIFT_2_COUNT 2
  112. #define DP83869_DOWNSHIFT_4_COUNT 4
  113. #define DP83869_DOWNSHIFT_8_COUNT 8
  114. enum {
  115. DP83869_PORT_MIRRORING_KEEP,
  116. DP83869_PORT_MIRRORING_EN,
  117. DP83869_PORT_MIRRORING_DIS,
  118. };
  119. struct dp83869_private {
  120. int tx_fifo_depth;
  121. int rx_fifo_depth;
  122. s32 rx_int_delay;
  123. s32 tx_int_delay;
  124. int io_impedance;
  125. int port_mirroring;
  126. bool rxctrl_strap_quirk;
  127. int clk_output_sel;
  128. int mode;
  129. };
  130. static int dp83869_read_status(struct phy_device *phydev)
  131. {
  132. struct dp83869_private *dp83869 = phydev->priv;
  133. int ret;
  134. ret = genphy_read_status(phydev);
  135. if (ret)
  136. return ret;
  137. if (linkmode_test_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, phydev->supported)) {
  138. if (phydev->link) {
  139. if (dp83869->mode == DP83869_RGMII_100_BASE)
  140. phydev->speed = SPEED_100;
  141. } else {
  142. phydev->speed = SPEED_UNKNOWN;
  143. phydev->duplex = DUPLEX_UNKNOWN;
  144. }
  145. }
  146. return 0;
  147. }
  148. static int dp83869_ack_interrupt(struct phy_device *phydev)
  149. {
  150. int err = phy_read(phydev, MII_DP83869_ISR);
  151. if (err < 0)
  152. return err;
  153. return 0;
  154. }
  155. static int dp83869_config_intr(struct phy_device *phydev)
  156. {
  157. int micr_status = 0, err;
  158. if (phydev->interrupts == PHY_INTERRUPT_ENABLED) {
  159. err = dp83869_ack_interrupt(phydev);
  160. if (err)
  161. return err;
  162. micr_status = phy_read(phydev, MII_DP83869_MICR);
  163. if (micr_status < 0)
  164. return micr_status;
  165. micr_status |=
  166. (MII_DP83869_MICR_AN_ERR_INT_EN |
  167. MII_DP83869_MICR_SPEED_CHNG_INT_EN |
  168. MII_DP83869_MICR_AUTONEG_COMP_INT_EN |
  169. MII_DP83869_MICR_LINK_STS_CHNG_INT_EN |
  170. MII_DP83869_MICR_DUP_MODE_CHNG_INT_EN |
  171. MII_DP83869_MICR_SLEEP_MODE_CHNG_INT_EN);
  172. err = phy_write(phydev, MII_DP83869_MICR, micr_status);
  173. } else {
  174. err = phy_write(phydev, MII_DP83869_MICR, micr_status);
  175. if (err)
  176. return err;
  177. err = dp83869_ack_interrupt(phydev);
  178. }
  179. return err;
  180. }
  181. static irqreturn_t dp83869_handle_interrupt(struct phy_device *phydev)
  182. {
  183. int irq_status, irq_enabled;
  184. irq_status = phy_read(phydev, MII_DP83869_ISR);
  185. if (irq_status < 0) {
  186. phy_error(phydev);
  187. return IRQ_NONE;
  188. }
  189. irq_enabled = phy_read(phydev, MII_DP83869_MICR);
  190. if (irq_enabled < 0) {
  191. phy_error(phydev);
  192. return IRQ_NONE;
  193. }
  194. if (!(irq_status & irq_enabled))
  195. return IRQ_NONE;
  196. phy_trigger_machine(phydev);
  197. return IRQ_HANDLED;
  198. }
  199. static int dp83869_set_wol(struct phy_device *phydev,
  200. struct ethtool_wolinfo *wol)
  201. {
  202. struct net_device *ndev = phydev->attached_dev;
  203. int val_rxcfg, val_micr;
  204. const u8 *mac;
  205. int ret;
  206. val_rxcfg = phy_read_mmd(phydev, DP83869_DEVADDR, DP83869_RXFCFG);
  207. if (val_rxcfg < 0)
  208. return val_rxcfg;
  209. val_micr = phy_read(phydev, MII_DP83869_MICR);
  210. if (val_micr < 0)
  211. return val_micr;
  212. if (wol->wolopts & (WAKE_MAGIC | WAKE_MAGICSECURE | WAKE_UCAST |
  213. WAKE_BCAST)) {
  214. val_rxcfg |= DP83869_WOL_ENH_MAC;
  215. val_micr |= MII_DP83869_MICR_WOL_INT_EN;
  216. if (wol->wolopts & WAKE_MAGIC ||
  217. wol->wolopts & WAKE_MAGICSECURE) {
  218. mac = (const u8 *)ndev->dev_addr;
  219. if (!is_valid_ether_addr(mac))
  220. return -EINVAL;
  221. ret = phy_write_mmd(phydev, DP83869_DEVADDR,
  222. DP83869_RXFPMD1,
  223. mac[1] << 8 | mac[0]);
  224. if (ret)
  225. return ret;
  226. ret = phy_write_mmd(phydev, DP83869_DEVADDR,
  227. DP83869_RXFPMD2,
  228. mac[3] << 8 | mac[2]);
  229. if (ret)
  230. return ret;
  231. ret = phy_write_mmd(phydev, DP83869_DEVADDR,
  232. DP83869_RXFPMD3,
  233. mac[5] << 8 | mac[4]);
  234. if (ret)
  235. return ret;
  236. val_rxcfg |= DP83869_WOL_MAGIC_EN;
  237. } else {
  238. val_rxcfg &= ~DP83869_WOL_MAGIC_EN;
  239. }
  240. if (wol->wolopts & WAKE_MAGICSECURE) {
  241. ret = phy_write_mmd(phydev, DP83869_DEVADDR,
  242. DP83869_RXFSOP1,
  243. (wol->sopass[1] << 8) | wol->sopass[0]);
  244. if (ret)
  245. return ret;
  246. ret = phy_write_mmd(phydev, DP83869_DEVADDR,
  247. DP83869_RXFSOP2,
  248. (wol->sopass[3] << 8) | wol->sopass[2]);
  249. if (ret)
  250. return ret;
  251. ret = phy_write_mmd(phydev, DP83869_DEVADDR,
  252. DP83869_RXFSOP3,
  253. (wol->sopass[5] << 8) | wol->sopass[4]);
  254. if (ret)
  255. return ret;
  256. val_rxcfg |= DP83869_WOL_SEC_EN;
  257. } else {
  258. val_rxcfg &= ~DP83869_WOL_SEC_EN;
  259. }
  260. if (wol->wolopts & WAKE_UCAST)
  261. val_rxcfg |= DP83869_WOL_UCAST_EN;
  262. else
  263. val_rxcfg &= ~DP83869_WOL_UCAST_EN;
  264. if (wol->wolopts & WAKE_BCAST)
  265. val_rxcfg |= DP83869_WOL_BCAST_EN;
  266. else
  267. val_rxcfg &= ~DP83869_WOL_BCAST_EN;
  268. } else {
  269. val_rxcfg &= ~DP83869_WOL_ENH_MAC;
  270. val_micr &= ~MII_DP83869_MICR_WOL_INT_EN;
  271. }
  272. ret = phy_write_mmd(phydev, DP83869_DEVADDR, DP83869_RXFCFG, val_rxcfg);
  273. if (ret)
  274. return ret;
  275. return phy_write(phydev, MII_DP83869_MICR, val_micr);
  276. }
  277. static void dp83869_get_wol(struct phy_device *phydev,
  278. struct ethtool_wolinfo *wol)
  279. {
  280. int value, sopass_val;
  281. wol->supported = (WAKE_UCAST | WAKE_BCAST | WAKE_MAGIC |
  282. WAKE_MAGICSECURE);
  283. wol->wolopts = 0;
  284. value = phy_read_mmd(phydev, DP83869_DEVADDR, DP83869_RXFCFG);
  285. if (value < 0) {
  286. phydev_err(phydev, "Failed to read RX CFG\n");
  287. return;
  288. }
  289. if (value & DP83869_WOL_UCAST_EN)
  290. wol->wolopts |= WAKE_UCAST;
  291. if (value & DP83869_WOL_BCAST_EN)
  292. wol->wolopts |= WAKE_BCAST;
  293. if (value & DP83869_WOL_MAGIC_EN)
  294. wol->wolopts |= WAKE_MAGIC;
  295. if (value & DP83869_WOL_SEC_EN) {
  296. sopass_val = phy_read_mmd(phydev, DP83869_DEVADDR,
  297. DP83869_RXFSOP1);
  298. if (sopass_val < 0) {
  299. phydev_err(phydev, "Failed to read RX SOP 1\n");
  300. return;
  301. }
  302. wol->sopass[0] = (sopass_val & 0xff);
  303. wol->sopass[1] = (sopass_val >> 8);
  304. sopass_val = phy_read_mmd(phydev, DP83869_DEVADDR,
  305. DP83869_RXFSOP2);
  306. if (sopass_val < 0) {
  307. phydev_err(phydev, "Failed to read RX SOP 2\n");
  308. return;
  309. }
  310. wol->sopass[2] = (sopass_val & 0xff);
  311. wol->sopass[3] = (sopass_val >> 8);
  312. sopass_val = phy_read_mmd(phydev, DP83869_DEVADDR,
  313. DP83869_RXFSOP3);
  314. if (sopass_val < 0) {
  315. phydev_err(phydev, "Failed to read RX SOP 3\n");
  316. return;
  317. }
  318. wol->sopass[4] = (sopass_val & 0xff);
  319. wol->sopass[5] = (sopass_val >> 8);
  320. wol->wolopts |= WAKE_MAGICSECURE;
  321. }
  322. if (!(value & DP83869_WOL_ENH_MAC))
  323. wol->wolopts = 0;
  324. }
  325. static int dp83869_get_downshift(struct phy_device *phydev, u8 *data)
  326. {
  327. int val, cnt, enable, count;
  328. val = phy_read(phydev, DP83869_CFG2);
  329. if (val < 0)
  330. return val;
  331. enable = FIELD_GET(DP83869_DOWNSHIFT_EN, val);
  332. cnt = FIELD_GET(DP83869_DOWNSHIFT_ATTEMPT_MASK, val);
  333. switch (cnt) {
  334. case DP83869_DOWNSHIFT_1_COUNT_VAL:
  335. count = DP83869_DOWNSHIFT_1_COUNT;
  336. break;
  337. case DP83869_DOWNSHIFT_2_COUNT_VAL:
  338. count = DP83869_DOWNSHIFT_2_COUNT;
  339. break;
  340. case DP83869_DOWNSHIFT_4_COUNT_VAL:
  341. count = DP83869_DOWNSHIFT_4_COUNT;
  342. break;
  343. case DP83869_DOWNSHIFT_8_COUNT_VAL:
  344. count = DP83869_DOWNSHIFT_8_COUNT;
  345. break;
  346. default:
  347. return -EINVAL;
  348. }
  349. *data = enable ? count : DOWNSHIFT_DEV_DISABLE;
  350. return 0;
  351. }
  352. static int dp83869_set_downshift(struct phy_device *phydev, u8 cnt)
  353. {
  354. int val, count;
  355. if (cnt > DP83869_DOWNSHIFT_8_COUNT)
  356. return -EINVAL;
  357. if (!cnt)
  358. return phy_clear_bits(phydev, DP83869_CFG2,
  359. DP83869_DOWNSHIFT_EN);
  360. switch (cnt) {
  361. case DP83869_DOWNSHIFT_1_COUNT:
  362. count = DP83869_DOWNSHIFT_1_COUNT_VAL;
  363. break;
  364. case DP83869_DOWNSHIFT_2_COUNT:
  365. count = DP83869_DOWNSHIFT_2_COUNT_VAL;
  366. break;
  367. case DP83869_DOWNSHIFT_4_COUNT:
  368. count = DP83869_DOWNSHIFT_4_COUNT_VAL;
  369. break;
  370. case DP83869_DOWNSHIFT_8_COUNT:
  371. count = DP83869_DOWNSHIFT_8_COUNT_VAL;
  372. break;
  373. default:
  374. phydev_err(phydev,
  375. "Downshift count must be 1, 2, 4 or 8\n");
  376. return -EINVAL;
  377. }
  378. val = DP83869_DOWNSHIFT_EN;
  379. val |= FIELD_PREP(DP83869_DOWNSHIFT_ATTEMPT_MASK, count);
  380. return phy_modify(phydev, DP83869_CFG2,
  381. DP83869_DOWNSHIFT_EN | DP83869_DOWNSHIFT_ATTEMPT_MASK,
  382. val);
  383. }
  384. static int dp83869_get_tunable(struct phy_device *phydev,
  385. struct ethtool_tunable *tuna, void *data)
  386. {
  387. switch (tuna->id) {
  388. case ETHTOOL_PHY_DOWNSHIFT:
  389. return dp83869_get_downshift(phydev, data);
  390. default:
  391. return -EOPNOTSUPP;
  392. }
  393. }
  394. static int dp83869_set_tunable(struct phy_device *phydev,
  395. struct ethtool_tunable *tuna, const void *data)
  396. {
  397. switch (tuna->id) {
  398. case ETHTOOL_PHY_DOWNSHIFT:
  399. return dp83869_set_downshift(phydev, *(const u8 *)data);
  400. default:
  401. return -EOPNOTSUPP;
  402. }
  403. }
  404. static int dp83869_config_port_mirroring(struct phy_device *phydev)
  405. {
  406. struct dp83869_private *dp83869 = phydev->priv;
  407. if (dp83869->port_mirroring == DP83869_PORT_MIRRORING_EN)
  408. return phy_set_bits_mmd(phydev, DP83869_DEVADDR,
  409. DP83869_GEN_CFG3,
  410. DP83869_CFG3_PORT_MIRROR_EN);
  411. else
  412. return phy_clear_bits_mmd(phydev, DP83869_DEVADDR,
  413. DP83869_GEN_CFG3,
  414. DP83869_CFG3_PORT_MIRROR_EN);
  415. }
  416. static int dp83869_set_strapped_mode(struct phy_device *phydev)
  417. {
  418. struct dp83869_private *dp83869 = phydev->priv;
  419. int val;
  420. val = phy_read_mmd(phydev, DP83869_DEVADDR, DP83869_STRAP_STS1);
  421. if (val < 0)
  422. return val;
  423. dp83869->mode = val & DP83869_STRAP_OP_MODE_MASK;
  424. return 0;
  425. }
  426. #if IS_ENABLED(CONFIG_OF_MDIO)
  427. static const int dp83869_internal_delay[] = {250, 500, 750, 1000, 1250, 1500,
  428. 1750, 2000, 2250, 2500, 2750, 3000,
  429. 3250, 3500, 3750, 4000};
  430. static int dp83869_of_init(struct phy_device *phydev)
  431. {
  432. struct dp83869_private *dp83869 = phydev->priv;
  433. struct device *dev = &phydev->mdio.dev;
  434. struct device_node *of_node = dev->of_node;
  435. int delay_size = ARRAY_SIZE(dp83869_internal_delay);
  436. int ret;
  437. if (!of_node)
  438. return -ENODEV;
  439. dp83869->io_impedance = -EINVAL;
  440. /* Optional configuration */
  441. ret = of_property_read_u32(of_node, "ti,clk-output-sel",
  442. &dp83869->clk_output_sel);
  443. if (ret || dp83869->clk_output_sel > DP83869_CLK_O_SEL_REF_CLK)
  444. dp83869->clk_output_sel = DP83869_CLK_O_SEL_REF_CLK;
  445. ret = of_property_read_u32(of_node, "ti,op-mode", &dp83869->mode);
  446. if (ret == 0) {
  447. if (dp83869->mode < DP83869_RGMII_COPPER_ETHERNET ||
  448. dp83869->mode > DP83869_SGMII_COPPER_ETHERNET)
  449. return -EINVAL;
  450. } else {
  451. ret = dp83869_set_strapped_mode(phydev);
  452. if (ret)
  453. return ret;
  454. }
  455. if (of_property_read_bool(of_node, "ti,max-output-impedance"))
  456. dp83869->io_impedance = DP83869_IO_MUX_CFG_IO_IMPEDANCE_MAX;
  457. else if (of_property_read_bool(of_node, "ti,min-output-impedance"))
  458. dp83869->io_impedance = DP83869_IO_MUX_CFG_IO_IMPEDANCE_MIN;
  459. if (of_property_read_bool(of_node, "enet-phy-lane-swap")) {
  460. dp83869->port_mirroring = DP83869_PORT_MIRRORING_EN;
  461. } else {
  462. /* If the lane swap is not in the DT then check the straps */
  463. ret = phy_read_mmd(phydev, DP83869_DEVADDR, DP83869_STRAP_STS1);
  464. if (ret < 0)
  465. return ret;
  466. if (ret & DP83869_STRAP_MIRROR_ENABLED)
  467. dp83869->port_mirroring = DP83869_PORT_MIRRORING_EN;
  468. else
  469. dp83869->port_mirroring = DP83869_PORT_MIRRORING_DIS;
  470. ret = 0;
  471. }
  472. if (of_property_read_u32(of_node, "rx-fifo-depth",
  473. &dp83869->rx_fifo_depth))
  474. dp83869->rx_fifo_depth = DP83869_PHYCR_FIFO_DEPTH_4_B_NIB;
  475. if (of_property_read_u32(of_node, "tx-fifo-depth",
  476. &dp83869->tx_fifo_depth))
  477. dp83869->tx_fifo_depth = DP83869_PHYCR_FIFO_DEPTH_4_B_NIB;
  478. dp83869->rx_int_delay = phy_get_internal_delay(phydev, dev,
  479. &dp83869_internal_delay[0],
  480. delay_size, true);
  481. if (dp83869->rx_int_delay < 0)
  482. dp83869->rx_int_delay = DP83869_CLK_DELAY_DEF;
  483. dp83869->tx_int_delay = phy_get_internal_delay(phydev, dev,
  484. &dp83869_internal_delay[0],
  485. delay_size, false);
  486. if (dp83869->tx_int_delay < 0)
  487. dp83869->tx_int_delay = DP83869_CLK_DELAY_DEF;
  488. return ret;
  489. }
  490. #else
  491. static int dp83869_of_init(struct phy_device *phydev)
  492. {
  493. return dp83869_set_strapped_mode(phydev);
  494. }
  495. #endif /* CONFIG_OF_MDIO */
  496. static int dp83869_configure_rgmii(struct phy_device *phydev,
  497. struct dp83869_private *dp83869)
  498. {
  499. int ret = 0, val;
  500. if (phy_interface_is_rgmii(phydev)) {
  501. val = phy_read(phydev, MII_DP83869_PHYCTRL);
  502. if (val < 0)
  503. return val;
  504. val &= ~DP83869_PHYCR_FIFO_DEPTH_MASK;
  505. val |= (dp83869->tx_fifo_depth << DP83869_TX_FIFO_SHIFT);
  506. val |= (dp83869->rx_fifo_depth << DP83869_RX_FIFO_SHIFT);
  507. ret = phy_write(phydev, MII_DP83869_PHYCTRL, val);
  508. if (ret)
  509. return ret;
  510. }
  511. if (dp83869->io_impedance >= 0)
  512. ret = phy_modify_mmd(phydev, DP83869_DEVADDR,
  513. DP83869_IO_MUX_CFG,
  514. DP83869_IO_MUX_CFG_IO_IMPEDANCE_CTRL,
  515. dp83869->io_impedance &
  516. DP83869_IO_MUX_CFG_IO_IMPEDANCE_CTRL);
  517. return ret;
  518. }
  519. static int dp83869_configure_fiber(struct phy_device *phydev,
  520. struct dp83869_private *dp83869)
  521. {
  522. int bmcr;
  523. int ret;
  524. /* Only allow advertising what this PHY supports */
  525. linkmode_and(phydev->advertising, phydev->advertising,
  526. phydev->supported);
  527. linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, phydev->supported);
  528. linkmode_set_bit(ADVERTISED_FIBRE, phydev->advertising);
  529. if (dp83869->mode == DP83869_RGMII_1000_BASE) {
  530. linkmode_set_bit(ETHTOOL_LINK_MODE_1000baseX_Full_BIT,
  531. phydev->supported);
  532. } else {
  533. linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Full_BIT,
  534. phydev->supported);
  535. linkmode_set_bit(ETHTOOL_LINK_MODE_100baseFX_Half_BIT,
  536. phydev->supported);
  537. /* Auto neg is not supported in 100base FX mode */
  538. bmcr = phy_read(phydev, MII_BMCR);
  539. if (bmcr < 0)
  540. return bmcr;
  541. phydev->autoneg = AUTONEG_DISABLE;
  542. linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, phydev->supported);
  543. linkmode_clear_bit(ETHTOOL_LINK_MODE_Autoneg_BIT, phydev->advertising);
  544. if (bmcr & BMCR_ANENABLE) {
  545. ret = phy_modify(phydev, MII_BMCR, BMCR_ANENABLE, 0);
  546. if (ret < 0)
  547. return ret;
  548. }
  549. }
  550. /* Update advertising from supported */
  551. linkmode_or(phydev->advertising, phydev->advertising,
  552. phydev->supported);
  553. return 0;
  554. }
  555. static int dp83869_configure_mode(struct phy_device *phydev,
  556. struct dp83869_private *dp83869)
  557. {
  558. int phy_ctrl_val;
  559. int ret;
  560. if (dp83869->mode < DP83869_RGMII_COPPER_ETHERNET ||
  561. dp83869->mode > DP83869_SGMII_COPPER_ETHERNET)
  562. return -EINVAL;
  563. /* Below init sequence for each operational mode is defined in
  564. * section 9.4.8 of the datasheet.
  565. */
  566. ret = phy_write_mmd(phydev, DP83869_DEVADDR, DP83869_OP_MODE,
  567. dp83869->mode);
  568. if (ret)
  569. return ret;
  570. ret = phy_write(phydev, MII_BMCR, MII_DP83869_BMCR_DEFAULT);
  571. if (ret)
  572. return ret;
  573. phy_ctrl_val = (dp83869->rx_fifo_depth << DP83869_RX_FIFO_SHIFT |
  574. dp83869->tx_fifo_depth << DP83869_TX_FIFO_SHIFT |
  575. DP83869_PHY_CTRL_DEFAULT);
  576. switch (dp83869->mode) {
  577. case DP83869_RGMII_COPPER_ETHERNET:
  578. ret = phy_write(phydev, MII_DP83869_PHYCTRL,
  579. phy_ctrl_val);
  580. if (ret)
  581. return ret;
  582. ret = phy_write(phydev, MII_CTRL1000, DP83869_CFG1_DEFAULT);
  583. if (ret)
  584. return ret;
  585. ret = dp83869_configure_rgmii(phydev, dp83869);
  586. if (ret)
  587. return ret;
  588. break;
  589. case DP83869_RGMII_SGMII_BRIDGE:
  590. ret = phy_modify_mmd(phydev, DP83869_DEVADDR, DP83869_OP_MODE,
  591. DP83869_SGMII_RGMII_BRIDGE,
  592. DP83869_SGMII_RGMII_BRIDGE);
  593. if (ret)
  594. return ret;
  595. ret = phy_write_mmd(phydev, DP83869_DEVADDR,
  596. DP83869_FX_CTRL, DP83869_FX_CTRL_DEFAULT);
  597. if (ret)
  598. return ret;
  599. break;
  600. case DP83869_1000M_MEDIA_CONVERT:
  601. ret = phy_write(phydev, MII_DP83869_PHYCTRL,
  602. phy_ctrl_val);
  603. if (ret)
  604. return ret;
  605. ret = phy_write_mmd(phydev, DP83869_DEVADDR,
  606. DP83869_FX_CTRL, DP83869_FX_CTRL_DEFAULT);
  607. if (ret)
  608. return ret;
  609. break;
  610. case DP83869_100M_MEDIA_CONVERT:
  611. ret = phy_write(phydev, MII_DP83869_PHYCTRL,
  612. phy_ctrl_val);
  613. if (ret)
  614. return ret;
  615. break;
  616. case DP83869_SGMII_COPPER_ETHERNET:
  617. ret = phy_write(phydev, MII_DP83869_PHYCTRL,
  618. phy_ctrl_val);
  619. if (ret)
  620. return ret;
  621. ret = phy_write(phydev, MII_CTRL1000, DP83869_CFG1_DEFAULT);
  622. if (ret)
  623. return ret;
  624. ret = phy_write_mmd(phydev, DP83869_DEVADDR,
  625. DP83869_FX_CTRL, DP83869_FX_CTRL_DEFAULT);
  626. if (ret)
  627. return ret;
  628. break;
  629. case DP83869_RGMII_1000_BASE:
  630. case DP83869_RGMII_100_BASE:
  631. ret = dp83869_configure_fiber(phydev, dp83869);
  632. break;
  633. default:
  634. return -EINVAL;
  635. }
  636. return ret;
  637. }
  638. static int dp83869_config_init(struct phy_device *phydev)
  639. {
  640. struct dp83869_private *dp83869 = phydev->priv;
  641. int ret, val;
  642. /* Force speed optimization for the PHY even if it strapped */
  643. ret = phy_modify(phydev, DP83869_CFG2, DP83869_DOWNSHIFT_EN,
  644. DP83869_DOWNSHIFT_EN);
  645. if (ret)
  646. return ret;
  647. ret = dp83869_configure_mode(phydev, dp83869);
  648. if (ret)
  649. return ret;
  650. /* Enable Interrupt output INT_OE in CFG4 register */
  651. if (phy_interrupt_is_valid(phydev)) {
  652. val = phy_read(phydev, DP83869_CFG4);
  653. val |= DP83869_INT_OE;
  654. phy_write(phydev, DP83869_CFG4, val);
  655. }
  656. if (dp83869->port_mirroring != DP83869_PORT_MIRRORING_KEEP)
  657. dp83869_config_port_mirroring(phydev);
  658. /* Clock output selection if muxing property is set */
  659. if (dp83869->clk_output_sel != DP83869_CLK_O_SEL_REF_CLK)
  660. ret = phy_modify_mmd(phydev,
  661. DP83869_DEVADDR, DP83869_IO_MUX_CFG,
  662. DP83869_IO_MUX_CFG_CLK_O_SEL_MASK,
  663. dp83869->clk_output_sel <<
  664. DP83869_IO_MUX_CFG_CLK_O_SEL_SHIFT);
  665. if (phy_interface_is_rgmii(phydev)) {
  666. ret = phy_write_mmd(phydev, DP83869_DEVADDR, DP83869_RGMIIDCTL,
  667. dp83869->rx_int_delay |
  668. dp83869->tx_int_delay << DP83869_RGMII_CLK_DELAY_SHIFT);
  669. if (ret)
  670. return ret;
  671. val = phy_read_mmd(phydev, DP83869_DEVADDR, DP83869_RGMIICTL);
  672. val |= (DP83869_RGMII_TX_CLK_DELAY_EN |
  673. DP83869_RGMII_RX_CLK_DELAY_EN);
  674. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_ID)
  675. val &= ~(DP83869_RGMII_TX_CLK_DELAY_EN |
  676. DP83869_RGMII_RX_CLK_DELAY_EN);
  677. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_TXID)
  678. val &= ~DP83869_RGMII_TX_CLK_DELAY_EN;
  679. if (phydev->interface == PHY_INTERFACE_MODE_RGMII_RXID)
  680. val &= ~DP83869_RGMII_RX_CLK_DELAY_EN;
  681. ret = phy_write_mmd(phydev, DP83869_DEVADDR, DP83869_RGMIICTL,
  682. val);
  683. }
  684. return ret;
  685. }
  686. static int dp83869_probe(struct phy_device *phydev)
  687. {
  688. struct dp83869_private *dp83869;
  689. int ret;
  690. dp83869 = devm_kzalloc(&phydev->mdio.dev, sizeof(*dp83869),
  691. GFP_KERNEL);
  692. if (!dp83869)
  693. return -ENOMEM;
  694. phydev->priv = dp83869;
  695. ret = dp83869_of_init(phydev);
  696. if (ret)
  697. return ret;
  698. if (dp83869->mode == DP83869_RGMII_100_BASE ||
  699. dp83869->mode == DP83869_RGMII_1000_BASE)
  700. phydev->port = PORT_FIBRE;
  701. return dp83869_config_init(phydev);
  702. }
  703. static int dp83869_phy_reset(struct phy_device *phydev)
  704. {
  705. int ret;
  706. ret = phy_write(phydev, DP83869_CTRL, DP83869_SW_RESET);
  707. if (ret < 0)
  708. return ret;
  709. usleep_range(10, 20);
  710. /* Global sw reset sets all registers to default.
  711. * Need to set the registers in the PHY to the right config.
  712. */
  713. return dp83869_config_init(phydev);
  714. }
  715. #define DP83869_PHY_DRIVER(_id, _name) \
  716. { \
  717. PHY_ID_MATCH_MODEL(_id), \
  718. .name = (_name), \
  719. .probe = dp83869_probe, \
  720. .config_init = dp83869_config_init, \
  721. .soft_reset = dp83869_phy_reset, \
  722. .config_intr = dp83869_config_intr, \
  723. .handle_interrupt = dp83869_handle_interrupt, \
  724. .read_status = dp83869_read_status, \
  725. .get_tunable = dp83869_get_tunable, \
  726. .set_tunable = dp83869_set_tunable, \
  727. .get_wol = dp83869_get_wol, \
  728. .set_wol = dp83869_set_wol, \
  729. .suspend = genphy_suspend, \
  730. .resume = genphy_resume, \
  731. }
  732. static struct phy_driver dp83869_driver[] = {
  733. DP83869_PHY_DRIVER(DP83869_PHY_ID, "TI DP83869"),
  734. DP83869_PHY_DRIVER(DP83561_PHY_ID, "TI DP83561-SP"),
  735. };
  736. module_phy_driver(dp83869_driver);
  737. static struct mdio_device_id __maybe_unused dp83869_tbl[] = {
  738. { PHY_ID_MATCH_MODEL(DP83869_PHY_ID) },
  739. { PHY_ID_MATCH_MODEL(DP83561_PHY_ID) },
  740. { }
  741. };
  742. MODULE_DEVICE_TABLE(mdio, dp83869_tbl);
  743. MODULE_DESCRIPTION("Texas Instruments DP83869 PHY driver");
  744. MODULE_AUTHOR("Dan Murphy <[email protected]");
  745. MODULE_LICENSE("GPL v2");