bcm7xxx.c 27 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /*
  3. * Broadcom BCM7xxx internal transceivers support.
  4. *
  5. * Copyright (C) 2014-2017 Broadcom
  6. */
  7. #include <linux/module.h>
  8. #include <linux/phy.h>
  9. #include <linux/delay.h>
  10. #include "bcm-phy-lib.h"
  11. #include <linux/bitops.h>
  12. #include <linux/brcmphy.h>
  13. #include <linux/clk.h>
  14. #include <linux/mdio.h>
  15. /* Broadcom BCM7xxx internal PHY registers */
  16. /* EPHY only register definitions */
  17. #define MII_BCM7XXX_100TX_AUX_CTL 0x10
  18. #define MII_BCM7XXX_100TX_FALSE_CAR 0x13
  19. #define MII_BCM7XXX_100TX_DISC 0x14
  20. #define MII_BCM7XXX_AUX_MODE 0x1d
  21. #define MII_BCM7XXX_64CLK_MDIO BIT(12)
  22. #define MII_BCM7XXX_TEST 0x1f
  23. #define MII_BCM7XXX_SHD_MODE_2 BIT(2)
  24. #define MII_BCM7XXX_SHD_2_ADDR_CTRL 0xe
  25. #define MII_BCM7XXX_SHD_2_CTRL_STAT 0xf
  26. #define MII_BCM7XXX_SHD_2_BIAS_TRIM 0x1a
  27. #define MII_BCM7XXX_SHD_3_PCS_CTRL 0x0
  28. #define MII_BCM7XXX_SHD_3_PCS_STATUS 0x1
  29. #define MII_BCM7XXX_SHD_3_EEE_CAP 0x2
  30. #define MII_BCM7XXX_SHD_3_AN_EEE_ADV 0x3
  31. #define MII_BCM7XXX_SHD_3_EEE_LP 0x4
  32. #define MII_BCM7XXX_SHD_3_EEE_WK_ERR 0x5
  33. #define MII_BCM7XXX_SHD_3_PCS_CTRL_2 0x6
  34. #define MII_BCM7XXX_PCS_CTRL_2_DEF 0x4400
  35. #define MII_BCM7XXX_SHD_3_AN_STAT 0xb
  36. #define MII_BCM7XXX_AN_NULL_MSG_EN BIT(0)
  37. #define MII_BCM7XXX_AN_EEE_EN BIT(1)
  38. #define MII_BCM7XXX_SHD_3_EEE_THRESH 0xe
  39. #define MII_BCM7XXX_EEE_THRESH_DEF 0x50
  40. #define MII_BCM7XXX_SHD_3_TL4 0x23
  41. #define MII_BCM7XXX_TL4_RST_MSK (BIT(2) | BIT(1))
  42. struct bcm7xxx_phy_priv {
  43. u64 *stats;
  44. struct clk *clk;
  45. };
  46. static int bcm7xxx_28nm_d0_afe_config_init(struct phy_device *phydev)
  47. {
  48. /* AFE_RXCONFIG_0 */
  49. bcm_phy_write_misc(phydev, AFE_RXCONFIG_0, 0xeb15);
  50. /* AFE_RXCONFIG_1 */
  51. bcm_phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9b2f);
  52. /* AFE_RXCONFIG_2, set rCal offset for HT=0 code and LT=-2 code */
  53. bcm_phy_write_misc(phydev, AFE_RXCONFIG_2, 0x2003);
  54. /* AFE_RX_LP_COUNTER, set RX bandwidth to maximum */
  55. bcm_phy_write_misc(phydev, AFE_RX_LP_COUNTER, 0x7fc0);
  56. /* AFE_TX_CONFIG, set 100BT Cfeed=011 to improve rise/fall time */
  57. bcm_phy_write_misc(phydev, AFE_TX_CONFIG, 0x431);
  58. /* AFE_VDCA_ICTRL_0, set Iq=1101 instead of 0111 for AB symmetry */
  59. bcm_phy_write_misc(phydev, AFE_VDCA_ICTRL_0, 0xa7da);
  60. /* AFE_VDAC_OTHERS_0, set 1000BT Cidac=010 for all ports */
  61. bcm_phy_write_misc(phydev, AFE_VDAC_OTHERS_0, 0xa020);
  62. /* AFE_HPF_TRIM_OTHERS, set 100Tx/10BT to -4.5% swing and set rCal
  63. * offset for HT=0 code
  64. */
  65. bcm_phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x00e3);
  66. /* CORE_BASE1E, force trim to overwrite and set I_ext trim to 0000 */
  67. phy_write(phydev, MII_BRCM_CORE_BASE1E, 0x0010);
  68. /* DSP_TAP10, adjust bias current trim (+0% swing, +0 tick) */
  69. bcm_phy_write_misc(phydev, DSP_TAP10, 0x011b);
  70. /* Reset R_CAL/RC_CAL engine */
  71. bcm_phy_r_rc_cal_reset(phydev);
  72. return 0;
  73. }
  74. static int bcm7xxx_28nm_e0_plus_afe_config_init(struct phy_device *phydev)
  75. {
  76. /* AFE_RXCONFIG_1, provide more margin for INL/DNL measurement */
  77. bcm_phy_write_misc(phydev, AFE_RXCONFIG_1, 0x9b2f);
  78. /* AFE_TX_CONFIG, set 100BT Cfeed=011 to improve rise/fall time */
  79. bcm_phy_write_misc(phydev, AFE_TX_CONFIG, 0x431);
  80. /* AFE_VDCA_ICTRL_0, set Iq=1101 instead of 0111 for AB symmetry */
  81. bcm_phy_write_misc(phydev, AFE_VDCA_ICTRL_0, 0xa7da);
  82. /* AFE_HPF_TRIM_OTHERS, set 100Tx/10BT to -4.5% swing and set rCal
  83. * offset for HT=0 code
  84. */
  85. bcm_phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x00e3);
  86. /* CORE_BASE1E, force trim to overwrite and set I_ext trim to 0000 */
  87. phy_write(phydev, MII_BRCM_CORE_BASE1E, 0x0010);
  88. /* DSP_TAP10, adjust bias current trim (+0% swing, +0 tick) */
  89. bcm_phy_write_misc(phydev, DSP_TAP10, 0x011b);
  90. /* Reset R_CAL/RC_CAL engine */
  91. bcm_phy_r_rc_cal_reset(phydev);
  92. return 0;
  93. }
  94. static int bcm7xxx_28nm_a0_patch_afe_config_init(struct phy_device *phydev)
  95. {
  96. /* +1 RC_CAL codes for RL centering for both LT and HT conditions */
  97. bcm_phy_write_misc(phydev, AFE_RXCONFIG_2, 0xd003);
  98. /* Cut master bias current by 2% to compensate for RC_CAL offset */
  99. bcm_phy_write_misc(phydev, DSP_TAP10, 0x791b);
  100. /* Improve hybrid leakage */
  101. bcm_phy_write_misc(phydev, AFE_HPF_TRIM_OTHERS, 0x10e3);
  102. /* Change rx_on_tune 8 to 0xf */
  103. bcm_phy_write_misc(phydev, 0x21, 0x2, 0x87f6);
  104. /* Change 100Tx EEE bandwidth */
  105. bcm_phy_write_misc(phydev, 0x22, 0x2, 0x017d);
  106. /* Enable ffe zero detection for Vitesse interoperability */
  107. bcm_phy_write_misc(phydev, 0x26, 0x2, 0x0015);
  108. bcm_phy_r_rc_cal_reset(phydev);
  109. return 0;
  110. }
  111. static int bcm7xxx_28nm_config_init(struct phy_device *phydev)
  112. {
  113. u8 rev = PHY_BRCM_7XXX_REV(phydev->dev_flags);
  114. u8 patch = PHY_BRCM_7XXX_PATCH(phydev->dev_flags);
  115. u8 count;
  116. int ret = 0;
  117. /* Newer devices have moved the revision information back into a
  118. * standard location in MII_PHYS_ID[23]
  119. */
  120. if (rev == 0)
  121. rev = phydev->phy_id & ~phydev->drv->phy_id_mask;
  122. pr_info_once("%s: %s PHY revision: 0x%02x, patch: %d\n",
  123. phydev_name(phydev), phydev->drv->name, rev, patch);
  124. /* Dummy read to a register to workaround an issue upon reset where the
  125. * internal inverter may not allow the first MDIO transaction to pass
  126. * the MDIO management controller and make us return 0xffff for such
  127. * reads.
  128. */
  129. phy_read(phydev, MII_BMSR);
  130. switch (rev) {
  131. case 0xa0:
  132. case 0xb0:
  133. ret = bcm_phy_28nm_a0b0_afe_config_init(phydev);
  134. break;
  135. case 0xd0:
  136. ret = bcm7xxx_28nm_d0_afe_config_init(phydev);
  137. break;
  138. case 0xe0:
  139. case 0xf0:
  140. /* Rev G0 introduces a roll over */
  141. case 0x10:
  142. ret = bcm7xxx_28nm_e0_plus_afe_config_init(phydev);
  143. break;
  144. case 0x01:
  145. ret = bcm7xxx_28nm_a0_patch_afe_config_init(phydev);
  146. break;
  147. default:
  148. break;
  149. }
  150. if (ret)
  151. return ret;
  152. ret = bcm_phy_enable_jumbo(phydev);
  153. if (ret)
  154. return ret;
  155. ret = bcm_phy_downshift_get(phydev, &count);
  156. if (ret)
  157. return ret;
  158. /* Only enable EEE if Wirespeed/downshift is disabled */
  159. ret = bcm_phy_set_eee(phydev, count == DOWNSHIFT_DEV_DISABLE);
  160. if (ret)
  161. return ret;
  162. return bcm_phy_enable_apd(phydev, true);
  163. }
  164. static int bcm7xxx_28nm_resume(struct phy_device *phydev)
  165. {
  166. int ret;
  167. /* Re-apply workarounds coming out suspend/resume */
  168. ret = bcm7xxx_28nm_config_init(phydev);
  169. if (ret)
  170. return ret;
  171. /* 28nm Gigabit PHYs come out of reset without any half-duplex
  172. * or "hub" compliant advertised mode, fix that. This does not
  173. * cause any problems with the PHY library since genphy_config_aneg()
  174. * gracefully handles auto-negotiated and forced modes.
  175. */
  176. return genphy_config_aneg(phydev);
  177. }
  178. static int __phy_set_clr_bits(struct phy_device *dev, int location,
  179. int set_mask, int clr_mask)
  180. {
  181. int v, ret;
  182. v = __phy_read(dev, location);
  183. if (v < 0)
  184. return v;
  185. v &= ~clr_mask;
  186. v |= set_mask;
  187. ret = __phy_write(dev, location, v);
  188. if (ret < 0)
  189. return ret;
  190. return v;
  191. }
  192. static int phy_set_clr_bits(struct phy_device *dev, int location,
  193. int set_mask, int clr_mask)
  194. {
  195. int ret;
  196. mutex_lock(&dev->mdio.bus->mdio_lock);
  197. ret = __phy_set_clr_bits(dev, location, set_mask, clr_mask);
  198. mutex_unlock(&dev->mdio.bus->mdio_lock);
  199. return ret;
  200. }
  201. static int bcm7xxx_28nm_ephy_01_afe_config_init(struct phy_device *phydev)
  202. {
  203. int ret;
  204. /* set shadow mode 2 */
  205. ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST,
  206. MII_BCM7XXX_SHD_MODE_2, 0);
  207. if (ret < 0)
  208. return ret;
  209. /* Set current trim values INT_trim = -1, Ext_trim =0 */
  210. ret = phy_write(phydev, MII_BCM7XXX_SHD_2_BIAS_TRIM, 0x3BE0);
  211. if (ret < 0)
  212. goto reset_shadow_mode;
  213. /* Cal reset */
  214. ret = phy_write(phydev, MII_BCM7XXX_SHD_2_ADDR_CTRL,
  215. MII_BCM7XXX_SHD_3_TL4);
  216. if (ret < 0)
  217. goto reset_shadow_mode;
  218. ret = phy_set_clr_bits(phydev, MII_BCM7XXX_SHD_2_CTRL_STAT,
  219. MII_BCM7XXX_TL4_RST_MSK, 0);
  220. if (ret < 0)
  221. goto reset_shadow_mode;
  222. /* Cal reset disable */
  223. ret = phy_write(phydev, MII_BCM7XXX_SHD_2_ADDR_CTRL,
  224. MII_BCM7XXX_SHD_3_TL4);
  225. if (ret < 0)
  226. goto reset_shadow_mode;
  227. ret = phy_set_clr_bits(phydev, MII_BCM7XXX_SHD_2_CTRL_STAT,
  228. 0, MII_BCM7XXX_TL4_RST_MSK);
  229. if (ret < 0)
  230. goto reset_shadow_mode;
  231. reset_shadow_mode:
  232. /* reset shadow mode 2 */
  233. ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST, 0,
  234. MII_BCM7XXX_SHD_MODE_2);
  235. if (ret < 0)
  236. return ret;
  237. return 0;
  238. }
  239. /* The 28nm EPHY does not support Clause 45 (MMD) used by bcm-phy-lib */
  240. static int bcm7xxx_28nm_ephy_apd_enable(struct phy_device *phydev)
  241. {
  242. int ret;
  243. /* set shadow mode 1 */
  244. ret = phy_set_clr_bits(phydev, MII_BRCM_FET_BRCMTEST,
  245. MII_BRCM_FET_BT_SRE, 0);
  246. if (ret < 0)
  247. return ret;
  248. /* Enable auto-power down */
  249. ret = phy_set_clr_bits(phydev, MII_BRCM_FET_SHDW_AUXSTAT2,
  250. MII_BRCM_FET_SHDW_AS2_APDE, 0);
  251. if (ret < 0)
  252. return ret;
  253. /* reset shadow mode 1 */
  254. ret = phy_set_clr_bits(phydev, MII_BRCM_FET_BRCMTEST, 0,
  255. MII_BRCM_FET_BT_SRE);
  256. if (ret < 0)
  257. return ret;
  258. return 0;
  259. }
  260. static int bcm7xxx_28nm_ephy_eee_enable(struct phy_device *phydev)
  261. {
  262. int ret;
  263. /* set shadow mode 2 */
  264. ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST,
  265. MII_BCM7XXX_SHD_MODE_2, 0);
  266. if (ret < 0)
  267. return ret;
  268. /* Advertise supported modes */
  269. ret = phy_write(phydev, MII_BCM7XXX_SHD_2_ADDR_CTRL,
  270. MII_BCM7XXX_SHD_3_AN_EEE_ADV);
  271. if (ret < 0)
  272. goto reset_shadow_mode;
  273. ret = phy_write(phydev, MII_BCM7XXX_SHD_2_CTRL_STAT,
  274. MDIO_EEE_100TX);
  275. if (ret < 0)
  276. goto reset_shadow_mode;
  277. /* Restore Defaults */
  278. ret = phy_write(phydev, MII_BCM7XXX_SHD_2_ADDR_CTRL,
  279. MII_BCM7XXX_SHD_3_PCS_CTRL_2);
  280. if (ret < 0)
  281. goto reset_shadow_mode;
  282. ret = phy_write(phydev, MII_BCM7XXX_SHD_2_CTRL_STAT,
  283. MII_BCM7XXX_PCS_CTRL_2_DEF);
  284. if (ret < 0)
  285. goto reset_shadow_mode;
  286. ret = phy_write(phydev, MII_BCM7XXX_SHD_2_ADDR_CTRL,
  287. MII_BCM7XXX_SHD_3_EEE_THRESH);
  288. if (ret < 0)
  289. goto reset_shadow_mode;
  290. ret = phy_write(phydev, MII_BCM7XXX_SHD_2_CTRL_STAT,
  291. MII_BCM7XXX_EEE_THRESH_DEF);
  292. if (ret < 0)
  293. goto reset_shadow_mode;
  294. /* Enable EEE autonegotiation */
  295. ret = phy_write(phydev, MII_BCM7XXX_SHD_2_ADDR_CTRL,
  296. MII_BCM7XXX_SHD_3_AN_STAT);
  297. if (ret < 0)
  298. goto reset_shadow_mode;
  299. ret = phy_write(phydev, MII_BCM7XXX_SHD_2_CTRL_STAT,
  300. (MII_BCM7XXX_AN_NULL_MSG_EN | MII_BCM7XXX_AN_EEE_EN));
  301. if (ret < 0)
  302. goto reset_shadow_mode;
  303. reset_shadow_mode:
  304. /* reset shadow mode 2 */
  305. ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST, 0,
  306. MII_BCM7XXX_SHD_MODE_2);
  307. if (ret < 0)
  308. return ret;
  309. /* Restart autoneg */
  310. phy_write(phydev, MII_BMCR,
  311. (BMCR_SPEED100 | BMCR_ANENABLE | BMCR_ANRESTART));
  312. return 0;
  313. }
  314. static int bcm7xxx_28nm_ephy_config_init(struct phy_device *phydev)
  315. {
  316. u8 rev = phydev->phy_id & ~phydev->drv->phy_id_mask;
  317. int ret = 0;
  318. pr_info_once("%s: %s PHY revision: 0x%02x\n",
  319. phydev_name(phydev), phydev->drv->name, rev);
  320. /* Dummy read to a register to workaround a possible issue upon reset
  321. * where the internal inverter may not allow the first MDIO transaction
  322. * to pass the MDIO management controller and make us return 0xffff for
  323. * such reads.
  324. */
  325. phy_read(phydev, MII_BMSR);
  326. /* Apply AFE software work-around if necessary */
  327. if (rev == 0x01) {
  328. ret = bcm7xxx_28nm_ephy_01_afe_config_init(phydev);
  329. if (ret)
  330. return ret;
  331. }
  332. ret = bcm7xxx_28nm_ephy_eee_enable(phydev);
  333. if (ret)
  334. return ret;
  335. return bcm7xxx_28nm_ephy_apd_enable(phydev);
  336. }
  337. static int bcm7xxx_16nm_ephy_afe_config(struct phy_device *phydev)
  338. {
  339. int tmp, rcalcode, rcalnewcodelp, rcalnewcode11, rcalnewcode11d2;
  340. /* Reset PHY */
  341. tmp = genphy_soft_reset(phydev);
  342. if (tmp)
  343. return tmp;
  344. /* Reset AFE and PLL */
  345. bcm_phy_write_exp_sel(phydev, 0x0003, 0x0006);
  346. /* Clear reset */
  347. bcm_phy_write_exp_sel(phydev, 0x0003, 0x0000);
  348. /* Write PLL/AFE control register to select 54MHz crystal */
  349. bcm_phy_write_misc(phydev, 0x0030, 0x0001, 0x0000);
  350. bcm_phy_write_misc(phydev, 0x0031, 0x0000, 0x044a);
  351. /* Change Ka,Kp,Ki to pdiv=1 */
  352. bcm_phy_write_misc(phydev, 0x0033, 0x0002, 0x71a1);
  353. /* Configuration override */
  354. bcm_phy_write_misc(phydev, 0x0033, 0x0001, 0x8000);
  355. /* Change PLL_NDIV and PLL_NUDGE */
  356. bcm_phy_write_misc(phydev, 0x0031, 0x0001, 0x2f68);
  357. bcm_phy_write_misc(phydev, 0x0031, 0x0002, 0x0000);
  358. /* Reference frequency is 54Mhz, config_mode[15:14] = 3 (low
  359. * phase)
  360. */
  361. bcm_phy_write_misc(phydev, 0x0030, 0x0003, 0xc036);
  362. /* Initialize bypass mode */
  363. bcm_phy_write_misc(phydev, 0x0032, 0x0003, 0x0000);
  364. /* Bypass code, default: VCOCLK enabled */
  365. bcm_phy_write_misc(phydev, 0x0033, 0x0000, 0x0002);
  366. /* LDOs at default setting */
  367. bcm_phy_write_misc(phydev, 0x0030, 0x0002, 0x01c0);
  368. /* Release PLL reset */
  369. bcm_phy_write_misc(phydev, 0x0030, 0x0001, 0x0001);
  370. /* Bandgap curvature correction to correct default */
  371. bcm_phy_write_misc(phydev, 0x0038, 0x0000, 0x0010);
  372. /* Run RCAL */
  373. bcm_phy_write_misc(phydev, 0x0039, 0x0003, 0x0038);
  374. bcm_phy_write_misc(phydev, 0x0039, 0x0003, 0x003b);
  375. udelay(2);
  376. bcm_phy_write_misc(phydev, 0x0039, 0x0003, 0x003f);
  377. mdelay(5);
  378. /* AFE_CAL_CONFIG_0, Vref=1000, Target=10, averaging enabled */
  379. bcm_phy_write_misc(phydev, 0x0039, 0x0001, 0x1c82);
  380. /* AFE_CAL_CONFIG_0, no reset and analog powerup */
  381. bcm_phy_write_misc(phydev, 0x0039, 0x0001, 0x9e82);
  382. udelay(2);
  383. /* AFE_CAL_CONFIG_0, start calibration */
  384. bcm_phy_write_misc(phydev, 0x0039, 0x0001, 0x9f82);
  385. udelay(100);
  386. /* AFE_CAL_CONFIG_0, clear start calibration, set HiBW */
  387. bcm_phy_write_misc(phydev, 0x0039, 0x0001, 0x9e86);
  388. udelay(2);
  389. /* AFE_CAL_CONFIG_0, start calibration with hi BW mode set */
  390. bcm_phy_write_misc(phydev, 0x0039, 0x0001, 0x9f86);
  391. udelay(100);
  392. /* Adjust 10BT amplitude additional +7% and 100BT +2% */
  393. bcm_phy_write_misc(phydev, 0x0038, 0x0001, 0xe7ea);
  394. /* Adjust 1G mode amplitude and 1G testmode1 */
  395. bcm_phy_write_misc(phydev, 0x0038, 0x0002, 0xede0);
  396. /* Read CORE_EXPA9 */
  397. tmp = bcm_phy_read_exp_sel(phydev, 0x00a9);
  398. /* CORE_EXPA9[6:1] is rcalcode[5:0] */
  399. rcalcode = (tmp & 0x7e) / 2;
  400. /* Correct RCAL code + 1 is -1% rprogr, LP: +16 */
  401. rcalnewcodelp = rcalcode + 16;
  402. /* Correct RCAL code + 1 is -15 rprogr, 11: +10 */
  403. rcalnewcode11 = rcalcode + 10;
  404. /* Saturate if necessary */
  405. if (rcalnewcodelp > 0x3f)
  406. rcalnewcodelp = 0x3f;
  407. if (rcalnewcode11 > 0x3f)
  408. rcalnewcode11 = 0x3f;
  409. /* REXT=1 BYP=1 RCAL_st1<5:0>=new rcal code */
  410. tmp = 0x00f8 + rcalnewcodelp * 256;
  411. /* Program into AFE_CAL_CONFIG_2 */
  412. bcm_phy_write_misc(phydev, 0x0039, 0x0003, tmp);
  413. /* AFE_BIAS_CONFIG_0 10BT bias code (Bias: E4) */
  414. bcm_phy_write_misc(phydev, 0x0038, 0x0001, 0xe7e4);
  415. /* invert adc clock output and 'adc refp ldo current To correct
  416. * default
  417. */
  418. bcm_phy_write_misc(phydev, 0x003b, 0x0000, 0x8002);
  419. /* 100BT stair case, high BW, 1G stair case, alternate encode */
  420. bcm_phy_write_misc(phydev, 0x003c, 0x0003, 0xf882);
  421. /* 1000BT DAC transition method per Erol, bits[32], DAC Shuffle
  422. * sequence 1 + 10BT imp adjust bits
  423. */
  424. bcm_phy_write_misc(phydev, 0x003d, 0x0000, 0x3201);
  425. /* Non-overlap fix */
  426. bcm_phy_write_misc(phydev, 0x003a, 0x0002, 0x0c00);
  427. /* pwdb override (rxconfig<5>) to turn on RX LDO indpendent of
  428. * pwdb controls from DSP_TAP10
  429. */
  430. bcm_phy_write_misc(phydev, 0x003a, 0x0001, 0x0020);
  431. /* Remove references to channel 2 and 3 */
  432. bcm_phy_write_misc(phydev, 0x003b, 0x0002, 0x0000);
  433. bcm_phy_write_misc(phydev, 0x003b, 0x0003, 0x0000);
  434. /* Set cal_bypassb bit rxconfig<43> */
  435. bcm_phy_write_misc(phydev, 0x003a, 0x0003, 0x0800);
  436. udelay(2);
  437. /* Revert pwdb_override (rxconfig<5>) to 0 so that the RX pwr
  438. * is controlled by DSP.
  439. */
  440. bcm_phy_write_misc(phydev, 0x003a, 0x0001, 0x0000);
  441. /* Drop LSB */
  442. rcalnewcode11d2 = (rcalnewcode11 & 0xfffe) / 2;
  443. tmp = bcm_phy_read_misc(phydev, 0x003d, 0x0001);
  444. /* Clear bits [11:5] */
  445. tmp &= ~0xfe0;
  446. /* set txcfg_ch0<5>=1 (enable + set local rcal) */
  447. tmp |= 0x0020 | (rcalnewcode11d2 * 64);
  448. bcm_phy_write_misc(phydev, 0x003d, 0x0001, tmp);
  449. bcm_phy_write_misc(phydev, 0x003d, 0x0002, tmp);
  450. tmp = bcm_phy_read_misc(phydev, 0x003d, 0x0000);
  451. /* set txcfg<45:44>=11 (enable Rextra + invert fullscaledetect)
  452. */
  453. tmp &= ~0x3000;
  454. tmp |= 0x3000;
  455. bcm_phy_write_misc(phydev, 0x003d, 0x0000, tmp);
  456. return 0;
  457. }
  458. static int bcm7xxx_16nm_ephy_config_init(struct phy_device *phydev)
  459. {
  460. int ret, val;
  461. ret = bcm7xxx_16nm_ephy_afe_config(phydev);
  462. if (ret)
  463. return ret;
  464. ret = bcm_phy_set_eee(phydev, true);
  465. if (ret)
  466. return ret;
  467. ret = bcm_phy_read_shadow(phydev, BCM54XX_SHD_SCR3);
  468. if (ret < 0)
  469. return ret;
  470. val = ret;
  471. /* Auto power down of DLL enabled,
  472. * TXC/RXC disabled during auto power down.
  473. */
  474. val &= ~BCM54XX_SHD_SCR3_DLLAPD_DIS;
  475. val |= BIT(8);
  476. ret = bcm_phy_write_shadow(phydev, BCM54XX_SHD_SCR3, val);
  477. if (ret < 0)
  478. return ret;
  479. return bcm_phy_enable_apd(phydev, true);
  480. }
  481. static int bcm7xxx_16nm_ephy_resume(struct phy_device *phydev)
  482. {
  483. int ret;
  484. /* Re-apply workarounds coming out suspend/resume */
  485. ret = bcm7xxx_16nm_ephy_config_init(phydev);
  486. if (ret)
  487. return ret;
  488. return genphy_config_aneg(phydev);
  489. }
  490. #define MII_BCM7XXX_REG_INVALID 0xff
  491. static u8 bcm7xxx_28nm_ephy_regnum_to_shd(u16 regnum)
  492. {
  493. switch (regnum) {
  494. case MDIO_CTRL1:
  495. return MII_BCM7XXX_SHD_3_PCS_CTRL;
  496. case MDIO_STAT1:
  497. return MII_BCM7XXX_SHD_3_PCS_STATUS;
  498. case MDIO_PCS_EEE_ABLE:
  499. return MII_BCM7XXX_SHD_3_EEE_CAP;
  500. case MDIO_AN_EEE_ADV:
  501. return MII_BCM7XXX_SHD_3_AN_EEE_ADV;
  502. case MDIO_AN_EEE_LPABLE:
  503. return MII_BCM7XXX_SHD_3_EEE_LP;
  504. case MDIO_PCS_EEE_WK_ERR:
  505. return MII_BCM7XXX_SHD_3_EEE_WK_ERR;
  506. default:
  507. return MII_BCM7XXX_REG_INVALID;
  508. }
  509. }
  510. static bool bcm7xxx_28nm_ephy_dev_valid(int devnum)
  511. {
  512. return devnum == MDIO_MMD_AN || devnum == MDIO_MMD_PCS;
  513. }
  514. static int bcm7xxx_28nm_ephy_read_mmd(struct phy_device *phydev,
  515. int devnum, u16 regnum)
  516. {
  517. u8 shd = bcm7xxx_28nm_ephy_regnum_to_shd(regnum);
  518. int ret;
  519. if (!bcm7xxx_28nm_ephy_dev_valid(devnum) ||
  520. shd == MII_BCM7XXX_REG_INVALID)
  521. return -EOPNOTSUPP;
  522. /* set shadow mode 2 */
  523. ret = __phy_set_clr_bits(phydev, MII_BCM7XXX_TEST,
  524. MII_BCM7XXX_SHD_MODE_2, 0);
  525. if (ret < 0)
  526. return ret;
  527. /* Access the desired shadow register address */
  528. ret = __phy_write(phydev, MII_BCM7XXX_SHD_2_ADDR_CTRL, shd);
  529. if (ret < 0)
  530. goto reset_shadow_mode;
  531. ret = __phy_read(phydev, MII_BCM7XXX_SHD_2_CTRL_STAT);
  532. reset_shadow_mode:
  533. /* reset shadow mode 2 */
  534. __phy_set_clr_bits(phydev, MII_BCM7XXX_TEST, 0,
  535. MII_BCM7XXX_SHD_MODE_2);
  536. return ret;
  537. }
  538. static int bcm7xxx_28nm_ephy_write_mmd(struct phy_device *phydev,
  539. int devnum, u16 regnum, u16 val)
  540. {
  541. u8 shd = bcm7xxx_28nm_ephy_regnum_to_shd(regnum);
  542. int ret;
  543. if (!bcm7xxx_28nm_ephy_dev_valid(devnum) ||
  544. shd == MII_BCM7XXX_REG_INVALID)
  545. return -EOPNOTSUPP;
  546. /* set shadow mode 2 */
  547. ret = __phy_set_clr_bits(phydev, MII_BCM7XXX_TEST,
  548. MII_BCM7XXX_SHD_MODE_2, 0);
  549. if (ret < 0)
  550. return ret;
  551. /* Access the desired shadow register address */
  552. ret = __phy_write(phydev, MII_BCM7XXX_SHD_2_ADDR_CTRL, shd);
  553. if (ret < 0)
  554. goto reset_shadow_mode;
  555. /* Write the desired value in the shadow register */
  556. __phy_write(phydev, MII_BCM7XXX_SHD_2_CTRL_STAT, val);
  557. reset_shadow_mode:
  558. /* reset shadow mode 2 */
  559. return __phy_set_clr_bits(phydev, MII_BCM7XXX_TEST, 0,
  560. MII_BCM7XXX_SHD_MODE_2);
  561. }
  562. static int bcm7xxx_28nm_ephy_resume(struct phy_device *phydev)
  563. {
  564. int ret;
  565. /* Re-apply workarounds coming out suspend/resume */
  566. ret = bcm7xxx_28nm_ephy_config_init(phydev);
  567. if (ret)
  568. return ret;
  569. return genphy_config_aneg(phydev);
  570. }
  571. static int bcm7xxx_config_init(struct phy_device *phydev)
  572. {
  573. int ret;
  574. /* Enable 64 clock MDIO */
  575. phy_write(phydev, MII_BCM7XXX_AUX_MODE, MII_BCM7XXX_64CLK_MDIO);
  576. phy_read(phydev, MII_BCM7XXX_AUX_MODE);
  577. /* set shadow mode 2 */
  578. ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST,
  579. MII_BCM7XXX_SHD_MODE_2, MII_BCM7XXX_SHD_MODE_2);
  580. if (ret < 0)
  581. return ret;
  582. /* set iddq_clkbias */
  583. phy_write(phydev, MII_BCM7XXX_100TX_DISC, 0x0F00);
  584. udelay(10);
  585. /* reset iddq_clkbias */
  586. phy_write(phydev, MII_BCM7XXX_100TX_DISC, 0x0C00);
  587. phy_write(phydev, MII_BCM7XXX_100TX_FALSE_CAR, 0x7555);
  588. /* reset shadow mode 2 */
  589. ret = phy_set_clr_bits(phydev, MII_BCM7XXX_TEST, 0, MII_BCM7XXX_SHD_MODE_2);
  590. if (ret < 0)
  591. return ret;
  592. return 0;
  593. }
  594. /* Workaround for putting the PHY in IDDQ mode, required
  595. * for all BCM7XXX 40nm and 65nm PHYs
  596. */
  597. static int bcm7xxx_suspend(struct phy_device *phydev)
  598. {
  599. int ret;
  600. static const struct bcm7xxx_regs {
  601. int reg;
  602. u16 value;
  603. } bcm7xxx_suspend_cfg[] = {
  604. { MII_BCM7XXX_TEST, 0x008b },
  605. { MII_BCM7XXX_100TX_AUX_CTL, 0x01c0 },
  606. { MII_BCM7XXX_100TX_DISC, 0x7000 },
  607. { MII_BCM7XXX_TEST, 0x000f },
  608. { MII_BCM7XXX_100TX_AUX_CTL, 0x20d0 },
  609. { MII_BCM7XXX_TEST, 0x000b },
  610. };
  611. unsigned int i;
  612. for (i = 0; i < ARRAY_SIZE(bcm7xxx_suspend_cfg); i++) {
  613. ret = phy_write(phydev,
  614. bcm7xxx_suspend_cfg[i].reg,
  615. bcm7xxx_suspend_cfg[i].value);
  616. if (ret)
  617. return ret;
  618. }
  619. return 0;
  620. }
  621. static int bcm7xxx_28nm_get_tunable(struct phy_device *phydev,
  622. struct ethtool_tunable *tuna,
  623. void *data)
  624. {
  625. switch (tuna->id) {
  626. case ETHTOOL_PHY_DOWNSHIFT:
  627. return bcm_phy_downshift_get(phydev, (u8 *)data);
  628. default:
  629. return -EOPNOTSUPP;
  630. }
  631. }
  632. static int bcm7xxx_28nm_set_tunable(struct phy_device *phydev,
  633. struct ethtool_tunable *tuna,
  634. const void *data)
  635. {
  636. u8 count = *(u8 *)data;
  637. int ret;
  638. switch (tuna->id) {
  639. case ETHTOOL_PHY_DOWNSHIFT:
  640. ret = bcm_phy_downshift_set(phydev, count);
  641. break;
  642. default:
  643. return -EOPNOTSUPP;
  644. }
  645. if (ret)
  646. return ret;
  647. /* Disable EEE advertisement since this prevents the PHY
  648. * from successfully linking up, trigger auto-negotiation restart
  649. * to let the MAC decide what to do.
  650. */
  651. ret = bcm_phy_set_eee(phydev, count == DOWNSHIFT_DEV_DISABLE);
  652. if (ret)
  653. return ret;
  654. return genphy_restart_aneg(phydev);
  655. }
  656. static void bcm7xxx_28nm_get_phy_stats(struct phy_device *phydev,
  657. struct ethtool_stats *stats, u64 *data)
  658. {
  659. struct bcm7xxx_phy_priv *priv = phydev->priv;
  660. bcm_phy_get_stats(phydev, priv->stats, stats, data);
  661. }
  662. static int bcm7xxx_28nm_probe(struct phy_device *phydev)
  663. {
  664. struct bcm7xxx_phy_priv *priv;
  665. int ret = 0;
  666. priv = devm_kzalloc(&phydev->mdio.dev, sizeof(*priv), GFP_KERNEL);
  667. if (!priv)
  668. return -ENOMEM;
  669. phydev->priv = priv;
  670. priv->stats = devm_kcalloc(&phydev->mdio.dev,
  671. bcm_phy_get_sset_count(phydev), sizeof(u64),
  672. GFP_KERNEL);
  673. if (!priv->stats)
  674. return -ENOMEM;
  675. priv->clk = devm_clk_get_optional(&phydev->mdio.dev, NULL);
  676. if (IS_ERR(priv->clk))
  677. return PTR_ERR(priv->clk);
  678. ret = clk_prepare_enable(priv->clk);
  679. if (ret)
  680. return ret;
  681. /* Dummy read to a register to workaround an issue upon reset where the
  682. * internal inverter may not allow the first MDIO transaction to pass
  683. * the MDIO management controller and make us return 0xffff for such
  684. * reads. This is needed to ensure that any subsequent reads to the
  685. * PHY will succeed.
  686. */
  687. phy_read(phydev, MII_BMSR);
  688. return ret;
  689. }
  690. static void bcm7xxx_28nm_remove(struct phy_device *phydev)
  691. {
  692. struct bcm7xxx_phy_priv *priv = phydev->priv;
  693. clk_disable_unprepare(priv->clk);
  694. }
  695. #define BCM7XXX_28NM_GPHY(_oui, _name) \
  696. { \
  697. .phy_id = (_oui), \
  698. .phy_id_mask = 0xfffffff0, \
  699. .name = _name, \
  700. /* PHY_GBIT_FEATURES */ \
  701. .flags = PHY_IS_INTERNAL, \
  702. .config_init = bcm7xxx_28nm_config_init, \
  703. .resume = bcm7xxx_28nm_resume, \
  704. .get_tunable = bcm7xxx_28nm_get_tunable, \
  705. .set_tunable = bcm7xxx_28nm_set_tunable, \
  706. .get_sset_count = bcm_phy_get_sset_count, \
  707. .get_strings = bcm_phy_get_strings, \
  708. .get_stats = bcm7xxx_28nm_get_phy_stats, \
  709. .probe = bcm7xxx_28nm_probe, \
  710. .remove = bcm7xxx_28nm_remove, \
  711. }
  712. #define BCM7XXX_28NM_EPHY(_oui, _name) \
  713. { \
  714. .phy_id = (_oui), \
  715. .phy_id_mask = 0xfffffff0, \
  716. .name = _name, \
  717. /* PHY_BASIC_FEATURES */ \
  718. .flags = PHY_IS_INTERNAL, \
  719. .config_init = bcm7xxx_28nm_ephy_config_init, \
  720. .resume = bcm7xxx_28nm_ephy_resume, \
  721. .get_sset_count = bcm_phy_get_sset_count, \
  722. .get_strings = bcm_phy_get_strings, \
  723. .get_stats = bcm7xxx_28nm_get_phy_stats, \
  724. .probe = bcm7xxx_28nm_probe, \
  725. .remove = bcm7xxx_28nm_remove, \
  726. .read_mmd = bcm7xxx_28nm_ephy_read_mmd, \
  727. .write_mmd = bcm7xxx_28nm_ephy_write_mmd, \
  728. }
  729. #define BCM7XXX_40NM_EPHY(_oui, _name) \
  730. { \
  731. .phy_id = (_oui), \
  732. .phy_id_mask = 0xfffffff0, \
  733. .name = _name, \
  734. /* PHY_BASIC_FEATURES */ \
  735. .flags = PHY_IS_INTERNAL, \
  736. .soft_reset = genphy_soft_reset, \
  737. .config_init = bcm7xxx_config_init, \
  738. .suspend = bcm7xxx_suspend, \
  739. .resume = bcm7xxx_config_init, \
  740. }
  741. #define BCM7XXX_16NM_EPHY(_oui, _name) \
  742. { \
  743. .phy_id = (_oui), \
  744. .phy_id_mask = 0xfffffff0, \
  745. .name = _name, \
  746. /* PHY_BASIC_FEATURES */ \
  747. .flags = PHY_IS_INTERNAL, \
  748. .get_sset_count = bcm_phy_get_sset_count, \
  749. .get_strings = bcm_phy_get_strings, \
  750. .get_stats = bcm7xxx_28nm_get_phy_stats, \
  751. .probe = bcm7xxx_28nm_probe, \
  752. .remove = bcm7xxx_28nm_remove, \
  753. .config_init = bcm7xxx_16nm_ephy_config_init, \
  754. .config_aneg = genphy_config_aneg, \
  755. .read_status = genphy_read_status, \
  756. .resume = bcm7xxx_16nm_ephy_resume, \
  757. }
  758. static struct phy_driver bcm7xxx_driver[] = {
  759. BCM7XXX_28NM_EPHY(PHY_ID_BCM72113, "Broadcom BCM72113"),
  760. BCM7XXX_28NM_EPHY(PHY_ID_BCM72116, "Broadcom BCM72116"),
  761. BCM7XXX_16NM_EPHY(PHY_ID_BCM72165, "Broadcom BCM72165"),
  762. BCM7XXX_28NM_GPHY(PHY_ID_BCM7250, "Broadcom BCM7250"),
  763. BCM7XXX_28NM_EPHY(PHY_ID_BCM7255, "Broadcom BCM7255"),
  764. BCM7XXX_28NM_EPHY(PHY_ID_BCM7260, "Broadcom BCM7260"),
  765. BCM7XXX_28NM_EPHY(PHY_ID_BCM7268, "Broadcom BCM7268"),
  766. BCM7XXX_28NM_EPHY(PHY_ID_BCM7271, "Broadcom BCM7271"),
  767. BCM7XXX_28NM_GPHY(PHY_ID_BCM7278, "Broadcom BCM7278"),
  768. BCM7XXX_28NM_GPHY(PHY_ID_BCM7364, "Broadcom BCM7364"),
  769. BCM7XXX_28NM_GPHY(PHY_ID_BCM7366, "Broadcom BCM7366"),
  770. BCM7XXX_28NM_GPHY(PHY_ID_BCM74371, "Broadcom BCM74371"),
  771. BCM7XXX_28NM_GPHY(PHY_ID_BCM7439, "Broadcom BCM7439"),
  772. BCM7XXX_28NM_GPHY(PHY_ID_BCM7439_2, "Broadcom BCM7439 (2)"),
  773. BCM7XXX_28NM_GPHY(PHY_ID_BCM7445, "Broadcom BCM7445"),
  774. BCM7XXX_40NM_EPHY(PHY_ID_BCM7346, "Broadcom BCM7346"),
  775. BCM7XXX_40NM_EPHY(PHY_ID_BCM7362, "Broadcom BCM7362"),
  776. BCM7XXX_40NM_EPHY(PHY_ID_BCM7425, "Broadcom BCM7425"),
  777. BCM7XXX_40NM_EPHY(PHY_ID_BCM7429, "Broadcom BCM7429"),
  778. BCM7XXX_40NM_EPHY(PHY_ID_BCM7435, "Broadcom BCM7435"),
  779. BCM7XXX_16NM_EPHY(PHY_ID_BCM7712, "Broadcom BCM7712"),
  780. };
  781. static struct mdio_device_id __maybe_unused bcm7xxx_tbl[] = {
  782. { PHY_ID_BCM72113, 0xfffffff0 },
  783. { PHY_ID_BCM72116, 0xfffffff0, },
  784. { PHY_ID_BCM72165, 0xfffffff0, },
  785. { PHY_ID_BCM7250, 0xfffffff0, },
  786. { PHY_ID_BCM7255, 0xfffffff0, },
  787. { PHY_ID_BCM7260, 0xfffffff0, },
  788. { PHY_ID_BCM7268, 0xfffffff0, },
  789. { PHY_ID_BCM7271, 0xfffffff0, },
  790. { PHY_ID_BCM7278, 0xfffffff0, },
  791. { PHY_ID_BCM7364, 0xfffffff0, },
  792. { PHY_ID_BCM7366, 0xfffffff0, },
  793. { PHY_ID_BCM7346, 0xfffffff0, },
  794. { PHY_ID_BCM7362, 0xfffffff0, },
  795. { PHY_ID_BCM7425, 0xfffffff0, },
  796. { PHY_ID_BCM7429, 0xfffffff0, },
  797. { PHY_ID_BCM74371, 0xfffffff0, },
  798. { PHY_ID_BCM7439, 0xfffffff0, },
  799. { PHY_ID_BCM7435, 0xfffffff0, },
  800. { PHY_ID_BCM7445, 0xfffffff0, },
  801. { PHY_ID_BCM7712, 0xfffffff0, },
  802. { }
  803. };
  804. module_phy_driver(bcm7xxx_driver);
  805. MODULE_DEVICE_TABLE(mdio, bcm7xxx_tbl);
  806. MODULE_DESCRIPTION("Broadcom BCM7xxx internal PHY driver");
  807. MODULE_LICENSE("GPL");
  808. MODULE_AUTHOR("Broadcom Corporation");