mdio-mux-bcm-iproc.c 7.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Copyright 2016 Broadcom
  4. */
  5. #include <linux/clk.h>
  6. #include <linux/delay.h>
  7. #include <linux/device.h>
  8. #include <linux/iopoll.h>
  9. #include <linux/mdio-mux.h>
  10. #include <linux/module.h>
  11. #include <linux/of_mdio.h>
  12. #include <linux/phy.h>
  13. #include <linux/platform_device.h>
  14. #define MDIO_RATE_ADJ_EXT_OFFSET 0x000
  15. #define MDIO_RATE_ADJ_INT_OFFSET 0x004
  16. #define MDIO_RATE_ADJ_DIVIDENT_SHIFT 16
  17. #define MDIO_SCAN_CTRL_OFFSET 0x008
  18. #define MDIO_SCAN_CTRL_OVRIDE_EXT_MSTR 28
  19. #define MDIO_PARAM_OFFSET 0x23c
  20. #define MDIO_PARAM_MIIM_CYCLE 29
  21. #define MDIO_PARAM_INTERNAL_SEL 25
  22. #define MDIO_PARAM_BUS_ID 22
  23. #define MDIO_PARAM_C45_SEL 21
  24. #define MDIO_PARAM_PHY_ID 16
  25. #define MDIO_PARAM_PHY_DATA 0
  26. #define MDIO_READ_OFFSET 0x240
  27. #define MDIO_READ_DATA_MASK 0xffff
  28. #define MDIO_ADDR_OFFSET 0x244
  29. #define MDIO_CTRL_OFFSET 0x248
  30. #define MDIO_CTRL_WRITE_OP 0x1
  31. #define MDIO_CTRL_READ_OP 0x2
  32. #define MDIO_STAT_OFFSET 0x24c
  33. #define MDIO_STAT_DONE 1
  34. #define BUS_MAX_ADDR 32
  35. #define EXT_BUS_START_ADDR 16
  36. #define MDIO_REG_ADDR_SPACE_SIZE 0x250
  37. #define MDIO_OPERATING_FREQUENCY 11000000
  38. #define MDIO_RATE_ADJ_DIVIDENT 1
  39. struct iproc_mdiomux_desc {
  40. void *mux_handle;
  41. void __iomem *base;
  42. struct device *dev;
  43. struct mii_bus *mii_bus;
  44. struct clk *core_clk;
  45. };
  46. static void mdio_mux_iproc_config(struct iproc_mdiomux_desc *md)
  47. {
  48. u32 divisor;
  49. u32 val;
  50. /* Disable external mdio master access */
  51. val = readl(md->base + MDIO_SCAN_CTRL_OFFSET);
  52. val |= BIT(MDIO_SCAN_CTRL_OVRIDE_EXT_MSTR);
  53. writel(val, md->base + MDIO_SCAN_CTRL_OFFSET);
  54. if (md->core_clk) {
  55. /* use rate adjust regs to derive the mdio's operating
  56. * frequency from the specified core clock
  57. */
  58. divisor = clk_get_rate(md->core_clk) / MDIO_OPERATING_FREQUENCY;
  59. divisor = divisor / (MDIO_RATE_ADJ_DIVIDENT + 1);
  60. val = divisor;
  61. val |= MDIO_RATE_ADJ_DIVIDENT << MDIO_RATE_ADJ_DIVIDENT_SHIFT;
  62. writel(val, md->base + MDIO_RATE_ADJ_EXT_OFFSET);
  63. writel(val, md->base + MDIO_RATE_ADJ_INT_OFFSET);
  64. }
  65. }
  66. static int iproc_mdio_wait_for_idle(void __iomem *base, bool result)
  67. {
  68. u32 val;
  69. return readl_poll_timeout(base + MDIO_STAT_OFFSET, val,
  70. (val & MDIO_STAT_DONE) == result,
  71. 2000, 1000000);
  72. }
  73. /* start_miim_ops- Program and start MDIO transaction over mdio bus.
  74. * @base: Base address
  75. * @phyid: phyid of the selected bus.
  76. * @reg: register offset to be read/written.
  77. * @val :0 if read op else value to be written in @reg;
  78. * @op: Operation that need to be carried out.
  79. * MDIO_CTRL_READ_OP: Read transaction.
  80. * MDIO_CTRL_WRITE_OP: Write transaction.
  81. *
  82. * Return value: Successful Read operation returns read reg values and write
  83. * operation returns 0. Failure operation returns negative error code.
  84. */
  85. static int start_miim_ops(void __iomem *base,
  86. u16 phyid, u32 reg, u16 val, u32 op)
  87. {
  88. u32 param;
  89. int ret;
  90. writel(0, base + MDIO_CTRL_OFFSET);
  91. ret = iproc_mdio_wait_for_idle(base, 0);
  92. if (ret)
  93. goto err;
  94. param = readl(base + MDIO_PARAM_OFFSET);
  95. param |= phyid << MDIO_PARAM_PHY_ID;
  96. param |= val << MDIO_PARAM_PHY_DATA;
  97. if (reg & MII_ADDR_C45)
  98. param |= BIT(MDIO_PARAM_C45_SEL);
  99. writel(param, base + MDIO_PARAM_OFFSET);
  100. writel(reg, base + MDIO_ADDR_OFFSET);
  101. writel(op, base + MDIO_CTRL_OFFSET);
  102. ret = iproc_mdio_wait_for_idle(base, 1);
  103. if (ret)
  104. goto err;
  105. if (op == MDIO_CTRL_READ_OP)
  106. ret = readl(base + MDIO_READ_OFFSET) & MDIO_READ_DATA_MASK;
  107. err:
  108. return ret;
  109. }
  110. static int iproc_mdiomux_read(struct mii_bus *bus, int phyid, int reg)
  111. {
  112. struct iproc_mdiomux_desc *md = bus->priv;
  113. int ret;
  114. ret = start_miim_ops(md->base, phyid, reg, 0, MDIO_CTRL_READ_OP);
  115. if (ret < 0)
  116. dev_err(&bus->dev, "mdiomux read operation failed!!!");
  117. return ret;
  118. }
  119. static int iproc_mdiomux_write(struct mii_bus *bus,
  120. int phyid, int reg, u16 val)
  121. {
  122. struct iproc_mdiomux_desc *md = bus->priv;
  123. int ret;
  124. /* Write val at reg offset */
  125. ret = start_miim_ops(md->base, phyid, reg, val, MDIO_CTRL_WRITE_OP);
  126. if (ret < 0)
  127. dev_err(&bus->dev, "mdiomux write operation failed!!!");
  128. return ret;
  129. }
  130. static int mdio_mux_iproc_switch_fn(int current_child, int desired_child,
  131. void *data)
  132. {
  133. struct iproc_mdiomux_desc *md = data;
  134. u32 param, bus_id;
  135. bool bus_dir;
  136. /* select bus and its properties */
  137. bus_dir = (desired_child < EXT_BUS_START_ADDR);
  138. bus_id = bus_dir ? desired_child : (desired_child - EXT_BUS_START_ADDR);
  139. param = (bus_dir ? 1 : 0) << MDIO_PARAM_INTERNAL_SEL;
  140. param |= (bus_id << MDIO_PARAM_BUS_ID);
  141. writel(param, md->base + MDIO_PARAM_OFFSET);
  142. return 0;
  143. }
  144. static int mdio_mux_iproc_probe(struct platform_device *pdev)
  145. {
  146. struct iproc_mdiomux_desc *md;
  147. struct mii_bus *bus;
  148. struct resource *res;
  149. int rc;
  150. md = devm_kzalloc(&pdev->dev, sizeof(*md), GFP_KERNEL);
  151. if (!md)
  152. return -ENOMEM;
  153. md->dev = &pdev->dev;
  154. md->base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
  155. if (IS_ERR(md->base))
  156. return PTR_ERR(md->base);
  157. if (res->start & 0xfff) {
  158. /* For backward compatibility in case the
  159. * base address is specified with an offset.
  160. */
  161. dev_info(&pdev->dev, "fix base address in dt-blob\n");
  162. res->start &= ~0xfff;
  163. res->end = res->start + MDIO_REG_ADDR_SPACE_SIZE - 1;
  164. }
  165. md->mii_bus = devm_mdiobus_alloc(&pdev->dev);
  166. if (!md->mii_bus) {
  167. dev_err(&pdev->dev, "mdiomux bus alloc failed\n");
  168. return -ENOMEM;
  169. }
  170. md->core_clk = devm_clk_get(&pdev->dev, NULL);
  171. if (md->core_clk == ERR_PTR(-ENOENT) ||
  172. md->core_clk == ERR_PTR(-EINVAL))
  173. md->core_clk = NULL;
  174. else if (IS_ERR(md->core_clk))
  175. return PTR_ERR(md->core_clk);
  176. rc = clk_prepare_enable(md->core_clk);
  177. if (rc) {
  178. dev_err(&pdev->dev, "failed to enable core clk\n");
  179. return rc;
  180. }
  181. bus = md->mii_bus;
  182. bus->priv = md;
  183. bus->name = "iProc MDIO mux bus";
  184. snprintf(bus->id, MII_BUS_ID_SIZE, "%s-%d", pdev->name, pdev->id);
  185. bus->parent = &pdev->dev;
  186. bus->read = iproc_mdiomux_read;
  187. bus->write = iproc_mdiomux_write;
  188. bus->phy_mask = ~0;
  189. bus->dev.of_node = pdev->dev.of_node;
  190. rc = mdiobus_register(bus);
  191. if (rc) {
  192. dev_err(&pdev->dev, "mdiomux registration failed\n");
  193. goto out_clk;
  194. }
  195. platform_set_drvdata(pdev, md);
  196. rc = mdio_mux_init(md->dev, md->dev->of_node, mdio_mux_iproc_switch_fn,
  197. &md->mux_handle, md, md->mii_bus);
  198. if (rc) {
  199. dev_info(md->dev, "mdiomux initialization failed\n");
  200. goto out_register;
  201. }
  202. mdio_mux_iproc_config(md);
  203. dev_info(md->dev, "iProc mdiomux registered\n");
  204. return 0;
  205. out_register:
  206. mdiobus_unregister(bus);
  207. out_clk:
  208. clk_disable_unprepare(md->core_clk);
  209. return rc;
  210. }
  211. static int mdio_mux_iproc_remove(struct platform_device *pdev)
  212. {
  213. struct iproc_mdiomux_desc *md = platform_get_drvdata(pdev);
  214. mdio_mux_uninit(md->mux_handle);
  215. mdiobus_unregister(md->mii_bus);
  216. clk_disable_unprepare(md->core_clk);
  217. return 0;
  218. }
  219. #ifdef CONFIG_PM_SLEEP
  220. static int mdio_mux_iproc_suspend(struct device *dev)
  221. {
  222. struct iproc_mdiomux_desc *md = dev_get_drvdata(dev);
  223. clk_disable_unprepare(md->core_clk);
  224. return 0;
  225. }
  226. static int mdio_mux_iproc_resume(struct device *dev)
  227. {
  228. struct iproc_mdiomux_desc *md = dev_get_drvdata(dev);
  229. int rc;
  230. rc = clk_prepare_enable(md->core_clk);
  231. if (rc) {
  232. dev_err(md->dev, "failed to enable core clk\n");
  233. return rc;
  234. }
  235. mdio_mux_iproc_config(md);
  236. return 0;
  237. }
  238. #endif
  239. static SIMPLE_DEV_PM_OPS(mdio_mux_iproc_pm_ops,
  240. mdio_mux_iproc_suspend, mdio_mux_iproc_resume);
  241. static const struct of_device_id mdio_mux_iproc_match[] = {
  242. {
  243. .compatible = "brcm,mdio-mux-iproc",
  244. },
  245. {},
  246. };
  247. MODULE_DEVICE_TABLE(of, mdio_mux_iproc_match);
  248. static struct platform_driver mdiomux_iproc_driver = {
  249. .driver = {
  250. .name = "mdio-mux-iproc",
  251. .of_match_table = mdio_mux_iproc_match,
  252. .pm = &mdio_mux_iproc_pm_ops,
  253. },
  254. .probe = mdio_mux_iproc_probe,
  255. .remove = mdio_mux_iproc_remove,
  256. };
  257. module_platform_driver(mdiomux_iproc_driver);
  258. MODULE_DESCRIPTION("iProc MDIO Mux Bus Driver");
  259. MODULE_AUTHOR("Pramod Kumar <[email protected]>");
  260. MODULE_LICENSE("GPL v2");