skfbi.h 37 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /******************************************************************************
  3. *
  4. * (C)Copyright 1998,1999 SysKonnect,
  5. * a business unit of Schneider & Koch & Co. Datensysteme GmbH.
  6. *
  7. * The information in this file is provided "AS IS" without warranty.
  8. *
  9. ******************************************************************************/
  10. #ifndef _SKFBI_H_
  11. #define _SKFBI_H_
  12. /*
  13. * FDDI-Fx (x := {I(SA), P(CI)})
  14. * address calculation & function defines
  15. */
  16. /*--------------------------------------------------------------------------*/
  17. #ifdef PCI
  18. /*
  19. * (DV) = only defined for Da Vinci
  20. * (ML) = only defined for Monalisa
  21. */
  22. /*
  23. * I2C Address (PCI Config)
  24. *
  25. * Note: The temperature and voltage sensors are relocated on a different
  26. * I2C bus.
  27. */
  28. #define I2C_ADDR_VPD 0xA0 /* I2C address for the VPD EEPROM */
  29. /*
  30. * Control Register File:
  31. * Bank 0
  32. */
  33. #define B0_RAP 0x0000 /* 8 bit register address port */
  34. /* 0x0001 - 0x0003: reserved */
  35. #define B0_CTRL 0x0004 /* 8 bit control register */
  36. #define B0_DAS 0x0005 /* 8 Bit control register (DAS) */
  37. #define B0_LED 0x0006 /* 8 Bit LED register */
  38. #define B0_TST_CTRL 0x0007 /* 8 bit test control register */
  39. #define B0_ISRC 0x0008 /* 32 bit Interrupt source register */
  40. #define B0_IMSK 0x000c /* 32 bit Interrupt mask register */
  41. /* 0x0010 - 0x006b: formac+ (supernet_3) fequently used registers */
  42. #define B0_CMDREG1 0x0010 /* write command reg 1 instruction */
  43. #define B0_CMDREG2 0x0014 /* write command reg 2 instruction */
  44. #define B0_ST1U 0x0010 /* read upper 16-bit of status reg 1 */
  45. #define B0_ST1L 0x0014 /* read lower 16-bit of status reg 1 */
  46. #define B0_ST2U 0x0018 /* read upper 16-bit of status reg 2 */
  47. #define B0_ST2L 0x001c /* read lower 16-bit of status reg 2 */
  48. #define B0_MARR 0x0020 /* r/w the memory read addr register */
  49. #define B0_MARW 0x0024 /* r/w the memory write addr register*/
  50. #define B0_MDRU 0x0028 /* r/w upper 16-bit of mem. data reg */
  51. #define B0_MDRL 0x002c /* r/w lower 16-bit of mem. data reg */
  52. #define B0_MDREG3 0x0030 /* r/w Mode Register 3 */
  53. #define B0_ST3U 0x0034 /* read upper 16-bit of status reg 3 */
  54. #define B0_ST3L 0x0038 /* read lower 16-bit of status reg 3 */
  55. #define B0_IMSK3U 0x003c /* r/w upper 16-bit of IMSK reg 3 */
  56. #define B0_IMSK3L 0x0040 /* r/w lower 16-bit of IMSK reg 3 */
  57. #define B0_IVR 0x0044 /* read Interrupt Vector register */
  58. #define B0_IMR 0x0048 /* r/w Interrupt mask register */
  59. /* 0x4c Hidden */
  60. #define B0_CNTRL_A 0x0050 /* control register A (r/w) */
  61. #define B0_CNTRL_B 0x0054 /* control register B (r/w) */
  62. #define B0_INTR_MASK 0x0058 /* interrupt mask (r/w) */
  63. #define B0_XMIT_VECTOR 0x005c /* transmit vector register (r/w) */
  64. #define B0_STATUS_A 0x0060 /* status register A (read only) */
  65. #define B0_STATUS_B 0x0064 /* status register B (read only) */
  66. #define B0_CNTRL_C 0x0068 /* control register C (r/w) */
  67. #define B0_MDREG1 0x006c /* r/w Mode Register 1 */
  68. #define B0_R1_CSR 0x0070 /* 32 bit BMU control/status reg (rec q 1) */
  69. #define B0_R2_CSR 0x0074 /* 32 bit BMU control/status reg (rec q 2)(DV)*/
  70. #define B0_XA_CSR 0x0078 /* 32 bit BMU control/status reg (a xmit q) */
  71. #define B0_XS_CSR 0x007c /* 32 bit BMU control/status reg (s xmit q) */
  72. /*
  73. * Bank 1
  74. * - completely empty (this is the RAP Block window)
  75. * Note: if RAP = 1 this page is reserved
  76. */
  77. /*
  78. * Bank 2
  79. */
  80. #define B2_MAC_0 0x0100 /* 8 bit MAC address Byte 0 */
  81. #define B2_MAC_1 0x0101 /* 8 bit MAC address Byte 1 */
  82. #define B2_MAC_2 0x0102 /* 8 bit MAC address Byte 2 */
  83. #define B2_MAC_3 0x0103 /* 8 bit MAC address Byte 3 */
  84. #define B2_MAC_4 0x0104 /* 8 bit MAC address Byte 4 */
  85. #define B2_MAC_5 0x0105 /* 8 bit MAC address Byte 5 */
  86. #define B2_MAC_6 0x0106 /* 8 bit MAC address Byte 6 (== 0) (DV) */
  87. #define B2_MAC_7 0x0107 /* 8 bit MAC address Byte 7 (== 0) (DV) */
  88. #define B2_CONN_TYP 0x0108 /* 8 bit Connector type */
  89. #define B2_PMD_TYP 0x0109 /* 8 bit PMD type */
  90. /* 0x010a - 0x010b: reserved */
  91. /* Eprom registers are currently of no use */
  92. #define B2_E_0 0x010c /* 8 bit EPROM Byte 0 */
  93. #define B2_E_1 0x010d /* 8 bit EPROM Byte 1 */
  94. #define B2_E_2 0x010e /* 8 bit EPROM Byte 2 */
  95. #define B2_E_3 0x010f /* 8 bit EPROM Byte 3 */
  96. #define B2_FAR 0x0110 /* 32 bit Flash-Prom Address Register/Counter */
  97. #define B2_FDP 0x0114 /* 8 bit Flash-Prom Data Port */
  98. /* 0x0115 - 0x0117: reserved */
  99. #define B2_LD_CRTL 0x0118 /* 8 bit loader control */
  100. #define B2_LD_TEST 0x0119 /* 8 bit loader test */
  101. /* 0x011a - 0x011f: reserved */
  102. #define B2_TI_INI 0x0120 /* 32 bit Timer init value */
  103. #define B2_TI_VAL 0x0124 /* 32 bit Timer value */
  104. #define B2_TI_CRTL 0x0128 /* 8 bit Timer control */
  105. #define B2_TI_TEST 0x0129 /* 8 Bit Timer Test */
  106. /* 0x012a - 0x012f: reserved */
  107. #define B2_WDOG_INI 0x0130 /* 32 bit Watchdog init value */
  108. #define B2_WDOG_VAL 0x0134 /* 32 bit Watchdog value */
  109. #define B2_WDOG_CRTL 0x0138 /* 8 bit Watchdog control */
  110. #define B2_WDOG_TEST 0x0139 /* 8 Bit Watchdog Test */
  111. /* 0x013a - 0x013f: reserved */
  112. #define B2_RTM_INI 0x0140 /* 32 bit RTM init value */
  113. #define B2_RTM_VAL 0x0144 /* 32 bit RTM value */
  114. #define B2_RTM_CRTL 0x0148 /* 8 bit RTM control */
  115. #define B2_RTM_TEST 0x0149 /* 8 Bit RTM Test */
  116. #define B2_TOK_COUNT 0x014c /* (ML) 32 bit Token Counter */
  117. #define B2_DESC_ADDR_H 0x0150 /* (ML) 32 bit Desciptor Base Addr Reg High */
  118. #define B2_CTRL_2 0x0154 /* (ML) 8 bit Control Register 2 */
  119. #define B2_IFACE_REG 0x0155 /* (ML) 8 bit Interface Register */
  120. /* 0x0156: reserved */
  121. #define B2_TST_CTRL_2 0x0157 /* (ML) 8 bit Test Control Register 2 */
  122. #define B2_I2C_CTRL 0x0158 /* (ML) 32 bit I2C Control Register */
  123. #define B2_I2C_DATA 0x015c /* (ML) 32 bit I2C Data Register */
  124. #define B2_IRQ_MOD_INI 0x0160 /* (ML) 32 bit IRQ Moderation Timer Init Reg. */
  125. #define B2_IRQ_MOD_VAL 0x0164 /* (ML) 32 bit IRQ Moderation Timer Value */
  126. #define B2_IRQ_MOD_CTRL 0x0168 /* (ML) 8 bit IRQ Moderation Timer Control */
  127. #define B2_IRQ_MOD_TEST 0x0169 /* (ML) 8 bit IRQ Moderation Timer Test */
  128. /* 0x016a - 0x017f: reserved */
  129. /*
  130. * Bank 3
  131. */
  132. /*
  133. * This is a copy of the Configuration register file (lower half)
  134. */
  135. #define B3_CFG_SPC 0x180
  136. /*
  137. * Bank 4
  138. */
  139. #define B4_R1_D 0x0200 /* 4*32 bit current receive Descriptor */
  140. #define B4_R1_DA 0x0210 /* 32 bit current rec desc address */
  141. #define B4_R1_AC 0x0214 /* 32 bit current receive Address Count */
  142. #define B4_R1_BC 0x0218 /* 32 bit current receive Byte Counter */
  143. #define B4_R1_CSR 0x021c /* 32 bit BMU Control/Status Register */
  144. #define B4_R1_F 0x0220 /* 32 bit flag register */
  145. #define B4_R1_T1 0x0224 /* 32 bit Test Register 1 */
  146. #define B4_R1_T1_TR 0x0224 /* 8 bit Test Register 1 TR */
  147. #define B4_R1_T1_WR 0x0225 /* 8 bit Test Register 1 WR */
  148. #define B4_R1_T1_RD 0x0226 /* 8 bit Test Register 1 RD */
  149. #define B4_R1_T1_SV 0x0227 /* 8 bit Test Register 1 SV */
  150. #define B4_R1_T2 0x0228 /* 32 bit Test Register 2 */
  151. #define B4_R1_T3 0x022c /* 32 bit Test Register 3 */
  152. #define B4_R1_DA_H 0x0230 /* (ML) 32 bit Curr Rx Desc Address High */
  153. #define B4_R1_AC_H 0x0234 /* (ML) 32 bit Curr Addr Counter High dword */
  154. /* 0x0238 - 0x023f: reserved */
  155. /* Receive queue 2 is removed on Monalisa */
  156. #define B4_R2_D 0x0240 /* 4*32 bit current receive Descriptor (q2) */
  157. #define B4_R2_DA 0x0250 /* 32 bit current rec desc address (q2) */
  158. #define B4_R2_AC 0x0254 /* 32 bit current receive Address Count (q2) */
  159. #define B4_R2_BC 0x0258 /* 32 bit current receive Byte Counter (q2) */
  160. #define B4_R2_CSR 0x025c /* 32 bit BMU Control/Status Register (q2) */
  161. #define B4_R2_F 0x0260 /* 32 bit flag register (q2) */
  162. #define B4_R2_T1 0x0264 /* 32 bit Test Register 1 (q2) */
  163. #define B4_R2_T1_TR 0x0264 /* 8 bit Test Register 1 TR (q2) */
  164. #define B4_R2_T1_WR 0x0265 /* 8 bit Test Register 1 WR (q2) */
  165. #define B4_R2_T1_RD 0x0266 /* 8 bit Test Register 1 RD (q2) */
  166. #define B4_R2_T1_SV 0x0267 /* 8 bit Test Register 1 SV (q2) */
  167. #define B4_R2_T2 0x0268 /* 32 bit Test Register 2 (q2) */
  168. #define B4_R2_T3 0x026c /* 32 bit Test Register 3 (q2) */
  169. /* 0x0270 - 0x027c: reserved */
  170. /*
  171. * Bank 5
  172. */
  173. #define B5_XA_D 0x0280 /* 4*32 bit current transmit Descriptor (xa) */
  174. #define B5_XA_DA 0x0290 /* 32 bit current tx desc address (xa) */
  175. #define B5_XA_AC 0x0294 /* 32 bit current tx Address Count (xa) */
  176. #define B5_XA_BC 0x0298 /* 32 bit current tx Byte Counter (xa) */
  177. #define B5_XA_CSR 0x029c /* 32 bit BMU Control/Status Register (xa) */
  178. #define B5_XA_F 0x02a0 /* 32 bit flag register (xa) */
  179. #define B5_XA_T1 0x02a4 /* 32 bit Test Register 1 (xa) */
  180. #define B5_XA_T1_TR 0x02a4 /* 8 bit Test Register 1 TR (xa) */
  181. #define B5_XA_T1_WR 0x02a5 /* 8 bit Test Register 1 WR (xa) */
  182. #define B5_XA_T1_RD 0x02a6 /* 8 bit Test Register 1 RD (xa) */
  183. #define B5_XA_T1_SV 0x02a7 /* 8 bit Test Register 1 SV (xa) */
  184. #define B5_XA_T2 0x02a8 /* 32 bit Test Register 2 (xa) */
  185. #define B5_XA_T3 0x02ac /* 32 bit Test Register 3 (xa) */
  186. #define B5_XA_DA_H 0x02b0 /* (ML) 32 bit Curr Tx Desc Address High */
  187. #define B5_XA_AC_H 0x02b4 /* (ML) 32 bit Curr Addr Counter High dword */
  188. /* 0x02b8 - 0x02bc: reserved */
  189. #define B5_XS_D 0x02c0 /* 4*32 bit current transmit Descriptor (xs) */
  190. #define B5_XS_DA 0x02d0 /* 32 bit current tx desc address (xs) */
  191. #define B5_XS_AC 0x02d4 /* 32 bit current transmit Address Count(xs) */
  192. #define B5_XS_BC 0x02d8 /* 32 bit current transmit Byte Counter (xs) */
  193. #define B5_XS_CSR 0x02dc /* 32 bit BMU Control/Status Register (xs) */
  194. #define B5_XS_F 0x02e0 /* 32 bit flag register (xs) */
  195. #define B5_XS_T1 0x02e4 /* 32 bit Test Register 1 (xs) */
  196. #define B5_XS_T1_TR 0x02e4 /* 8 bit Test Register 1 TR (xs) */
  197. #define B5_XS_T1_WR 0x02e5 /* 8 bit Test Register 1 WR (xs) */
  198. #define B5_XS_T1_RD 0x02e6 /* 8 bit Test Register 1 RD (xs) */
  199. #define B5_XS_T1_SV 0x02e7 /* 8 bit Test Register 1 SV (xs) */
  200. #define B5_XS_T2 0x02e8 /* 32 bit Test Register 2 (xs) */
  201. #define B5_XS_T3 0x02ec /* 32 bit Test Register 3 (xs) */
  202. #define B5_XS_DA_H 0x02f0 /* (ML) 32 bit Curr Tx Desc Address High */
  203. #define B5_XS_AC_H 0x02f4 /* (ML) 32 bit Curr Addr Counter High dword */
  204. /* 0x02f8 - 0x02fc: reserved */
  205. /*
  206. * Bank 6
  207. */
  208. /* External PLC-S registers (SN2 compatibility for DV) */
  209. /* External registers (ML) */
  210. #define B6_EXT_REG 0x300
  211. /*
  212. * Bank 7
  213. */
  214. /* DAS PLC-S Registers */
  215. /*
  216. * Bank 8 - 15
  217. */
  218. /* IFCP registers */
  219. /*---------------------------------------------------------------------------*/
  220. /* Definitions of the Bits in the registers */
  221. /* B0_RAP 16 bit register address port */
  222. #define RAP_RAP 0x0f /* Bit 3..0: 0 = block0, .., f = block15 */
  223. /* B0_CTRL 8 bit control register */
  224. #define CTRL_FDDI_CLR (1<<7) /* Bit 7: (ML) Clear FDDI Reset */
  225. #define CTRL_FDDI_SET (1<<6) /* Bit 6: (ML) Set FDDI Reset */
  226. #define CTRL_HPI_CLR (1<<5) /* Bit 5: Clear HPI SM reset */
  227. #define CTRL_HPI_SET (1<<4) /* Bit 4: Set HPI SM reset */
  228. #define CTRL_MRST_CLR (1<<3) /* Bit 3: Clear Master reset */
  229. #define CTRL_MRST_SET (1<<2) /* Bit 2: Set Master reset */
  230. #define CTRL_RST_CLR (1<<1) /* Bit 1: Clear Software reset */
  231. #define CTRL_RST_SET (1<<0) /* Bit 0: Set Software reset */
  232. /* B0_DAS 8 Bit control register (DAS) */
  233. #define BUS_CLOCK (1<<7) /* Bit 7: (ML) Bus Clock 0/1 = 33/66MHz */
  234. #define BUS_SLOT_SZ (1<<6) /* Bit 6: (ML) Slot Size 0/1 = 32/64 bit slot*/
  235. /* Bit 5..4: reserved */
  236. #define DAS_AVAIL (1<<3) /* Bit 3: 1 = DAS, 0 = SAS */
  237. #define DAS_BYP_ST (1<<2) /* Bit 2: 1 = avail,SAS, 0 = not avail */
  238. #define DAS_BYP_INS (1<<1) /* Bit 1: 1 = insert Bypass */
  239. #define DAS_BYP_RMV (1<<0) /* Bit 0: 1 = remove Bypass */
  240. /* B0_LED 8 Bit LED register */
  241. /* Bit 7..6: reserved */
  242. #define LED_2_ON (1<<5) /* Bit 5: 1 = switch LED_2 on (left,gn)*/
  243. #define LED_2_OFF (1<<4) /* Bit 4: 1 = switch LED_2 off */
  244. #define LED_1_ON (1<<3) /* Bit 3: 1 = switch LED_1 on (mid,yel)*/
  245. #define LED_1_OFF (1<<2) /* Bit 2: 1 = switch LED_1 off */
  246. #define LED_0_ON (1<<1) /* Bit 1: 1 = switch LED_0 on (rght,gn)*/
  247. #define LED_0_OFF (1<<0) /* Bit 0: 1 = switch LED_0 off */
  248. /* This hardware defines are very ugly therefore we define some others */
  249. #define LED_GA_ON LED_2_ON /* S port = A port */
  250. #define LED_GA_OFF LED_2_OFF /* S port = A port */
  251. #define LED_MY_ON LED_1_ON
  252. #define LED_MY_OFF LED_1_OFF
  253. #define LED_GB_ON LED_0_ON
  254. #define LED_GB_OFF LED_0_OFF
  255. /* B0_TST_CTRL 8 bit test control register */
  256. #define TST_FRC_DPERR_MR (1<<7) /* Bit 7: force DATAPERR on MST RE. */
  257. #define TST_FRC_DPERR_MW (1<<6) /* Bit 6: force DATAPERR on MST WR. */
  258. #define TST_FRC_DPERR_TR (1<<5) /* Bit 5: force DATAPERR on TRG RE. */
  259. #define TST_FRC_DPERR_TW (1<<4) /* Bit 4: force DATAPERR on TRG WR. */
  260. #define TST_FRC_APERR_M (1<<3) /* Bit 3: force ADDRPERR on MST */
  261. #define TST_FRC_APERR_T (1<<2) /* Bit 2: force ADDRPERR on TRG */
  262. #define TST_CFG_WRITE_ON (1<<1) /* Bit 1: ena configuration reg. WR */
  263. #define TST_CFG_WRITE_OFF (1<<0) /* Bit 0: dis configuration reg. WR */
  264. /* B0_ISRC 32 bit Interrupt source register */
  265. /* Bit 31..28: reserved */
  266. #define IS_I2C_READY (1L<<27) /* Bit 27: (ML) IRQ on end of I2C tx */
  267. #define IS_IRQ_SW (1L<<26) /* Bit 26: (ML) SW forced IRQ */
  268. #define IS_EXT_REG (1L<<25) /* Bit 25: (ML) IRQ from external reg*/
  269. #define IS_IRQ_STAT (1L<<24) /* Bit 24: IRQ status exception */
  270. /* PERR, RMABORT, RTABORT DATAPERR */
  271. #define IS_IRQ_MST_ERR (1L<<23) /* Bit 23: IRQ master error */
  272. /* RMABORT, RTABORT, DATAPERR */
  273. #define IS_TIMINT (1L<<22) /* Bit 22: IRQ_TIMER */
  274. #define IS_TOKEN (1L<<21) /* Bit 21: IRQ_RTM */
  275. /*
  276. * Note: The DAS is our First Port (!=PA)
  277. */
  278. #define IS_PLINT1 (1L<<20) /* Bit 20: IRQ_PHY_DAS */
  279. #define IS_PLINT2 (1L<<19) /* Bit 19: IRQ_IFCP_4 */
  280. #define IS_MINTR3 (1L<<18) /* Bit 18: IRQ_IFCP_3/IRQ_PHY */
  281. #define IS_MINTR2 (1L<<17) /* Bit 17: IRQ_IFCP_2/IRQ_MAC_2 */
  282. #define IS_MINTR1 (1L<<16) /* Bit 16: IRQ_IFCP_1/IRQ_MAC_1 */
  283. /* Receive Queue 1 */
  284. #define IS_R1_P (1L<<15) /* Bit 15: Parity Error (q1) */
  285. #define IS_R1_B (1L<<14) /* Bit 14: End of Buffer (q1) */
  286. #define IS_R1_F (1L<<13) /* Bit 13: End of Frame (q1) */
  287. #define IS_R1_C (1L<<12) /* Bit 12: Encoding Error (q1) */
  288. /* Receive Queue 2 */
  289. #define IS_R2_P (1L<<11) /* Bit 11: (DV) Parity Error (q2) */
  290. #define IS_R2_B (1L<<10) /* Bit 10: (DV) End of Buffer (q2) */
  291. #define IS_R2_F (1L<<9) /* Bit 9: (DV) End of Frame (q2) */
  292. #define IS_R2_C (1L<<8) /* Bit 8: (DV) Encoding Error (q2) */
  293. /* Asynchronous Transmit queue */
  294. /* Bit 7: reserved */
  295. #define IS_XA_B (1L<<6) /* Bit 6: End of Buffer (xa) */
  296. #define IS_XA_F (1L<<5) /* Bit 5: End of Frame (xa) */
  297. #define IS_XA_C (1L<<4) /* Bit 4: Encoding Error (xa) */
  298. /* Synchronous Transmit queue */
  299. /* Bit 3: reserved */
  300. #define IS_XS_B (1L<<2) /* Bit 2: End of Buffer (xs) */
  301. #define IS_XS_F (1L<<1) /* Bit 1: End of Frame (xs) */
  302. #define IS_XS_C (1L<<0) /* Bit 0: Encoding Error (xs) */
  303. /*
  304. * Define all valid interrupt source Bits from GET_ISR ()
  305. */
  306. #define ALL_IRSR 0x01ffff77L /* (DV) */
  307. #define ALL_IRSR_ML 0x0ffff077L /* (ML) */
  308. /* B0_IMSK 32 bit Interrupt mask register */
  309. /*
  310. * The Bit definnition of this register are the same as of the interrupt
  311. * source register. These definition are directly derived from the Hardware
  312. * spec.
  313. */
  314. /* Bit 31..28: reserved */
  315. #define IRQ_I2C_READY (1L<<27) /* Bit 27: (ML) IRQ on end of I2C tx */
  316. #define IRQ_SW (1L<<26) /* Bit 26: (ML) SW forced IRQ */
  317. #define IRQ_EXT_REG (1L<<25) /* Bit 25: (ML) IRQ from external reg*/
  318. #define IRQ_STAT (1L<<24) /* Bit 24: IRQ status exception */
  319. /* PERR, RMABORT, RTABORT DATAPERR */
  320. #define IRQ_MST_ERR (1L<<23) /* Bit 23: IRQ master error */
  321. /* RMABORT, RTABORT, DATAPERR */
  322. #define IRQ_TIMER (1L<<22) /* Bit 22: IRQ_TIMER */
  323. #define IRQ_RTM (1L<<21) /* Bit 21: IRQ_RTM */
  324. #define IRQ_DAS (1L<<20) /* Bit 20: IRQ_PHY_DAS */
  325. #define IRQ_IFCP_4 (1L<<19) /* Bit 19: IRQ_IFCP_4 */
  326. #define IRQ_IFCP_3 (1L<<18) /* Bit 18: IRQ_IFCP_3/IRQ_PHY */
  327. #define IRQ_IFCP_2 (1L<<17) /* Bit 17: IRQ_IFCP_2/IRQ_MAC_2 */
  328. #define IRQ_IFCP_1 (1L<<16) /* Bit 16: IRQ_IFCP_1/IRQ_MAC_1 */
  329. /* Receive Queue 1 */
  330. #define IRQ_R1_P (1L<<15) /* Bit 15: Parity Error (q1) */
  331. #define IRQ_R1_B (1L<<14) /* Bit 14: End of Buffer (q1) */
  332. #define IRQ_R1_F (1L<<13) /* Bit 13: End of Frame (q1) */
  333. #define IRQ_R1_C (1L<<12) /* Bit 12: Encoding Error (q1) */
  334. /* Receive Queue 2 */
  335. #define IRQ_R2_P (1L<<11) /* Bit 11: (DV) Parity Error (q2) */
  336. #define IRQ_R2_B (1L<<10) /* Bit 10: (DV) End of Buffer (q2) */
  337. #define IRQ_R2_F (1L<<9) /* Bit 9: (DV) End of Frame (q2) */
  338. #define IRQ_R2_C (1L<<8) /* Bit 8: (DV) Encoding Error (q2) */
  339. /* Asynchronous Transmit queue */
  340. /* Bit 7: reserved */
  341. #define IRQ_XA_B (1L<<6) /* Bit 6: End of Buffer (xa) */
  342. #define IRQ_XA_F (1L<<5) /* Bit 5: End of Frame (xa) */
  343. #define IRQ_XA_C (1L<<4) /* Bit 4: Encoding Error (xa) */
  344. /* Synchronous Transmit queue */
  345. /* Bit 3: reserved */
  346. #define IRQ_XS_B (1L<<2) /* Bit 2: End of Buffer (xs) */
  347. #define IRQ_XS_F (1L<<1) /* Bit 1: End of Frame (xs) */
  348. #define IRQ_XS_C (1L<<0) /* Bit 0: Encoding Error (xs) */
  349. /* 0x0010 - 0x006b: formac+ (supernet_3) fequently used registers */
  350. /* B0_R1_CSR 32 bit BMU control/status reg (rec q 1 ) */
  351. /* B0_R2_CSR 32 bit BMU control/status reg (rec q 2 ) */
  352. /* B0_XA_CSR 32 bit BMU control/status reg (a xmit q ) */
  353. /* B0_XS_CSR 32 bit BMU control/status reg (s xmit q ) */
  354. /* The registers are the same as B4_R1_CSR, B4_R2_CSR, B5_Xa_CSR, B5_XS_CSR */
  355. /* B2_MAC_0 8 bit MAC address Byte 0 */
  356. /* B2_MAC_1 8 bit MAC address Byte 1 */
  357. /* B2_MAC_2 8 bit MAC address Byte 2 */
  358. /* B2_MAC_3 8 bit MAC address Byte 3 */
  359. /* B2_MAC_4 8 bit MAC address Byte 4 */
  360. /* B2_MAC_5 8 bit MAC address Byte 5 */
  361. /* B2_MAC_6 8 bit MAC address Byte 6 (== 0) (DV) */
  362. /* B2_MAC_7 8 bit MAC address Byte 7 (== 0) (DV) */
  363. /* B2_CONN_TYP 8 bit Connector type */
  364. /* B2_PMD_TYP 8 bit PMD type */
  365. /* Values of connector and PMD type comply to SysKonnect internal std */
  366. /* The EPROM register are currently of no use */
  367. /* B2_E_0 8 bit EPROM Byte 0 */
  368. /* B2_E_1 8 bit EPROM Byte 1 */
  369. /* B2_E_2 8 bit EPROM Byte 2 */
  370. /* B2_E_3 8 bit EPROM Byte 3 */
  371. /* B2_FAR 32 bit Flash-Prom Address Register/Counter */
  372. #define FAR_ADDR 0x1ffffL /* Bit 16..0: FPROM Address mask */
  373. /* B2_FDP 8 bit Flash-Prom Data Port */
  374. /* B2_LD_CRTL 8 bit loader control */
  375. /* Bits are currently reserved */
  376. /* B2_LD_TEST 8 bit loader test */
  377. #define LD_T_ON (1<<3) /* Bit 3: Loader Testmode on */
  378. #define LD_T_OFF (1<<2) /* Bit 2: Loader Testmode off */
  379. #define LD_T_STEP (1<<1) /* Bit 1: Decrement FPROM addr. Counter */
  380. #define LD_START (1<<0) /* Bit 0: Start loading FPROM */
  381. /* B2_TI_INI 32 bit Timer init value */
  382. /* B2_TI_VAL 32 bit Timer value */
  383. /* B2_TI_CRTL 8 bit Timer control */
  384. /* B2_TI_TEST 8 Bit Timer Test */
  385. /* B2_WDOG_INI 32 bit Watchdog init value */
  386. /* B2_WDOG_VAL 32 bit Watchdog value */
  387. /* B2_WDOG_CRTL 8 bit Watchdog control */
  388. /* B2_WDOG_TEST 8 Bit Watchdog Test */
  389. /* B2_RTM_INI 32 bit RTM init value */
  390. /* B2_RTM_VAL 32 bit RTM value */
  391. /* B2_RTM_CRTL 8 bit RTM control */
  392. /* B2_RTM_TEST 8 Bit RTM Test */
  393. /* B2_<TIM>_CRTL 8 bit <TIM> control */
  394. /* B2_IRQ_MOD_INI 32 bit IRQ Moderation Timer Init Reg. (ML) */
  395. /* B2_IRQ_MOD_VAL 32 bit IRQ Moderation Timer Value (ML) */
  396. /* B2_IRQ_MOD_CTRL 8 bit IRQ Moderation Timer Control (ML) */
  397. /* B2_IRQ_MOD_TEST 8 bit IRQ Moderation Timer Test (ML) */
  398. #define GET_TOK_CT (1<<4) /* Bit 4: Get the Token Counter (RTM) */
  399. #define TIM_RES_TOK (1<<3) /* Bit 3: RTM Status: 1 == restricted */
  400. #define TIM_ALARM (1<<3) /* Bit 3: Timer Alarm (WDOG) */
  401. #define TIM_START (1<<2) /* Bit 2: Start Timer (TI,WDOG,RTM,IRQ_MOD)*/
  402. #define TIM_STOP (1<<1) /* Bit 1: Stop Timer (TI,WDOG,RTM,IRQ_MOD) */
  403. #define TIM_CL_IRQ (1<<0) /* Bit 0: Clear Timer IRQ (TI,WDOG,RTM) */
  404. /* B2_<TIM>_TEST 8 Bit <TIM> Test */
  405. #define TIM_T_ON (1<<2) /* Bit 2: Test mode on (TI,WDOG,RTM,IRQ_MOD) */
  406. #define TIM_T_OFF (1<<1) /* Bit 1: Test mode off (TI,WDOG,RTM,IRQ_MOD) */
  407. #define TIM_T_STEP (1<<0) /* Bit 0: Test step (TI,WDOG,RTM,IRQ_MOD) */
  408. /* B2_TOK_COUNT 0x014c (ML) 32 bit Token Counter */
  409. /* B2_DESC_ADDR_H 0x0150 (ML) 32 bit Desciptor Base Addr Reg High */
  410. /* B2_CTRL_2 0x0154 (ML) 8 bit Control Register 2 */
  411. /* Bit 7..5: reserved */
  412. #define CTRL_CL_I2C_IRQ (1<<4) /* Bit 4: Clear I2C IRQ */
  413. #define CTRL_ST_SW_IRQ (1<<3) /* Bit 3: Set IRQ SW Request */
  414. #define CTRL_CL_SW_IRQ (1<<2) /* Bit 2: Clear IRQ SW Request */
  415. #define CTRL_STOP_DONE (1<<1) /* Bit 1: Stop Master is finished */
  416. #define CTRL_STOP_MAST (1<<0) /* Bit 0: Command Bit to stop the master*/
  417. /* B2_IFACE_REG 0x0155 (ML) 8 bit Interface Register */
  418. /* Bit 7..3: reserved */
  419. #define IF_I2C_DATA_DIR (1<<2) /* Bit 2: direction of IF_I2C_DATA*/
  420. #define IF_I2C_DATA (1<<1) /* Bit 1: I2C Data Port */
  421. #define IF_I2C_CLK (1<<0) /* Bit 0: I2C Clock Port */
  422. /* 0x0156: reserved */
  423. /* B2_TST_CTRL_2 0x0157 (ML) 8 bit Test Control Register 2 */
  424. /* Bit 7..4: reserved */
  425. /* force the following error on */
  426. /* the next master read/write */
  427. #define TST_FRC_DPERR_MR64 (1<<3) /* Bit 3: DataPERR RD 64 */
  428. #define TST_FRC_DPERR_MW64 (1<<2) /* Bit 2: DataPERR WR 64 */
  429. #define TST_FRC_APERR_1M64 (1<<1) /* Bit 1: AddrPERR on 1. phase */
  430. #define TST_FRC_APERR_2M64 (1<<0) /* Bit 0: AddrPERR on 2. phase */
  431. /* B2_I2C_CTRL 0x0158 (ML) 32 bit I2C Control Register */
  432. #define I2C_FLAG (1L<<31) /* Bit 31: Start read/write if WR */
  433. #define I2C_ADDR (0x7fffL<<16) /* Bit 30..16: Addr to be read/written*/
  434. #define I2C_DEV_SEL (0x7fL<<9) /* Bit 9..15: I2C Device Select */
  435. /* Bit 5.. 8: reserved */
  436. #define I2C_BURST_LEN (1L<<4) /* Bit 4 Burst Len, 1/4 bytes */
  437. #define I2C_DEV_SIZE (7L<<1) /* Bit 1.. 3: I2C Device Size */
  438. #define I2C_025K_DEV (0L<<1) /* 0: 256 Bytes or smaller*/
  439. #define I2C_05K_DEV (1L<<1) /* 1: 512 Bytes */
  440. #define I2C_1K_DEV (2L<<1) /* 2: 1024 Bytes */
  441. #define I2C_2K_DEV (3L<<1) /* 3: 2048 Bytes */
  442. #define I2C_4K_DEV (4L<<1) /* 4: 4096 Bytes */
  443. #define I2C_8K_DEV (5L<<1) /* 5: 8192 Bytes */
  444. #define I2C_16K_DEV (6L<<1) /* 6: 16384 Bytes */
  445. #define I2C_32K_DEV (7L<<1) /* 7: 32768 Bytes */
  446. #define I2C_STOP_BIT (1<<0) /* Bit 0: Interrupt I2C transfer */
  447. /*
  448. * I2C Addresses
  449. *
  450. * The temperature sensor and the voltage sensor are on the same I2C bus.
  451. * Note: The voltage sensor (Micorwire) will be selected by PCI_EXT_PATCH_1
  452. * in PCI_OUR_REG 1.
  453. */
  454. #define I2C_ADDR_TEMP 0x90 /* I2C Address Temperature Sensor */
  455. /* B2_I2C_DATA 0x015c (ML) 32 bit I2C Data Register */
  456. /* B4_R1_D 4*32 bit current receive Descriptor (q1) */
  457. /* B4_R1_DA 32 bit current rec desc address (q1) */
  458. /* B4_R1_AC 32 bit current receive Address Count (q1) */
  459. /* B4_R1_BC 32 bit current receive Byte Counter (q1) */
  460. /* B4_R1_CSR 32 bit BMU Control/Status Register (q1) */
  461. /* B4_R1_F 32 bit flag register (q1) */
  462. /* B4_R1_T1 32 bit Test Register 1 (q1) */
  463. /* B4_R1_T2 32 bit Test Register 2 (q1) */
  464. /* B4_R1_T3 32 bit Test Register 3 (q1) */
  465. /* B4_R2_D 4*32 bit current receive Descriptor (q2) */
  466. /* B4_R2_DA 32 bit current rec desc address (q2) */
  467. /* B4_R2_AC 32 bit current receive Address Count (q2) */
  468. /* B4_R2_BC 32 bit current receive Byte Counter (q2) */
  469. /* B4_R2_CSR 32 bit BMU Control/Status Register (q2) */
  470. /* B4_R2_F 32 bit flag register (q2) */
  471. /* B4_R2_T1 32 bit Test Register 1 (q2) */
  472. /* B4_R2_T2 32 bit Test Register 2 (q2) */
  473. /* B4_R2_T3 32 bit Test Register 3 (q2) */
  474. /* B5_XA_D 4*32 bit current receive Descriptor (xa) */
  475. /* B5_XA_DA 32 bit current rec desc address (xa) */
  476. /* B5_XA_AC 32 bit current receive Address Count (xa) */
  477. /* B5_XA_BC 32 bit current receive Byte Counter (xa) */
  478. /* B5_XA_CSR 32 bit BMU Control/Status Register (xa) */
  479. /* B5_XA_F 32 bit flag register (xa) */
  480. /* B5_XA_T1 32 bit Test Register 1 (xa) */
  481. /* B5_XA_T2 32 bit Test Register 2 (xa) */
  482. /* B5_XA_T3 32 bit Test Register 3 (xa) */
  483. /* B5_XS_D 4*32 bit current receive Descriptor (xs) */
  484. /* B5_XS_DA 32 bit current rec desc address (xs) */
  485. /* B5_XS_AC 32 bit current receive Address Count (xs) */
  486. /* B5_XS_BC 32 bit current receive Byte Counter (xs) */
  487. /* B5_XS_CSR 32 bit BMU Control/Status Register (xs) */
  488. /* B5_XS_F 32 bit flag register (xs) */
  489. /* B5_XS_T1 32 bit Test Register 1 (xs) */
  490. /* B5_XS_T2 32 bit Test Register 2 (xs) */
  491. /* B5_XS_T3 32 bit Test Register 3 (xs) */
  492. /* B5_<xx>_CSR 32 bit BMU Control/Status Register (xx) */
  493. #define CSR_DESC_CLEAR (1L<<21) /* Bit 21: Clear Reset for Descr */
  494. #define CSR_DESC_SET (1L<<20) /* Bit 20: Set Reset for Descr */
  495. #define CSR_FIFO_CLEAR (1L<<19) /* Bit 19: Clear Reset for FIFO */
  496. #define CSR_FIFO_SET (1L<<18) /* Bit 18: Set Reset for FIFO */
  497. #define CSR_HPI_RUN (1L<<17) /* Bit 17: Release HPI SM */
  498. #define CSR_HPI_RST (1L<<16) /* Bit 16: Reset HPI SM to Idle */
  499. #define CSR_SV_RUN (1L<<15) /* Bit 15: Release Supervisor SM */
  500. #define CSR_SV_RST (1L<<14) /* Bit 14: Reset Supervisor SM */
  501. #define CSR_DREAD_RUN (1L<<13) /* Bit 13: Release Descr Read SM */
  502. #define CSR_DREAD_RST (1L<<12) /* Bit 12: Reset Descr Read SM */
  503. #define CSR_DWRITE_RUN (1L<<11) /* Bit 11: Rel. Descr Write SM */
  504. #define CSR_DWRITE_RST (1L<<10) /* Bit 10: Reset Descr Write SM */
  505. #define CSR_TRANS_RUN (1L<<9) /* Bit 9: Release Transfer SM */
  506. #define CSR_TRANS_RST (1L<<8) /* Bit 8: Reset Transfer SM */
  507. /* Bit 7..5: reserved */
  508. #define CSR_START (1L<<4) /* Bit 4: Start Rec/Xmit Queue */
  509. #define CSR_IRQ_CL_P (1L<<3) /* Bit 3: Clear Parity IRQ, Rcv */
  510. #define CSR_IRQ_CL_B (1L<<2) /* Bit 2: Clear EOB IRQ */
  511. #define CSR_IRQ_CL_F (1L<<1) /* Bit 1: Clear EOF IRQ */
  512. #define CSR_IRQ_CL_C (1L<<0) /* Bit 0: Clear ERR IRQ */
  513. #define CSR_SET_RESET (CSR_DESC_SET|CSR_FIFO_SET|CSR_HPI_RST|CSR_SV_RST|\
  514. CSR_DREAD_RST|CSR_DWRITE_RST|CSR_TRANS_RST)
  515. #define CSR_CLR_RESET (CSR_DESC_CLEAR|CSR_FIFO_CLEAR|CSR_HPI_RUN|CSR_SV_RUN|\
  516. CSR_DREAD_RUN|CSR_DWRITE_RUN|CSR_TRANS_RUN)
  517. /* B5_<xx>_F 32 bit flag register (xx) */
  518. /* Bit 28..31: reserved */
  519. #define F_ALM_FULL (1L<<27) /* Bit 27: (ML) FIFO almost full */
  520. #define F_FIFO_EOF (1L<<26) /* Bit 26: (ML) Fag bit in FIFO */
  521. #define F_WM_REACHED (1L<<25) /* Bit 25: (ML) Watermark reached */
  522. #define F_UP_DW_USED (1L<<24) /* Bit 24: (ML) Upper Dword used (bug)*/
  523. /* Bit 23: reserved */
  524. #define F_FIFO_LEVEL (0x1fL<<16) /* Bit 16..22:(ML) # of Qwords in FIFO*/
  525. /* Bit 8..15: reserved */
  526. #define F_ML_WATER_M 0x0000ffL /* Bit 0.. 7:(ML) Watermark */
  527. #define FLAG_WATER 0x00001fL /* Bit 4..0:(DV) Level of req data tr.*/
  528. /* B5_<xx>_T1 32 bit Test Register 1 (xx) */
  529. /* Holds four State Machine control Bytes */
  530. #define SM_CRTL_SV (0xffL<<24) /* Bit 31..24: Control Supervisor SM */
  531. #define SM_CRTL_RD (0xffL<<16) /* Bit 23..16: Control Read Desc SM */
  532. #define SM_CRTL_WR (0xffL<<8) /* Bit 15..8: Control Write Desc SM */
  533. #define SM_CRTL_TR (0xffL<<0) /* Bit 7..0: Control Transfer SM */
  534. /* B4_<xx>_T1_TR 8 bit Test Register 1 TR (xx) */
  535. /* B4_<xx>_T1_WR 8 bit Test Register 1 WR (xx) */
  536. /* B4_<xx>_T1_RD 8 bit Test Register 1 RD (xx) */
  537. /* B4_<xx>_T1_SV 8 bit Test Register 1 SV (xx) */
  538. /* The control status byte of each machine looks like ... */
  539. #define SM_STATE 0xf0 /* Bit 7..4: State which shall be loaded */
  540. #define SM_LOAD 0x08 /* Bit 3: Load the SM with SM_STATE */
  541. #define SM_TEST_ON 0x04 /* Bit 2: Switch on SM Test Mode */
  542. #define SM_TEST_OFF 0x02 /* Bit 1: Go off the Test Mode */
  543. #define SM_STEP 0x01 /* Bit 0: Step the State Machine */
  544. /* The coding of the states */
  545. #define SM_SV_IDLE 0x0 /* Supervisor Idle Tr/Re */
  546. #define SM_SV_RES_START 0x1 /* Supervisor Res_Start Tr/Re */
  547. #define SM_SV_GET_DESC 0x3 /* Supervisor Get_Desc Tr/Re */
  548. #define SM_SV_CHECK 0x2 /* Supervisor Check Tr/Re */
  549. #define SM_SV_MOV_DATA 0x6 /* Supervisor Move_Data Tr/Re */
  550. #define SM_SV_PUT_DESC 0x7 /* Supervisor Put_Desc Tr/Re */
  551. #define SM_SV_SET_IRQ 0x5 /* Supervisor Set_Irq Tr/Re */
  552. #define SM_RD_IDLE 0x0 /* Read Desc. Idle Tr/Re */
  553. #define SM_RD_LOAD 0x1 /* Read Desc. Load Tr/Re */
  554. #define SM_RD_WAIT_TC 0x3 /* Read Desc. Wait_TC Tr/Re */
  555. #define SM_RD_RST_EOF 0x6 /* Read Desc. Reset_EOF Re */
  556. #define SM_RD_WDONE_R 0x2 /* Read Desc. Wait_Done Re */
  557. #define SM_RD_WDONE_T 0x4 /* Read Desc. Wait_Done Tr */
  558. #define SM_TR_IDLE 0x0 /* Trans. Data Idle Tr/Re */
  559. #define SM_TR_LOAD 0x3 /* Trans. Data Load Tr/Re */
  560. #define SM_TR_LOAD_R_ML 0x1 /* Trans. Data Load /Re (ML) */
  561. #define SM_TR_WAIT_TC 0x2 /* Trans. Data Wait_TC Tr/Re */
  562. #define SM_TR_WDONE 0x4 /* Trans. Data Wait_Done Tr/Re */
  563. #define SM_WR_IDLE 0x0 /* Write Desc. Idle Tr/Re */
  564. #define SM_WR_ABLEN 0x1 /* Write Desc. Act_Buf_Length Tr/Re */
  565. #define SM_WR_LD_A4 0x2 /* Write Desc. Load_A4 Re */
  566. #define SM_WR_RES_OWN 0x2 /* Write Desc. Res_OWN Tr */
  567. #define SM_WR_WAIT_EOF 0x3 /* Write Desc. Wait_EOF Re */
  568. #define SM_WR_LD_N2C_R 0x4 /* Write Desc. Load_N2C Re */
  569. #define SM_WR_WAIT_TC_R 0x5 /* Write Desc. Wait_TC Re */
  570. #define SM_WR_WAIT_TC4 0x6 /* Write Desc. Wait_TC4 Re */
  571. #define SM_WR_LD_A_T 0x6 /* Write Desc. Load_A Tr */
  572. #define SM_WR_LD_A_R 0x7 /* Write Desc. Load_A Re */
  573. #define SM_WR_WAIT_TC_T 0x7 /* Write Desc. Wait_TC Tr */
  574. #define SM_WR_LD_N2C_T 0xc /* Write Desc. Load_N2C Tr */
  575. #define SM_WR_WDONE_T 0x9 /* Write Desc. Wait_Done Tr */
  576. #define SM_WR_WDONE_R 0xc /* Write Desc. Wait_Done Re */
  577. #define SM_WR_LD_D_AD 0xe /* Write Desc. Load_Dumr_A Re (ML) */
  578. #define SM_WR_WAIT_D_TC 0xf /* Write Desc. Wait_Dumr_TC Re (ML) */
  579. /* B5_<xx>_T2 32 bit Test Register 2 (xx) */
  580. /* Note: This register is only defined for the transmit queues */
  581. /* Bit 31..8: reserved */
  582. #define AC_TEST_ON (1<<7) /* Bit 7: Address Counter Test Mode on */
  583. #define AC_TEST_OFF (1<<6) /* Bit 6: Address Counter Test Mode off*/
  584. #define BC_TEST_ON (1<<5) /* Bit 5: Byte Counter Test Mode on */
  585. #define BC_TEST_OFF (1<<4) /* Bit 4: Byte Counter Test Mode off */
  586. #define TEST_STEP04 (1<<3) /* Bit 3: Inc AC/Dec BC by 4 */
  587. #define TEST_STEP03 (1<<2) /* Bit 2: Inc AC/Dec BC by 3 */
  588. #define TEST_STEP02 (1<<1) /* Bit 1: Inc AC/Dec BC by 2 */
  589. #define TEST_STEP01 (1<<0) /* Bit 0: Inc AC/Dec BC by 1 */
  590. /* B5_<xx>_T3 32 bit Test Register 3 (xx) */
  591. /* Note: This register is only defined for the transmit queues */
  592. /* Bit 31..8: reserved */
  593. #define T3_MUX_2 (1<<7) /* Bit 7: (ML) Mux position MSB */
  594. #define T3_VRAM_2 (1<<6) /* Bit 6: (ML) Virtual RAM buffer addr MSB */
  595. #define T3_LOOP (1<<5) /* Bit 5: Set Loopback (Xmit) */
  596. #define T3_UNLOOP (1<<4) /* Bit 4: Unset Loopback (Xmit) */
  597. #define T3_MUX (3<<2) /* Bit 3..2: Mux position */
  598. #define T3_VRAM (3<<0) /* Bit 1..0: Virtual RAM buffer Address */
  599. /*
  600. * address transmission from logical to physical offset address on board
  601. */
  602. #define FMA(a) (0x0400|((a)<<2)) /* FORMAC+ (r/w) (SN3) */
  603. #define P1(a) (0x0380|((a)<<2)) /* PLC1 (r/w) (DAS) */
  604. #define P2(a) (0x0600|((a)<<2)) /* PLC2 (r/w) (covered by the SN3) */
  605. #define PRA(a) (B2_MAC_0 + (a)) /* configuration PROM (MAC address) */
  606. /*
  607. * FlashProm specification
  608. */
  609. #define MAX_PAGES 0x20000L /* Every byte has a single page */
  610. #define MAX_FADDR 1 /* 1 byte per page */
  611. /*
  612. * Receive / Transmit Buffer Control word
  613. */
  614. #define BMU_OWN (1UL<<31) /* OWN bit: 0 == host, 1 == adapter */
  615. #define BMU_STF (1L<<30) /* Start of Frame ? */
  616. #define BMU_EOF (1L<<29) /* End of Frame ? */
  617. #define BMU_EN_IRQ_EOB (1L<<28) /* Enable "End of Buffer" IRQ */
  618. #define BMU_EN_IRQ_EOF (1L<<27) /* Enable "End of Frame" IRQ */
  619. #define BMU_DEV_0 (1L<<26) /* RX: don't transfer to system mem */
  620. #define BMU_SMT_TX (1L<<25) /* TX: if set, buffer type SMT_MBuf */
  621. #define BMU_ST_BUF (1L<<25) /* RX: copy of start of frame */
  622. #define BMU_UNUSED (1L<<24) /* Set if the Descr is curr unused */
  623. #define BMU_SW (3L<<24) /* 2 Bits reserved for SW usage */
  624. #define BMU_CHECK 0x00550000L /* To identify the control word */
  625. #define BMU_BBC 0x0000FFFFL /* R/T Buffer Byte Count */
  626. /*
  627. * physical address offset + IO-Port base address
  628. */
  629. #ifdef MEM_MAPPED_IO
  630. #define ADDR(a) (char far *) smc->hw.iop+(a)
  631. #define ADDRS(smc,a) (char far *) (smc)->hw.iop+(a)
  632. #else
  633. #define ADDR(a) (((a)>>7) ? (outp(smc->hw.iop+B0_RAP,(a)>>7), \
  634. (smc->hw.iop+(((a)&0x7F)|((a)>>7 ? 0x80:0)))) : \
  635. (smc->hw.iop+(((a)&0x7F)|((a)>>7 ? 0x80:0))))
  636. #define ADDRS(smc,a) (((a)>>7) ? (outp((smc)->hw.iop+B0_RAP,(a)>>7), \
  637. ((smc)->hw.iop+(((a)&0x7F)|((a)>>7 ? 0x80:0)))) : \
  638. ((smc)->hw.iop+(((a)&0x7F)|((a)>>7 ? 0x80:0))))
  639. #endif
  640. /*
  641. * Define a macro to access the configuration space
  642. */
  643. #define PCI_C(a) ADDR(B3_CFG_SPC + (a)) /* PCI Config Space */
  644. #define EXT_R(a) ADDR(B6_EXT_REG + (a)) /* External Registers */
  645. /*
  646. * Define some values needed for the MAC address (PROM)
  647. */
  648. #define SA_MAC (0) /* start addr. MAC_AD within the PROM */
  649. #define PRA_OFF (0) /* offset correction when 4th byte reading */
  650. #define SKFDDI_PSZ 8 /* address PROM size */
  651. #define FM_A(a) ADDR(FMA(a)) /* FORMAC Plus physical addr */
  652. #define P1_A(a) ADDR(P1(a)) /* PLC1 (r/w) */
  653. #define P2_A(a) ADDR(P2(a)) /* PLC2 (r/w) (DAS) */
  654. #define PR_A(a) ADDR(PRA(a)) /* config. PROM (MAC address) */
  655. /*
  656. * Macro to read the PROM
  657. */
  658. #define READ_PROM(a) ((u_char)inp(a))
  659. #define GET_PAGE(bank) outpd(ADDR(B2_FAR),bank)
  660. #define VPP_ON()
  661. #define VPP_OFF()
  662. /*
  663. * Note: Values of the Interrupt Source Register are defined above
  664. */
  665. #define ISR_A ADDR(B0_ISRC)
  666. #define GET_ISR() inpd(ISR_A)
  667. #define GET_ISR_SMP(iop) inpd((iop)+B0_ISRC)
  668. #define CHECK_ISR() (inpd(ISR_A) & inpd(ADDR(B0_IMSK)))
  669. #define CHECK_ISR_SMP(iop) (inpd((iop)+B0_ISRC) & inpd((iop)+B0_IMSK))
  670. #define BUS_CHECK()
  671. /*
  672. * CLI_FBI: Disable Board Interrupts
  673. * STI_FBI: Enable Board Interrupts
  674. */
  675. #ifndef UNIX
  676. #define CLI_FBI() outpd(ADDR(B0_IMSK),0)
  677. #else
  678. #define CLI_FBI(smc) outpd(ADDRS((smc),B0_IMSK),0)
  679. #endif
  680. #ifndef UNIX
  681. #define STI_FBI() outpd(ADDR(B0_IMSK),smc->hw.is_imask)
  682. #else
  683. #define STI_FBI(smc) outpd(ADDRS((smc),B0_IMSK),(smc)->hw.is_imask)
  684. #endif
  685. #define CLI_FBI_SMP(iop) outpd((iop)+B0_IMSK,0)
  686. #define STI_FBI_SMP(smc,iop) outpd((iop)+B0_IMSK,(smc)->hw.is_imask)
  687. #endif /* PCI */
  688. /*--------------------------------------------------------------------------*/
  689. /*
  690. * 12 bit transfer (dword) counter:
  691. * (ISA: 2*trc = number of byte)
  692. * (EISA: 4*trc = number of byte)
  693. * (MCA: 4*trc = number of byte)
  694. */
  695. #define MAX_TRANS (0x0fff)
  696. /*
  697. * PC PIC
  698. */
  699. #define MST_8259 (0x20)
  700. #define SLV_8259 (0xA0)
  701. #define TPS (18) /* ticks per second */
  702. /*
  703. * error timer defs
  704. */
  705. #define TN (4) /* number of supported timer = TN+1 */
  706. #define SNPPND_TIME (5) /* buffer memory access over mem. data reg. */
  707. #define MAC_AD 0x405a0000
  708. #define MODR1 FM_A(FM_MDREG1) /* mode register 1 */
  709. #define MODR2 FM_A(FM_MDREG2) /* mode register 2 */
  710. #define CMDR1 FM_A(FM_CMDREG1) /* command register 1 */
  711. #define CMDR2 FM_A(FM_CMDREG2) /* command register 2 */
  712. /*
  713. * function defines
  714. */
  715. #define CLEAR(io,mask) outpw((io),inpw(io)&(~(mask)))
  716. #define SET(io,mask) outpw((io),inpw(io)|(mask))
  717. #define GET(io,mask) (inpw(io)&(mask))
  718. #define SETMASK(io,val,mask) outpw((io),(inpw(io) & ~(mask)) | (val))
  719. /*
  720. * PHY Port A (PA) = PLC 1
  721. * With SuperNet 3 PHY-A and PHY S are identical.
  722. */
  723. #define PLC(np,reg) (((np) == PA) ? P2_A(reg) : P1_A(reg))
  724. /*
  725. * set memory address register for write and read
  726. */
  727. #define MARW(ma) outpw(FM_A(FM_MARW),(unsigned int)(ma))
  728. #define MARR(ma) outpw(FM_A(FM_MARR),(unsigned int)(ma))
  729. /*
  730. * read/write from/to memory data register
  731. */
  732. /* write double word */
  733. #define MDRW(dd) outpw(FM_A(FM_MDRU),(unsigned int)((dd)>>16)) ;\
  734. outpw(FM_A(FM_MDRL),(unsigned int)(dd))
  735. #ifndef WINNT
  736. /* read double word */
  737. #define MDRR() (((long)inpw(FM_A(FM_MDRU))<<16) + inpw(FM_A(FM_MDRL)))
  738. /* read FORMAC+ 32-bit status register */
  739. #define GET_ST1() (((long)inpw(FM_A(FM_ST1U))<<16) + inpw(FM_A(FM_ST1L)))
  740. #define GET_ST2() (((long)inpw(FM_A(FM_ST2U))<<16) + inpw(FM_A(FM_ST2L)))
  741. #ifdef SUPERNET_3
  742. #define GET_ST3() (((long)inpw(FM_A(FM_ST3U))<<16) + inpw(FM_A(FM_ST3L)))
  743. #endif
  744. #else
  745. /* read double word */
  746. #define MDRR() inp2w((FM_A(FM_MDRU)),(FM_A(FM_MDRL)))
  747. /* read FORMAC+ 32-bit status register */
  748. #define GET_ST1() inp2w((FM_A(FM_ST1U)),(FM_A(FM_ST1L)))
  749. #define GET_ST2() inp2w((FM_A(FM_ST2U)),(FM_A(FM_ST2L)))
  750. #ifdef SUPERNET_3
  751. #define GET_ST3() inp2w((FM_A(FM_ST3U)),(FM_A(FM_ST3L)))
  752. #endif
  753. #endif
  754. /* Special timer macro for 82c54 */
  755. /* timer access over data bus bit 8..15 */
  756. #define OUT_82c54_TIMER(port,val) outpw(TI_A(port),(val)<<8)
  757. #define IN_82c54_TIMER(port) ((inpw(TI_A(port))>>8) & 0xff)
  758. #ifdef DEBUG
  759. #define DB_MAC(mac,st) {if (debug_mac & 0x1)\
  760. printf("M") ;\
  761. if (debug_mac & 0x2)\
  762. printf("\tMAC %d status 0x%08lx\n",mac,st) ;\
  763. if (debug_mac & 0x4)\
  764. dp_mac(mac,st) ;\
  765. }
  766. #define DB_PLC(p,iev) { if (debug_plc & 0x1)\
  767. printf("P") ;\
  768. if (debug_plc & 0x2)\
  769. printf("\tPLC %s Int 0x%04x\n", \
  770. (p == PA) ? "A" : "B", iev) ;\
  771. if (debug_plc & 0x4)\
  772. dp_plc(p,iev) ;\
  773. }
  774. #define DB_TIMER() { if (debug_timer & 0x1)\
  775. printf("T") ;\
  776. if (debug_timer & 0x2)\
  777. printf("\tTimer ISR\n") ;\
  778. }
  779. #else /* no DEBUG */
  780. #define DB_MAC(mac,st)
  781. #define DB_PLC(p,iev)
  782. #define DB_TIMER()
  783. #endif /* no DEBUG */
  784. #define INC_PTR(sp,cp,ep) if (++cp == ep) cp = sp
  785. /*
  786. * timer defs
  787. */
  788. #define COUNT(t) ((t)<<6) /* counter */
  789. #define RW_OP(o) ((o)<<4) /* read/write operation */
  790. #define TMODE(m) ((m)<<1) /* timer mode */
  791. #endif