ll_temac.h 14 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef XILINX_LL_TEMAC_H
  3. #define XILINX_LL_TEMAC_H
  4. #include <linux/netdevice.h>
  5. #include <linux/of.h>
  6. #include <linux/spinlock.h>
  7. #ifdef CONFIG_PPC_DCR
  8. #include <asm/dcr.h>
  9. #include <asm/dcr-regs.h>
  10. #endif
  11. /* packet size info */
  12. #define XTE_HDR_SIZE 14 /* size of Ethernet header */
  13. #define XTE_TRL_SIZE 4 /* size of Ethernet trailer (FCS) */
  14. #define XTE_JUMBO_MTU 9000
  15. #define XTE_MAX_JUMBO_FRAME_SIZE (XTE_JUMBO_MTU + XTE_HDR_SIZE + XTE_TRL_SIZE)
  16. /* Configuration options */
  17. /* Accept all incoming packets.
  18. * This option defaults to disabled (cleared)
  19. */
  20. #define XTE_OPTION_PROMISC (1 << 0)
  21. /* Jumbo frame support for Tx & Rx.
  22. * This option defaults to disabled (cleared)
  23. */
  24. #define XTE_OPTION_JUMBO (1 << 1)
  25. /* VLAN Rx & Tx frame support.
  26. * This option defaults to disabled (cleared)
  27. */
  28. #define XTE_OPTION_VLAN (1 << 2)
  29. /* Enable recognition of flow control frames on Rx
  30. * This option defaults to enabled (set)
  31. */
  32. #define XTE_OPTION_FLOW_CONTROL (1 << 4)
  33. /* Strip FCS and PAD from incoming frames.
  34. * Note: PAD from VLAN frames is not stripped.
  35. * This option defaults to disabled (set)
  36. */
  37. #define XTE_OPTION_FCS_STRIP (1 << 5)
  38. /* Generate FCS field and add PAD automatically for outgoing frames.
  39. * This option defaults to enabled (set)
  40. */
  41. #define XTE_OPTION_FCS_INSERT (1 << 6)
  42. /* Enable Length/Type error checking for incoming frames. When this option is
  43. * set, the MAC will filter frames that have a mismatched type/length field
  44. * and if XTE_OPTION_REPORT_RXERR is set, the user is notified when these
  45. * types of frames are encountered. When this option is cleared, the MAC will
  46. * allow these types of frames to be received.
  47. * This option defaults to enabled (set)
  48. */
  49. #define XTE_OPTION_LENTYPE_ERR (1 << 7)
  50. /* Enable the transmitter.
  51. * This option defaults to enabled (set)
  52. */
  53. #define XTE_OPTION_TXEN (1 << 11)
  54. /* Enable the receiver
  55. * This option defaults to enabled (set)
  56. */
  57. #define XTE_OPTION_RXEN (1 << 12)
  58. /* Default options set when device is initialized or reset */
  59. #define XTE_OPTION_DEFAULTS \
  60. (XTE_OPTION_TXEN | \
  61. XTE_OPTION_FLOW_CONTROL | \
  62. XTE_OPTION_RXEN)
  63. /* XPS_LL_TEMAC SDMA registers definition */
  64. #define TX_NXTDESC_PTR 0x00 /* r */
  65. #define TX_CURBUF_ADDR 0x01 /* r */
  66. #define TX_CURBUF_LENGTH 0x02 /* r */
  67. #define TX_CURDESC_PTR 0x03 /* rw */
  68. #define TX_TAILDESC_PTR 0x04 /* rw */
  69. #define TX_CHNL_CTRL 0x05 /* rw */
  70. /*
  71. * 0:7 24:31 IRQTimeout
  72. * 8:15 16:23 IRQCount
  73. * 16:20 11:15 Reserved
  74. * 21 10 0
  75. * 22 9 UseIntOnEnd
  76. * 23 8 LdIRQCnt
  77. * 24 7 IRQEn
  78. * 25:28 3:6 Reserved
  79. * 29 2 IrqErrEn
  80. * 30 1 IrqDlyEn
  81. * 31 0 IrqCoalEn
  82. */
  83. #define CHNL_CTRL_IRQ_IOE (1 << 9)
  84. #define CHNL_CTRL_IRQ_EN (1 << 7)
  85. #define CHNL_CTRL_IRQ_ERR_EN (1 << 2)
  86. #define CHNL_CTRL_IRQ_DLY_EN (1 << 1)
  87. #define CHNL_CTRL_IRQ_COAL_EN (1 << 0)
  88. #define TX_IRQ_REG 0x06 /* rw */
  89. /*
  90. * 0:7 24:31 DltTmrValue
  91. * 8:15 16:23 ClscCntrValue
  92. * 16:17 14:15 Reserved
  93. * 18:21 10:13 ClscCnt
  94. * 22:23 8:9 DlyCnt
  95. * 24:28 3::7 Reserved
  96. * 29 2 ErrIrq
  97. * 30 1 DlyIrq
  98. * 31 0 CoalIrq
  99. */
  100. #define TX_CHNL_STS 0x07 /* r */
  101. /*
  102. * 0:9 22:31 Reserved
  103. * 10 21 TailPErr
  104. * 11 20 CmpErr
  105. * 12 19 AddrErr
  106. * 13 18 NxtPErr
  107. * 14 17 CurPErr
  108. * 15 16 BsyWr
  109. * 16:23 8:15 Reserved
  110. * 24 7 Error
  111. * 25 6 IOE
  112. * 26 5 SOE
  113. * 27 4 Cmplt
  114. * 28 3 SOP
  115. * 29 2 EOP
  116. * 30 1 EngBusy
  117. * 31 0 Reserved
  118. */
  119. #define RX_NXTDESC_PTR 0x08 /* r */
  120. #define RX_CURBUF_ADDR 0x09 /* r */
  121. #define RX_CURBUF_LENGTH 0x0a /* r */
  122. #define RX_CURDESC_PTR 0x0b /* rw */
  123. #define RX_TAILDESC_PTR 0x0c /* rw */
  124. #define RX_CHNL_CTRL 0x0d /* rw */
  125. /*
  126. * 0:7 24:31 IRQTimeout
  127. * 8:15 16:23 IRQCount
  128. * 16:20 11:15 Reserved
  129. * 21 10 0
  130. * 22 9 UseIntOnEnd
  131. * 23 8 LdIRQCnt
  132. * 24 7 IRQEn
  133. * 25:28 3:6 Reserved
  134. * 29 2 IrqErrEn
  135. * 30 1 IrqDlyEn
  136. * 31 0 IrqCoalEn
  137. */
  138. #define RX_IRQ_REG 0x0e /* rw */
  139. #define IRQ_COAL (1 << 0)
  140. #define IRQ_DLY (1 << 1)
  141. #define IRQ_ERR (1 << 2)
  142. #define IRQ_DMAERR (1 << 7) /* this is not documented ??? */
  143. /*
  144. * 0:7 24:31 DltTmrValue
  145. * 8:15 16:23 ClscCntrValue
  146. * 16:17 14:15 Reserved
  147. * 18:21 10:13 ClscCnt
  148. * 22:23 8:9 DlyCnt
  149. * 24:28 3::7 Reserved
  150. */
  151. #define RX_CHNL_STS 0x0f /* r */
  152. #define CHNL_STS_ENGBUSY (1 << 1)
  153. #define CHNL_STS_EOP (1 << 2)
  154. #define CHNL_STS_SOP (1 << 3)
  155. #define CHNL_STS_CMPLT (1 << 4)
  156. #define CHNL_STS_SOE (1 << 5)
  157. #define CHNL_STS_IOE (1 << 6)
  158. #define CHNL_STS_ERR (1 << 7)
  159. #define CHNL_STS_BSYWR (1 << 16)
  160. #define CHNL_STS_CURPERR (1 << 17)
  161. #define CHNL_STS_NXTPERR (1 << 18)
  162. #define CHNL_STS_ADDRERR (1 << 19)
  163. #define CHNL_STS_CMPERR (1 << 20)
  164. #define CHNL_STS_TAILERR (1 << 21)
  165. /*
  166. * 0:9 22:31 Reserved
  167. * 10 21 TailPErr
  168. * 11 20 CmpErr
  169. * 12 19 AddrErr
  170. * 13 18 NxtPErr
  171. * 14 17 CurPErr
  172. * 15 16 BsyWr
  173. * 16:23 8:15 Reserved
  174. * 24 7 Error
  175. * 25 6 IOE
  176. * 26 5 SOE
  177. * 27 4 Cmplt
  178. * 28 3 SOP
  179. * 29 2 EOP
  180. * 30 1 EngBusy
  181. * 31 0 Reserved
  182. */
  183. #define DMA_CONTROL_REG 0x10 /* rw */
  184. #define DMA_CONTROL_RST (1 << 0)
  185. #define DMA_TAIL_ENABLE (1 << 2)
  186. /* XPS_LL_TEMAC direct registers definition */
  187. #define XTE_RAF0_OFFSET 0x00
  188. #define RAF0_RST (1 << 0)
  189. #define RAF0_MCSTREJ (1 << 1)
  190. #define RAF0_BCSTREJ (1 << 2)
  191. #define XTE_TPF0_OFFSET 0x04
  192. #define XTE_IFGP0_OFFSET 0x08
  193. #define XTE_ISR0_OFFSET 0x0c
  194. #define ISR0_HARDACSCMPLT (1 << 0)
  195. #define ISR0_AUTONEG (1 << 1)
  196. #define ISR0_RXCMPLT (1 << 2)
  197. #define ISR0_RXREJ (1 << 3)
  198. #define ISR0_RXFIFOOVR (1 << 4)
  199. #define ISR0_TXCMPLT (1 << 5)
  200. #define ISR0_RXDCMLCK (1 << 6)
  201. #define XTE_IPR0_OFFSET 0x10
  202. #define XTE_IER0_OFFSET 0x14
  203. #define XTE_MSW0_OFFSET 0x20
  204. #define XTE_LSW0_OFFSET 0x24
  205. #define XTE_CTL0_OFFSET 0x28
  206. #define XTE_RDY0_OFFSET 0x2c
  207. #define XTE_RSE_MIIM_RR_MASK 0x0002
  208. #define XTE_RSE_MIIM_WR_MASK 0x0004
  209. #define XTE_RSE_CFG_RR_MASK 0x0020
  210. #define XTE_RSE_CFG_WR_MASK 0x0040
  211. #define XTE_RDY0_HARD_ACS_RDY_MASK (0x10000)
  212. /* XPS_LL_TEMAC indirect registers offset definition */
  213. #define XTE_RXC0_OFFSET 0x00000200 /* Rx configuration word 0 */
  214. #define XTE_RXC1_OFFSET 0x00000240 /* Rx configuration word 1 */
  215. #define XTE_RXC1_RXRST_MASK (1 << 31) /* Receiver reset */
  216. #define XTE_RXC1_RXJMBO_MASK (1 << 30) /* Jumbo frame enable */
  217. #define XTE_RXC1_RXFCS_MASK (1 << 29) /* FCS not stripped */
  218. #define XTE_RXC1_RXEN_MASK (1 << 28) /* Receiver enable */
  219. #define XTE_RXC1_RXVLAN_MASK (1 << 27) /* VLAN enable */
  220. #define XTE_RXC1_RXHD_MASK (1 << 26) /* Half duplex */
  221. #define XTE_RXC1_RXLT_MASK (1 << 25) /* Length/type check disable */
  222. #define XTE_TXC_OFFSET 0x00000280 /* Tx configuration */
  223. #define XTE_TXC_TXRST_MASK (1 << 31) /* Transmitter reset */
  224. #define XTE_TXC_TXJMBO_MASK (1 << 30) /* Jumbo frame enable */
  225. #define XTE_TXC_TXFCS_MASK (1 << 29) /* Generate FCS */
  226. #define XTE_TXC_TXEN_MASK (1 << 28) /* Transmitter enable */
  227. #define XTE_TXC_TXVLAN_MASK (1 << 27) /* VLAN enable */
  228. #define XTE_TXC_TXHD_MASK (1 << 26) /* Half duplex */
  229. #define XTE_FCC_OFFSET 0x000002C0 /* Flow control config */
  230. #define XTE_FCC_RXFLO_MASK (1 << 29) /* Rx flow control enable */
  231. #define XTE_FCC_TXFLO_MASK (1 << 30) /* Tx flow control enable */
  232. #define XTE_EMCFG_OFFSET 0x00000300 /* EMAC configuration */
  233. #define XTE_EMCFG_LINKSPD_MASK 0xC0000000 /* Link speed */
  234. #define XTE_EMCFG_HOSTEN_MASK (1 << 26) /* Host interface enable */
  235. #define XTE_EMCFG_LINKSPD_10 0x00000000 /* 10 Mbit LINKSPD_MASK */
  236. #define XTE_EMCFG_LINKSPD_100 (1 << 30) /* 100 Mbit LINKSPD_MASK */
  237. #define XTE_EMCFG_LINKSPD_1000 (1 << 31) /* 1000 Mbit LINKSPD_MASK */
  238. #define XTE_GMIC_OFFSET 0x00000320 /* RGMII/SGMII config */
  239. #define XTE_MC_OFFSET 0x00000340 /* MDIO configuration */
  240. #define XTE_UAW0_OFFSET 0x00000380 /* Unicast address word 0 */
  241. #define XTE_UAW1_OFFSET 0x00000384 /* Unicast address word 1 */
  242. #define XTE_MAW0_OFFSET 0x00000388 /* Multicast addr word 0 */
  243. #define XTE_MAW1_OFFSET 0x0000038C /* Multicast addr word 1 */
  244. #define XTE_AFM_OFFSET 0x00000390 /* Promiscuous mode */
  245. #define XTE_AFM_EPPRM_MASK (1 << 31) /* Promiscuous mode enable */
  246. /* Interrupt Request status */
  247. #define XTE_TIS_OFFSET 0x000003A0
  248. #define TIS_FRIS (1 << 0)
  249. #define TIS_MRIS (1 << 1)
  250. #define TIS_MWIS (1 << 2)
  251. #define TIS_ARIS (1 << 3)
  252. #define TIS_AWIS (1 << 4)
  253. #define TIS_CRIS (1 << 5)
  254. #define TIS_CWIS (1 << 6)
  255. #define XTE_TIE_OFFSET 0x000003A4 /* Interrupt enable */
  256. /* MII Management Control register (MGTCR) */
  257. #define XTE_MGTDR_OFFSET 0x000003B0 /* MII data */
  258. #define XTE_MIIMAI_OFFSET 0x000003B4 /* MII control */
  259. #define CNTLREG_WRITE_ENABLE_MASK 0x8000
  260. #define CNTLREG_EMAC1SEL_MASK 0x0400
  261. #define CNTLREG_ADDRESSCODE_MASK 0x03ff
  262. /* CDMAC descriptor status bit definitions */
  263. #define STS_CTRL_APP0_ERR (1 << 31)
  264. #define STS_CTRL_APP0_IRQONEND (1 << 30)
  265. /* undocumented */
  266. #define STS_CTRL_APP0_STOPONEND (1 << 29)
  267. #define STS_CTRL_APP0_CMPLT (1 << 28)
  268. #define STS_CTRL_APP0_SOP (1 << 27)
  269. #define STS_CTRL_APP0_EOP (1 << 26)
  270. #define STS_CTRL_APP0_ENGBUSY (1 << 25)
  271. /* undocumented */
  272. #define STS_CTRL_APP0_ENGRST (1 << 24)
  273. #define TX_CONTROL_CALC_CSUM_MASK 1
  274. #define MULTICAST_CAM_TABLE_NUM 4
  275. /* TEMAC Synthesis features */
  276. #define TEMAC_FEATURE_RX_CSUM (1 << 0)
  277. #define TEMAC_FEATURE_TX_CSUM (1 << 1)
  278. /* TX/RX CURDESC_PTR points to first descriptor */
  279. /* TX/RX TAILDESC_PTR points to last descriptor in linked list */
  280. /**
  281. * struct cdmac_bd - LocalLink buffer descriptor format
  282. *
  283. * app0 bits:
  284. * 0 Error
  285. * 1 IrqOnEnd generate an interrupt at completion of DMA op
  286. * 2 reserved
  287. * 3 completed Current descriptor completed
  288. * 4 SOP TX - marks first desc/ RX marks first desct
  289. * 5 EOP TX marks last desc/RX marks last desc
  290. * 6 EngBusy DMA is processing
  291. * 7 reserved
  292. * 8:31 application specific
  293. */
  294. struct cdmac_bd {
  295. u32 next; /* Physical address of next buffer descriptor */
  296. u32 phys;
  297. u32 len;
  298. u32 app0;
  299. u32 app1; /* TX start << 16 | insert */
  300. u32 app2; /* TX csum */
  301. u32 app3;
  302. u32 app4; /* skb for TX length for RX */
  303. };
  304. struct temac_local {
  305. struct net_device *ndev;
  306. struct device *dev;
  307. /* Connection to PHY device */
  308. struct device_node *phy_node;
  309. /* For non-device-tree devices */
  310. char phy_name[MII_BUS_ID_SIZE + 3];
  311. phy_interface_t phy_interface;
  312. /* MDIO bus data */
  313. struct mii_bus *mii_bus; /* MII bus reference */
  314. /* IO registers, dma functions and IRQs */
  315. void __iomem *regs;
  316. void __iomem *sdma_regs;
  317. #ifdef CONFIG_PPC_DCR
  318. dcr_host_t sdma_dcrs;
  319. #endif
  320. u32 (*temac_ior)(struct temac_local *lp, int offset);
  321. void (*temac_iow)(struct temac_local *lp, int offset, u32 value);
  322. u32 (*dma_in)(struct temac_local *lp, int reg);
  323. void (*dma_out)(struct temac_local *lp, int reg, u32 value);
  324. int tx_irq;
  325. int rx_irq;
  326. int emac_num;
  327. struct sk_buff **rx_skb;
  328. spinlock_t rx_lock;
  329. /* For synchronization of indirect register access. Must be
  330. * shared mutex between interfaces in same TEMAC block.
  331. */
  332. spinlock_t *indirect_lock;
  333. u32 options; /* Current options word */
  334. int last_link;
  335. unsigned int temac_features;
  336. /* Buffer descriptors */
  337. struct cdmac_bd *tx_bd_v;
  338. dma_addr_t tx_bd_p;
  339. u32 tx_bd_num;
  340. struct cdmac_bd *rx_bd_v;
  341. dma_addr_t rx_bd_p;
  342. u32 rx_bd_num;
  343. int tx_bd_ci;
  344. int tx_bd_tail;
  345. int rx_bd_ci;
  346. int rx_bd_tail;
  347. /* DMA channel control setup */
  348. u8 coalesce_count_tx;
  349. u8 coalesce_delay_tx;
  350. u8 coalesce_count_rx;
  351. u8 coalesce_delay_rx;
  352. struct delayed_work restart_work;
  353. };
  354. /* Wrappers for temac_ior()/temac_iow() function pointers above */
  355. #define temac_ior(lp, o) ((lp)->temac_ior(lp, o))
  356. #define temac_iow(lp, o, v) ((lp)->temac_iow(lp, o, v))
  357. /* xilinx_temac.c */
  358. int temac_indirect_busywait(struct temac_local *lp);
  359. u32 temac_indirect_in32(struct temac_local *lp, int reg);
  360. u32 temac_indirect_in32_locked(struct temac_local *lp, int reg);
  361. void temac_indirect_out32(struct temac_local *lp, int reg, u32 value);
  362. void temac_indirect_out32_locked(struct temac_local *lp, int reg, u32 value);
  363. /* xilinx_temac_mdio.c */
  364. int temac_mdio_setup(struct temac_local *lp, struct platform_device *pdev);
  365. void temac_mdio_teardown(struct temac_local *lp);
  366. #endif /* XILINX_LL_TEMAC_H */