w5300.c 18 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Ethernet driver for the WIZnet W5300 chip.
  4. *
  5. * Copyright (C) 2008-2009 WIZnet Co.,Ltd.
  6. * Copyright (C) 2011 Taehun Kim <kth3321 <at> gmail.com>
  7. * Copyright (C) 2012 Mike Sinkovsky <[email protected]>
  8. */
  9. #include <linux/kernel.h>
  10. #include <linux/module.h>
  11. #include <linux/netdevice.h>
  12. #include <linux/etherdevice.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/platform_data/wiznet.h>
  15. #include <linux/ethtool.h>
  16. #include <linux/skbuff.h>
  17. #include <linux/types.h>
  18. #include <linux/errno.h>
  19. #include <linux/delay.h>
  20. #include <linux/slab.h>
  21. #include <linux/spinlock.h>
  22. #include <linux/io.h>
  23. #include <linux/ioport.h>
  24. #include <linux/interrupt.h>
  25. #include <linux/irq.h>
  26. #include <linux/gpio.h>
  27. #define DRV_NAME "w5300"
  28. #define DRV_VERSION "2012-04-04"
  29. MODULE_DESCRIPTION("WIZnet W5300 Ethernet driver v"DRV_VERSION);
  30. MODULE_AUTHOR("Mike Sinkovsky <[email protected]>");
  31. MODULE_ALIAS("platform:"DRV_NAME);
  32. MODULE_LICENSE("GPL");
  33. /*
  34. * Registers
  35. */
  36. #define W5300_MR 0x0000 /* Mode Register */
  37. #define MR_DBW (1 << 15) /* Data bus width */
  38. #define MR_MPF (1 << 14) /* Mac layer pause frame */
  39. #define MR_WDF(n) (((n)&7)<<11) /* Write data fetch time */
  40. #define MR_RDH (1 << 10) /* Read data hold time */
  41. #define MR_FS (1 << 8) /* FIFO swap */
  42. #define MR_RST (1 << 7) /* S/W reset */
  43. #define MR_PB (1 << 4) /* Ping block */
  44. #define MR_DBS (1 << 2) /* Data bus swap */
  45. #define MR_IND (1 << 0) /* Indirect mode */
  46. #define W5300_IR 0x0002 /* Interrupt Register */
  47. #define W5300_IMR 0x0004 /* Interrupt Mask Register */
  48. #define IR_S0 0x0001 /* S0 interrupt */
  49. #define W5300_SHARL 0x0008 /* Source MAC address (0123) */
  50. #define W5300_SHARH 0x000c /* Source MAC address (45) */
  51. #define W5300_TMSRL 0x0020 /* Transmit Memory Size (0123) */
  52. #define W5300_TMSRH 0x0024 /* Transmit Memory Size (4567) */
  53. #define W5300_RMSRL 0x0028 /* Receive Memory Size (0123) */
  54. #define W5300_RMSRH 0x002c /* Receive Memory Size (4567) */
  55. #define W5300_MTYPE 0x0030 /* Memory Type */
  56. #define W5300_IDR 0x00fe /* Chip ID register */
  57. #define IDR_W5300 0x5300 /* =0x5300 for WIZnet W5300 */
  58. #define W5300_S0_MR 0x0200 /* S0 Mode Register */
  59. #define S0_MR_CLOSED 0x0000 /* Close mode */
  60. #define S0_MR_MACRAW 0x0004 /* MAC RAW mode (promiscuous) */
  61. #define S0_MR_MACRAW_MF 0x0044 /* MAC RAW mode (filtered) */
  62. #define W5300_S0_CR 0x0202 /* S0 Command Register */
  63. #define S0_CR_OPEN 0x0001 /* OPEN command */
  64. #define S0_CR_CLOSE 0x0010 /* CLOSE command */
  65. #define S0_CR_SEND 0x0020 /* SEND command */
  66. #define S0_CR_RECV 0x0040 /* RECV command */
  67. #define W5300_S0_IMR 0x0204 /* S0 Interrupt Mask Register */
  68. #define W5300_S0_IR 0x0206 /* S0 Interrupt Register */
  69. #define S0_IR_RECV 0x0004 /* Receive interrupt */
  70. #define S0_IR_SENDOK 0x0010 /* Send OK interrupt */
  71. #define W5300_S0_SSR 0x0208 /* S0 Socket Status Register */
  72. #define W5300_S0_TX_WRSR 0x0220 /* S0 TX Write Size Register */
  73. #define W5300_S0_TX_FSR 0x0224 /* S0 TX Free Size Register */
  74. #define W5300_S0_RX_RSR 0x0228 /* S0 Received data Size */
  75. #define W5300_S0_TX_FIFO 0x022e /* S0 Transmit FIFO */
  76. #define W5300_S0_RX_FIFO 0x0230 /* S0 Receive FIFO */
  77. #define W5300_REGS_LEN 0x0400
  78. /*
  79. * Device driver private data structure
  80. */
  81. struct w5300_priv {
  82. void __iomem *base;
  83. spinlock_t reg_lock;
  84. bool indirect;
  85. u16 (*read) (struct w5300_priv *priv, u16 addr);
  86. void (*write)(struct w5300_priv *priv, u16 addr, u16 data);
  87. int irq;
  88. int link_irq;
  89. int link_gpio;
  90. struct napi_struct napi;
  91. struct net_device *ndev;
  92. bool promisc;
  93. u32 msg_enable;
  94. };
  95. /************************************************************************
  96. *
  97. * Lowlevel I/O functions
  98. *
  99. ***********************************************************************/
  100. /*
  101. * In direct address mode host system can directly access W5300 registers
  102. * after mapping to Memory-Mapped I/O space.
  103. *
  104. * 0x400 bytes are required for memory space.
  105. */
  106. static inline u16 w5300_read_direct(struct w5300_priv *priv, u16 addr)
  107. {
  108. return ioread16(priv->base + (addr << CONFIG_WIZNET_BUS_SHIFT));
  109. }
  110. static inline void w5300_write_direct(struct w5300_priv *priv,
  111. u16 addr, u16 data)
  112. {
  113. iowrite16(data, priv->base + (addr << CONFIG_WIZNET_BUS_SHIFT));
  114. }
  115. /*
  116. * In indirect address mode host system indirectly accesses registers by
  117. * using Indirect Mode Address Register (IDM_AR) and Indirect Mode Data
  118. * Register (IDM_DR), which are directly mapped to Memory-Mapped I/O space.
  119. * Mode Register (MR) is directly accessible.
  120. *
  121. * Only 0x06 bytes are required for memory space.
  122. */
  123. #define W5300_IDM_AR 0x0002 /* Indirect Mode Address */
  124. #define W5300_IDM_DR 0x0004 /* Indirect Mode Data */
  125. static u16 w5300_read_indirect(struct w5300_priv *priv, u16 addr)
  126. {
  127. unsigned long flags;
  128. u16 data;
  129. spin_lock_irqsave(&priv->reg_lock, flags);
  130. w5300_write_direct(priv, W5300_IDM_AR, addr);
  131. data = w5300_read_direct(priv, W5300_IDM_DR);
  132. spin_unlock_irqrestore(&priv->reg_lock, flags);
  133. return data;
  134. }
  135. static void w5300_write_indirect(struct w5300_priv *priv, u16 addr, u16 data)
  136. {
  137. unsigned long flags;
  138. spin_lock_irqsave(&priv->reg_lock, flags);
  139. w5300_write_direct(priv, W5300_IDM_AR, addr);
  140. w5300_write_direct(priv, W5300_IDM_DR, data);
  141. spin_unlock_irqrestore(&priv->reg_lock, flags);
  142. }
  143. #if defined(CONFIG_WIZNET_BUS_DIRECT)
  144. #define w5300_read w5300_read_direct
  145. #define w5300_write w5300_write_direct
  146. #elif defined(CONFIG_WIZNET_BUS_INDIRECT)
  147. #define w5300_read w5300_read_indirect
  148. #define w5300_write w5300_write_indirect
  149. #else /* CONFIG_WIZNET_BUS_ANY */
  150. #define w5300_read priv->read
  151. #define w5300_write priv->write
  152. #endif
  153. static u32 w5300_read32(struct w5300_priv *priv, u16 addr)
  154. {
  155. u32 data;
  156. data = w5300_read(priv, addr) << 16;
  157. data |= w5300_read(priv, addr + 2);
  158. return data;
  159. }
  160. static void w5300_write32(struct w5300_priv *priv, u16 addr, u32 data)
  161. {
  162. w5300_write(priv, addr, data >> 16);
  163. w5300_write(priv, addr + 2, data);
  164. }
  165. static int w5300_command(struct w5300_priv *priv, u16 cmd)
  166. {
  167. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  168. w5300_write(priv, W5300_S0_CR, cmd);
  169. while (w5300_read(priv, W5300_S0_CR) != 0) {
  170. if (time_after(jiffies, timeout))
  171. return -EIO;
  172. cpu_relax();
  173. }
  174. return 0;
  175. }
  176. static void w5300_read_frame(struct w5300_priv *priv, u8 *buf, int len)
  177. {
  178. u16 fifo;
  179. int i;
  180. for (i = 0; i < len; i += 2) {
  181. fifo = w5300_read(priv, W5300_S0_RX_FIFO);
  182. *buf++ = fifo >> 8;
  183. *buf++ = fifo;
  184. }
  185. fifo = w5300_read(priv, W5300_S0_RX_FIFO);
  186. fifo = w5300_read(priv, W5300_S0_RX_FIFO);
  187. }
  188. static void w5300_write_frame(struct w5300_priv *priv, u8 *buf, int len)
  189. {
  190. u16 fifo;
  191. int i;
  192. for (i = 0; i < len; i += 2) {
  193. fifo = *buf++ << 8;
  194. fifo |= *buf++;
  195. w5300_write(priv, W5300_S0_TX_FIFO, fifo);
  196. }
  197. w5300_write32(priv, W5300_S0_TX_WRSR, len);
  198. }
  199. static void w5300_write_macaddr(struct w5300_priv *priv)
  200. {
  201. struct net_device *ndev = priv->ndev;
  202. w5300_write32(priv, W5300_SHARL,
  203. ndev->dev_addr[0] << 24 |
  204. ndev->dev_addr[1] << 16 |
  205. ndev->dev_addr[2] << 8 |
  206. ndev->dev_addr[3]);
  207. w5300_write(priv, W5300_SHARH,
  208. ndev->dev_addr[4] << 8 |
  209. ndev->dev_addr[5]);
  210. }
  211. static void w5300_hw_reset(struct w5300_priv *priv)
  212. {
  213. w5300_write_direct(priv, W5300_MR, MR_RST);
  214. mdelay(5);
  215. w5300_write_direct(priv, W5300_MR, priv->indirect ?
  216. MR_WDF(7) | MR_PB | MR_IND :
  217. MR_WDF(7) | MR_PB);
  218. w5300_write(priv, W5300_IMR, 0);
  219. w5300_write_macaddr(priv);
  220. /* Configure 128K of internal memory
  221. * as 64K RX fifo and 64K TX fifo
  222. */
  223. w5300_write32(priv, W5300_RMSRL, 64 << 24);
  224. w5300_write32(priv, W5300_RMSRH, 0);
  225. w5300_write32(priv, W5300_TMSRL, 64 << 24);
  226. w5300_write32(priv, W5300_TMSRH, 0);
  227. w5300_write(priv, W5300_MTYPE, 0x00ff);
  228. }
  229. static void w5300_hw_start(struct w5300_priv *priv)
  230. {
  231. w5300_write(priv, W5300_S0_MR, priv->promisc ?
  232. S0_MR_MACRAW : S0_MR_MACRAW_MF);
  233. w5300_command(priv, S0_CR_OPEN);
  234. w5300_write(priv, W5300_S0_IMR, S0_IR_RECV | S0_IR_SENDOK);
  235. w5300_write(priv, W5300_IMR, IR_S0);
  236. }
  237. static void w5300_hw_close(struct w5300_priv *priv)
  238. {
  239. w5300_write(priv, W5300_IMR, 0);
  240. w5300_command(priv, S0_CR_CLOSE);
  241. }
  242. /***********************************************************************
  243. *
  244. * Device driver functions / callbacks
  245. *
  246. ***********************************************************************/
  247. static void w5300_get_drvinfo(struct net_device *ndev,
  248. struct ethtool_drvinfo *info)
  249. {
  250. strscpy(info->driver, DRV_NAME, sizeof(info->driver));
  251. strscpy(info->version, DRV_VERSION, sizeof(info->version));
  252. strscpy(info->bus_info, dev_name(ndev->dev.parent),
  253. sizeof(info->bus_info));
  254. }
  255. static u32 w5300_get_link(struct net_device *ndev)
  256. {
  257. struct w5300_priv *priv = netdev_priv(ndev);
  258. if (gpio_is_valid(priv->link_gpio))
  259. return !!gpio_get_value(priv->link_gpio);
  260. return 1;
  261. }
  262. static u32 w5300_get_msglevel(struct net_device *ndev)
  263. {
  264. struct w5300_priv *priv = netdev_priv(ndev);
  265. return priv->msg_enable;
  266. }
  267. static void w5300_set_msglevel(struct net_device *ndev, u32 value)
  268. {
  269. struct w5300_priv *priv = netdev_priv(ndev);
  270. priv->msg_enable = value;
  271. }
  272. static int w5300_get_regs_len(struct net_device *ndev)
  273. {
  274. return W5300_REGS_LEN;
  275. }
  276. static void w5300_get_regs(struct net_device *ndev,
  277. struct ethtool_regs *regs, void *_buf)
  278. {
  279. struct w5300_priv *priv = netdev_priv(ndev);
  280. u8 *buf = _buf;
  281. u16 addr;
  282. u16 data;
  283. regs->version = 1;
  284. for (addr = 0; addr < W5300_REGS_LEN; addr += 2) {
  285. switch (addr & 0x23f) {
  286. case W5300_S0_TX_FIFO: /* cannot read TX_FIFO */
  287. case W5300_S0_RX_FIFO: /* cannot read RX_FIFO */
  288. data = 0xffff;
  289. break;
  290. default:
  291. data = w5300_read(priv, addr);
  292. break;
  293. }
  294. *buf++ = data >> 8;
  295. *buf++ = data;
  296. }
  297. }
  298. static void w5300_tx_timeout(struct net_device *ndev, unsigned int txqueue)
  299. {
  300. struct w5300_priv *priv = netdev_priv(ndev);
  301. netif_stop_queue(ndev);
  302. w5300_hw_reset(priv);
  303. w5300_hw_start(priv);
  304. ndev->stats.tx_errors++;
  305. netif_trans_update(ndev);
  306. netif_wake_queue(ndev);
  307. }
  308. static netdev_tx_t w5300_start_tx(struct sk_buff *skb, struct net_device *ndev)
  309. {
  310. struct w5300_priv *priv = netdev_priv(ndev);
  311. netif_stop_queue(ndev);
  312. w5300_write_frame(priv, skb->data, skb->len);
  313. ndev->stats.tx_packets++;
  314. ndev->stats.tx_bytes += skb->len;
  315. dev_kfree_skb(skb);
  316. netif_dbg(priv, tx_queued, ndev, "tx queued\n");
  317. w5300_command(priv, S0_CR_SEND);
  318. return NETDEV_TX_OK;
  319. }
  320. static int w5300_napi_poll(struct napi_struct *napi, int budget)
  321. {
  322. struct w5300_priv *priv = container_of(napi, struct w5300_priv, napi);
  323. struct net_device *ndev = priv->ndev;
  324. struct sk_buff *skb;
  325. int rx_count;
  326. u16 rx_len;
  327. for (rx_count = 0; rx_count < budget; rx_count++) {
  328. u32 rx_fifo_len = w5300_read32(priv, W5300_S0_RX_RSR);
  329. if (rx_fifo_len == 0)
  330. break;
  331. rx_len = w5300_read(priv, W5300_S0_RX_FIFO);
  332. skb = netdev_alloc_skb_ip_align(ndev, roundup(rx_len, 2));
  333. if (unlikely(!skb)) {
  334. u32 i;
  335. for (i = 0; i < rx_fifo_len; i += 2)
  336. w5300_read(priv, W5300_S0_RX_FIFO);
  337. ndev->stats.rx_dropped++;
  338. return -ENOMEM;
  339. }
  340. skb_put(skb, rx_len);
  341. w5300_read_frame(priv, skb->data, rx_len);
  342. skb->protocol = eth_type_trans(skb, ndev);
  343. netif_receive_skb(skb);
  344. ndev->stats.rx_packets++;
  345. ndev->stats.rx_bytes += rx_len;
  346. }
  347. if (rx_count < budget) {
  348. napi_complete_done(napi, rx_count);
  349. w5300_write(priv, W5300_IMR, IR_S0);
  350. }
  351. return rx_count;
  352. }
  353. static irqreturn_t w5300_interrupt(int irq, void *ndev_instance)
  354. {
  355. struct net_device *ndev = ndev_instance;
  356. struct w5300_priv *priv = netdev_priv(ndev);
  357. int ir = w5300_read(priv, W5300_S0_IR);
  358. if (!ir)
  359. return IRQ_NONE;
  360. w5300_write(priv, W5300_S0_IR, ir);
  361. if (ir & S0_IR_SENDOK) {
  362. netif_dbg(priv, tx_done, ndev, "tx done\n");
  363. netif_wake_queue(ndev);
  364. }
  365. if (ir & S0_IR_RECV) {
  366. if (napi_schedule_prep(&priv->napi)) {
  367. w5300_write(priv, W5300_IMR, 0);
  368. __napi_schedule(&priv->napi);
  369. }
  370. }
  371. return IRQ_HANDLED;
  372. }
  373. static irqreturn_t w5300_detect_link(int irq, void *ndev_instance)
  374. {
  375. struct net_device *ndev = ndev_instance;
  376. struct w5300_priv *priv = netdev_priv(ndev);
  377. if (netif_running(ndev)) {
  378. if (gpio_get_value(priv->link_gpio) != 0) {
  379. netif_info(priv, link, ndev, "link is up\n");
  380. netif_carrier_on(ndev);
  381. } else {
  382. netif_info(priv, link, ndev, "link is down\n");
  383. netif_carrier_off(ndev);
  384. }
  385. }
  386. return IRQ_HANDLED;
  387. }
  388. static void w5300_set_rx_mode(struct net_device *ndev)
  389. {
  390. struct w5300_priv *priv = netdev_priv(ndev);
  391. bool set_promisc = (ndev->flags & IFF_PROMISC) != 0;
  392. if (priv->promisc != set_promisc) {
  393. priv->promisc = set_promisc;
  394. w5300_hw_start(priv);
  395. }
  396. }
  397. static int w5300_set_macaddr(struct net_device *ndev, void *addr)
  398. {
  399. struct w5300_priv *priv = netdev_priv(ndev);
  400. struct sockaddr *sock_addr = addr;
  401. if (!is_valid_ether_addr(sock_addr->sa_data))
  402. return -EADDRNOTAVAIL;
  403. eth_hw_addr_set(ndev, sock_addr->sa_data);
  404. w5300_write_macaddr(priv);
  405. return 0;
  406. }
  407. static int w5300_open(struct net_device *ndev)
  408. {
  409. struct w5300_priv *priv = netdev_priv(ndev);
  410. netif_info(priv, ifup, ndev, "enabling\n");
  411. w5300_hw_start(priv);
  412. napi_enable(&priv->napi);
  413. netif_start_queue(ndev);
  414. if (!gpio_is_valid(priv->link_gpio) ||
  415. gpio_get_value(priv->link_gpio) != 0)
  416. netif_carrier_on(ndev);
  417. return 0;
  418. }
  419. static int w5300_stop(struct net_device *ndev)
  420. {
  421. struct w5300_priv *priv = netdev_priv(ndev);
  422. netif_info(priv, ifdown, ndev, "shutting down\n");
  423. w5300_hw_close(priv);
  424. netif_carrier_off(ndev);
  425. netif_stop_queue(ndev);
  426. napi_disable(&priv->napi);
  427. return 0;
  428. }
  429. static const struct ethtool_ops w5300_ethtool_ops = {
  430. .get_drvinfo = w5300_get_drvinfo,
  431. .get_msglevel = w5300_get_msglevel,
  432. .set_msglevel = w5300_set_msglevel,
  433. .get_link = w5300_get_link,
  434. .get_regs_len = w5300_get_regs_len,
  435. .get_regs = w5300_get_regs,
  436. };
  437. static const struct net_device_ops w5300_netdev_ops = {
  438. .ndo_open = w5300_open,
  439. .ndo_stop = w5300_stop,
  440. .ndo_start_xmit = w5300_start_tx,
  441. .ndo_tx_timeout = w5300_tx_timeout,
  442. .ndo_set_rx_mode = w5300_set_rx_mode,
  443. .ndo_set_mac_address = w5300_set_macaddr,
  444. .ndo_validate_addr = eth_validate_addr,
  445. };
  446. static int w5300_hw_probe(struct platform_device *pdev)
  447. {
  448. struct wiznet_platform_data *data = dev_get_platdata(&pdev->dev);
  449. struct net_device *ndev = platform_get_drvdata(pdev);
  450. struct w5300_priv *priv = netdev_priv(ndev);
  451. const char *name = netdev_name(ndev);
  452. struct resource *mem;
  453. int mem_size;
  454. int irq;
  455. int ret;
  456. if (data && is_valid_ether_addr(data->mac_addr)) {
  457. eth_hw_addr_set(ndev, data->mac_addr);
  458. } else {
  459. eth_hw_addr_random(ndev);
  460. }
  461. mem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  462. priv->base = devm_ioremap_resource(&pdev->dev, mem);
  463. if (IS_ERR(priv->base))
  464. return PTR_ERR(priv->base);
  465. mem_size = resource_size(mem);
  466. spin_lock_init(&priv->reg_lock);
  467. priv->indirect = mem_size < W5300_BUS_DIRECT_SIZE;
  468. if (priv->indirect) {
  469. priv->read = w5300_read_indirect;
  470. priv->write = w5300_write_indirect;
  471. } else {
  472. priv->read = w5300_read_direct;
  473. priv->write = w5300_write_direct;
  474. }
  475. w5300_hw_reset(priv);
  476. if (w5300_read(priv, W5300_IDR) != IDR_W5300)
  477. return -ENODEV;
  478. irq = platform_get_irq(pdev, 0);
  479. if (irq < 0)
  480. return irq;
  481. ret = request_irq(irq, w5300_interrupt,
  482. IRQ_TYPE_LEVEL_LOW, name, ndev);
  483. if (ret < 0)
  484. return ret;
  485. priv->irq = irq;
  486. priv->link_gpio = data ? data->link_gpio : -EINVAL;
  487. if (gpio_is_valid(priv->link_gpio)) {
  488. char *link_name = devm_kzalloc(&pdev->dev, 16, GFP_KERNEL);
  489. if (!link_name)
  490. return -ENOMEM;
  491. snprintf(link_name, 16, "%s-link", name);
  492. priv->link_irq = gpio_to_irq(priv->link_gpio);
  493. if (request_any_context_irq(priv->link_irq, w5300_detect_link,
  494. IRQF_TRIGGER_RISING | IRQF_TRIGGER_FALLING,
  495. link_name, priv->ndev) < 0)
  496. priv->link_gpio = -EINVAL;
  497. }
  498. netdev_info(ndev, "at 0x%llx irq %d\n", (u64)mem->start, irq);
  499. return 0;
  500. }
  501. static int w5300_probe(struct platform_device *pdev)
  502. {
  503. struct w5300_priv *priv;
  504. struct net_device *ndev;
  505. int err;
  506. ndev = alloc_etherdev(sizeof(*priv));
  507. if (!ndev)
  508. return -ENOMEM;
  509. SET_NETDEV_DEV(ndev, &pdev->dev);
  510. platform_set_drvdata(pdev, ndev);
  511. priv = netdev_priv(ndev);
  512. priv->ndev = ndev;
  513. ndev->netdev_ops = &w5300_netdev_ops;
  514. ndev->ethtool_ops = &w5300_ethtool_ops;
  515. ndev->watchdog_timeo = HZ;
  516. netif_napi_add_weight(ndev, &priv->napi, w5300_napi_poll, 16);
  517. /* This chip doesn't support VLAN packets with normal MTU,
  518. * so disable VLAN for this device.
  519. */
  520. ndev->features |= NETIF_F_VLAN_CHALLENGED;
  521. err = register_netdev(ndev);
  522. if (err < 0)
  523. goto err_register;
  524. err = w5300_hw_probe(pdev);
  525. if (err < 0)
  526. goto err_hw_probe;
  527. return 0;
  528. err_hw_probe:
  529. unregister_netdev(ndev);
  530. err_register:
  531. free_netdev(ndev);
  532. return err;
  533. }
  534. static int w5300_remove(struct platform_device *pdev)
  535. {
  536. struct net_device *ndev = platform_get_drvdata(pdev);
  537. struct w5300_priv *priv = netdev_priv(ndev);
  538. w5300_hw_reset(priv);
  539. free_irq(priv->irq, ndev);
  540. if (gpio_is_valid(priv->link_gpio))
  541. free_irq(priv->link_irq, ndev);
  542. unregister_netdev(ndev);
  543. free_netdev(ndev);
  544. return 0;
  545. }
  546. #ifdef CONFIG_PM_SLEEP
  547. static int w5300_suspend(struct device *dev)
  548. {
  549. struct net_device *ndev = dev_get_drvdata(dev);
  550. struct w5300_priv *priv = netdev_priv(ndev);
  551. if (netif_running(ndev)) {
  552. netif_carrier_off(ndev);
  553. netif_device_detach(ndev);
  554. w5300_hw_close(priv);
  555. }
  556. return 0;
  557. }
  558. static int w5300_resume(struct device *dev)
  559. {
  560. struct net_device *ndev = dev_get_drvdata(dev);
  561. struct w5300_priv *priv = netdev_priv(ndev);
  562. if (!netif_running(ndev)) {
  563. w5300_hw_reset(priv);
  564. w5300_hw_start(priv);
  565. netif_device_attach(ndev);
  566. if (!gpio_is_valid(priv->link_gpio) ||
  567. gpio_get_value(priv->link_gpio) != 0)
  568. netif_carrier_on(ndev);
  569. }
  570. return 0;
  571. }
  572. #endif /* CONFIG_PM_SLEEP */
  573. static SIMPLE_DEV_PM_OPS(w5300_pm_ops, w5300_suspend, w5300_resume);
  574. static struct platform_driver w5300_driver = {
  575. .driver = {
  576. .name = DRV_NAME,
  577. .pm = &w5300_pm_ops,
  578. },
  579. .probe = w5300_probe,
  580. .remove = w5300_remove,
  581. };
  582. module_platform_driver(w5300_driver);