sis900.h 11 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /* sis900.h Definitions for SiS ethernet controllers including 7014/7016 and 900
  3. * Copyright 1999 Silicon Integrated System Corporation
  4. * References:
  5. * SiS 7016 Fast Ethernet PCI Bus 10/100 Mbps LAN Controller with OnNow Support,
  6. * preliminary Rev. 1.0 Jan. 14, 1998
  7. * SiS 900 Fast Ethernet PCI Bus 10/100 Mbps LAN Single Chip with OnNow Support,
  8. * preliminary Rev. 1.0 Nov. 10, 1998
  9. * SiS 7014 Single Chip 100BASE-TX/10BASE-T Physical Layer Solution,
  10. * preliminary Rev. 1.0 Jan. 18, 1998
  11. * http://www.sis.com.tw/support/databook.htm
  12. */
  13. /*
  14. * SiS 7016 and SiS 900 ethernet controller registers
  15. */
  16. /* The I/O extent, SiS 900 needs 256 bytes of io address */
  17. #define SIS900_TOTAL_SIZE 0x100
  18. /* Symbolic offsets to registers. */
  19. enum sis900_registers {
  20. cr=0x0, //Command Register
  21. cfg=0x4, //Configuration Register
  22. mear=0x8, //EEPROM Access Register
  23. ptscr=0xc, //PCI Test Control Register
  24. isr=0x10, //Interrupt Status Register
  25. imr=0x14, //Interrupt Mask Register
  26. ier=0x18, //Interrupt Enable Register
  27. epar=0x18, //Enhanced PHY Access Register
  28. txdp=0x20, //Transmit Descriptor Pointer Register
  29. txcfg=0x24, //Transmit Configuration Register
  30. rxdp=0x30, //Receive Descriptor Pointer Register
  31. rxcfg=0x34, //Receive Configuration Register
  32. flctrl=0x38, //Flow Control Register
  33. rxlen=0x3c, //Receive Packet Length Register
  34. rfcr=0x48, //Receive Filter Control Register
  35. rfdr=0x4C, //Receive Filter Data Register
  36. pmctrl=0xB0, //Power Management Control Register
  37. pmer=0xB4 //Power Management Wake-up Event Register
  38. };
  39. /* Symbolic names for bits in various registers */
  40. enum sis900_command_register_bits {
  41. RELOAD = 0x00000400, ACCESSMODE = 0x00000200,/* ET */
  42. RESET = 0x00000100, SWI = 0x00000080, RxRESET = 0x00000020,
  43. TxRESET = 0x00000010, RxDIS = 0x00000008, RxENA = 0x00000004,
  44. TxDIS = 0x00000002, TxENA = 0x00000001
  45. };
  46. enum sis900_configuration_register_bits {
  47. DESCRFMT = 0x00000100 /* 7016 specific */, REQALG = 0x00000080,
  48. SB = 0x00000040, POW = 0x00000020, EXD = 0x00000010,
  49. PESEL = 0x00000008, LPM = 0x00000004, BEM = 0x00000001,
  50. /* 635 & 900B Specific */
  51. RND_CNT = 0x00000400, FAIR_BACKOFF = 0x00000200,
  52. EDB_MASTER_EN = 0x00002000
  53. };
  54. enum sis900_eeprom_access_register_bits {
  55. MDC = 0x00000040, MDDIR = 0x00000020, MDIO = 0x00000010, /* 7016 specific */
  56. EECS = 0x00000008, EECLK = 0x00000004, EEDO = 0x00000002,
  57. EEDI = 0x00000001
  58. };
  59. enum sis900_interrupt_register_bits {
  60. WKEVT = 0x10000000, TxPAUSEEND = 0x08000000, TxPAUSE = 0x04000000,
  61. TxRCMP = 0x02000000, RxRCMP = 0x01000000, DPERR = 0x00800000,
  62. SSERR = 0x00400000, RMABT = 0x00200000, RTABT = 0x00100000,
  63. RxSOVR = 0x00010000, HIBERR = 0x00008000, SWINT = 0x00001000,
  64. MIBINT = 0x00000800, TxURN = 0x00000400, TxIDLE = 0x00000200,
  65. TxERR = 0x00000100, TxDESC = 0x00000080, TxOK = 0x00000040,
  66. RxORN = 0x00000020, RxIDLE = 0x00000010, RxEARLY = 0x00000008,
  67. RxERR = 0x00000004, RxDESC = 0x00000002, RxOK = 0x00000001
  68. };
  69. enum sis900_interrupt_enable_register_bits {
  70. IE = 0x00000001
  71. };
  72. /* maximum dma burst for transmission and receive */
  73. #define MAX_DMA_RANGE 7 /* actually 0 means MAXIMUM !! */
  74. #define TxMXDMA_shift 20
  75. #define RxMXDMA_shift 20
  76. enum sis900_tx_rx_dma{
  77. DMA_BURST_512 = 0, DMA_BURST_64 = 5
  78. };
  79. /* transmit FIFO thresholds */
  80. #define TX_FILL_THRESH 16 /* 1/4 FIFO size */
  81. #define TxFILLT_shift 8
  82. #define TxDRNT_shift 0
  83. #define TxDRNT_100 48 /* 3/4 FIFO size */
  84. #define TxDRNT_10 16 /* 1/2 FIFO size */
  85. enum sis900_transmit_config_register_bits {
  86. TxCSI = 0x80000000, TxHBI = 0x40000000, TxMLB = 0x20000000,
  87. TxATP = 0x10000000, TxIFG = 0x0C000000, TxFILLT = 0x00003F00,
  88. TxDRNT = 0x0000003F
  89. };
  90. /* recevie FIFO thresholds */
  91. #define RxDRNT_shift 1
  92. #define RxDRNT_100 16 /* 1/2 FIFO size */
  93. #define RxDRNT_10 24 /* 3/4 FIFO size */
  94. enum sis900_reveive_config_register_bits {
  95. RxAEP = 0x80000000, RxARP = 0x40000000, RxATX = 0x10000000,
  96. RxAJAB = 0x08000000, RxDRNT = 0x0000007F
  97. };
  98. #define RFAA_shift 28
  99. #define RFADDR_shift 16
  100. enum sis900_receive_filter_control_register_bits {
  101. RFEN = 0x80000000, RFAAB = 0x40000000, RFAAM = 0x20000000,
  102. RFAAP = 0x10000000, RFPromiscuous = (RFAAB|RFAAM|RFAAP)
  103. };
  104. enum sis900_reveive_filter_data_mask {
  105. RFDAT = 0x0000FFFF
  106. };
  107. /* EEPROM Addresses */
  108. enum sis900_eeprom_address {
  109. EEPROMSignature = 0x00, EEPROMVendorID = 0x02, EEPROMDeviceID = 0x03,
  110. EEPROMMACAddr = 0x08, EEPROMChecksum = 0x0b
  111. };
  112. /* The EEPROM commands include the alway-set leading bit. Refer to NM93Cxx datasheet */
  113. enum sis900_eeprom_command {
  114. EEread = 0x0180, EEwrite = 0x0140, EEerase = 0x01C0,
  115. EEwriteEnable = 0x0130, EEwriteDisable = 0x0100,
  116. EEeraseAll = 0x0120, EEwriteAll = 0x0110,
  117. EEaddrMask = 0x013F, EEcmdShift = 16
  118. };
  119. /* For SiS962 or SiS963, request the eeprom software access */
  120. enum sis96x_eeprom_command {
  121. EEREQ = 0x00000400, EEDONE = 0x00000200, EEGNT = 0x00000100
  122. };
  123. /* PCI Registers */
  124. enum sis900_pci_registers {
  125. CFGPMC = 0x40,
  126. CFGPMCSR = 0x44
  127. };
  128. /* Power management capabilities bits */
  129. enum sis900_cfgpmc_register_bits {
  130. PMVER = 0x00070000,
  131. DSI = 0x00100000,
  132. PMESP = 0xf8000000
  133. };
  134. enum sis900_pmesp_bits {
  135. PME_D0 = 0x1,
  136. PME_D1 = 0x2,
  137. PME_D2 = 0x4,
  138. PME_D3H = 0x8,
  139. PME_D3C = 0x10
  140. };
  141. /* Power management control/status bits */
  142. enum sis900_cfgpmcsr_register_bits {
  143. PMESTS = 0x00004000,
  144. PME_EN = 0x00000100, // Power management enable
  145. PWR_STA = 0x00000003 // Current power state
  146. };
  147. /* Wake-on-LAN support. */
  148. enum sis900_power_management_control_register_bits {
  149. LINKLOSS = 0x00000001,
  150. LINKON = 0x00000002,
  151. MAGICPKT = 0x00000400,
  152. ALGORITHM = 0x00000800,
  153. FRM1EN = 0x00100000,
  154. FRM2EN = 0x00200000,
  155. FRM3EN = 0x00400000,
  156. FRM1ACS = 0x01000000,
  157. FRM2ACS = 0x02000000,
  158. FRM3ACS = 0x04000000,
  159. WAKEALL = 0x40000000,
  160. GATECLK = 0x80000000
  161. };
  162. /* Management Data I/O (mdio) frame */
  163. #define MIIread 0x6000
  164. #define MIIwrite 0x5002
  165. #define MIIpmdShift 7
  166. #define MIIregShift 2
  167. #define MIIcmdLen 16
  168. #define MIIcmdShift 16
  169. /* Buffer Descriptor Status*/
  170. enum sis900_buffer_status {
  171. OWN = 0x80000000, MORE = 0x40000000, INTR = 0x20000000,
  172. SUPCRC = 0x10000000, INCCRC = 0x10000000,
  173. OK = 0x08000000, DSIZE = 0x00000FFF
  174. };
  175. /* Status for TX Buffers */
  176. enum sis900_tx_buffer_status {
  177. ABORT = 0x04000000, UNDERRUN = 0x02000000, NOCARRIER = 0x01000000,
  178. DEFERD = 0x00800000, EXCDEFER = 0x00400000, OWCOLL = 0x00200000,
  179. EXCCOLL = 0x00100000, COLCNT = 0x000F0000
  180. };
  181. enum sis900_rx_buffer_status {
  182. OVERRUN = 0x02000000, DEST = 0x00800000, BCAST = 0x01800000,
  183. MCAST = 0x01000000, UNIMATCH = 0x00800000, TOOLONG = 0x00400000,
  184. RUNT = 0x00200000, RXISERR = 0x00100000, CRCERR = 0x00080000,
  185. FAERR = 0x00040000, LOOPBK = 0x00020000, RXCOL = 0x00010000
  186. };
  187. /* MII register offsets */
  188. enum mii_registers {
  189. MII_CONTROL = 0x0000, MII_STATUS = 0x0001, MII_PHY_ID0 = 0x0002,
  190. MII_PHY_ID1 = 0x0003, MII_ANADV = 0x0004, MII_ANLPAR = 0x0005,
  191. MII_ANEXT = 0x0006
  192. };
  193. /* mii registers specific to SiS 900 */
  194. enum sis_mii_registers {
  195. MII_CONFIG1 = 0x0010, MII_CONFIG2 = 0x0011, MII_STSOUT = 0x0012,
  196. MII_MASK = 0x0013, MII_RESV = 0x0014
  197. };
  198. /* mii registers specific to ICS 1893 */
  199. enum ics_mii_registers {
  200. MII_EXTCTRL = 0x0010, MII_QPDSTS = 0x0011, MII_10BTOP = 0x0012,
  201. MII_EXTCTRL2 = 0x0013
  202. };
  203. /* mii registers specific to AMD 79C901 */
  204. enum amd_mii_registers {
  205. MII_STATUS_SUMMARY = 0x0018
  206. };
  207. /* MII Control register bit definitions. */
  208. enum mii_control_register_bits {
  209. MII_CNTL_FDX = 0x0100, MII_CNTL_RST_AUTO = 0x0200,
  210. MII_CNTL_ISOLATE = 0x0400, MII_CNTL_PWRDWN = 0x0800,
  211. MII_CNTL_AUTO = 0x1000, MII_CNTL_SPEED = 0x2000,
  212. MII_CNTL_LPBK = 0x4000, MII_CNTL_RESET = 0x8000
  213. };
  214. /* MII Status register bit */
  215. enum mii_status_register_bits {
  216. MII_STAT_EXT = 0x0001, MII_STAT_JAB = 0x0002,
  217. MII_STAT_LINK = 0x0004, MII_STAT_CAN_AUTO = 0x0008,
  218. MII_STAT_FAULT = 0x0010, MII_STAT_AUTO_DONE = 0x0020,
  219. MII_STAT_CAN_T = 0x0800, MII_STAT_CAN_T_FDX = 0x1000,
  220. MII_STAT_CAN_TX = 0x2000, MII_STAT_CAN_TX_FDX = 0x4000,
  221. MII_STAT_CAN_T4 = 0x8000
  222. };
  223. #define MII_ID1_OUI_LO 0xFC00 /* low bits of OUI mask */
  224. #define MII_ID1_MODEL 0x03F0 /* model number */
  225. #define MII_ID1_REV 0x000F /* model number */
  226. /* MII NWAY Register Bits ...
  227. valid for the ANAR (Auto-Negotiation Advertisement) and
  228. ANLPAR (Auto-Negotiation Link Partner) registers */
  229. enum mii_nway_register_bits {
  230. MII_NWAY_NODE_SEL = 0x001f, MII_NWAY_CSMA_CD = 0x0001,
  231. MII_NWAY_T = 0x0020, MII_NWAY_T_FDX = 0x0040,
  232. MII_NWAY_TX = 0x0080, MII_NWAY_TX_FDX = 0x0100,
  233. MII_NWAY_T4 = 0x0200, MII_NWAY_PAUSE = 0x0400,
  234. MII_NWAY_RF = 0x2000, MII_NWAY_ACK = 0x4000,
  235. MII_NWAY_NP = 0x8000
  236. };
  237. enum mii_stsout_register_bits {
  238. MII_STSOUT_LINK_FAIL = 0x4000,
  239. MII_STSOUT_SPD = 0x0080, MII_STSOUT_DPLX = 0x0040
  240. };
  241. enum mii_stsics_register_bits {
  242. MII_STSICS_SPD = 0x8000, MII_STSICS_DPLX = 0x4000,
  243. MII_STSICS_LINKSTS = 0x0001
  244. };
  245. enum mii_stssum_register_bits {
  246. MII_STSSUM_LINK = 0x0008, MII_STSSUM_DPLX = 0x0004,
  247. MII_STSSUM_AUTO = 0x0002, MII_STSSUM_SPD = 0x0001
  248. };
  249. enum sis900_revision_id {
  250. SIS630A_900_REV = 0x80, SIS630E_900_REV = 0x81,
  251. SIS630S_900_REV = 0x82, SIS630EA1_900_REV = 0x83,
  252. SIS630ET_900_REV = 0x84, SIS635A_900_REV = 0x90,
  253. SIS96x_900_REV = 0X91, SIS900B_900_REV = 0x03
  254. };
  255. enum sis630_revision_id {
  256. SIS630A0 = 0x00, SIS630A1 = 0x01,
  257. SIS630B0 = 0x10, SIS630B1 = 0x11
  258. };
  259. #define FDX_CAPABLE_DUPLEX_UNKNOWN 0
  260. #define FDX_CAPABLE_HALF_SELECTED 1
  261. #define FDX_CAPABLE_FULL_SELECTED 2
  262. #define HW_SPEED_UNCONFIG 0
  263. #define HW_SPEED_HOME 1
  264. #define HW_SPEED_10_MBPS 10
  265. #define HW_SPEED_100_MBPS 100
  266. #define HW_SPEED_DEFAULT (HW_SPEED_100_MBPS)
  267. #define CRC_SIZE 4
  268. #define MAC_HEADER_SIZE 14
  269. #if IS_ENABLED(CONFIG_VLAN_8021Q)
  270. #define MAX_FRAME_SIZE (1518 + 4)
  271. #else
  272. #define MAX_FRAME_SIZE 1518
  273. #endif /* CONFIG_VLAN_802_1Q */
  274. #define TX_BUF_SIZE (MAX_FRAME_SIZE+18)
  275. #define RX_BUF_SIZE (MAX_FRAME_SIZE+18)
  276. #define NUM_TX_DESC 16 /* Number of Tx descriptor registers. */
  277. #define NUM_RX_DESC 16 /* Number of Rx descriptor registers. */
  278. #define TX_TOTAL_SIZE NUM_TX_DESC*sizeof(BufferDesc)
  279. #define RX_TOTAL_SIZE NUM_RX_DESC*sizeof(BufferDesc)
  280. /* PCI stuff, should be move to pci.h */
  281. #define SIS630_VENDOR_ID 0x1039
  282. #define SIS630_DEVICE_ID 0x0630