meth.h 8.9 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227
  1. /* version dependencies have been confined to a separate file */
  2. /* Tunable parameters */
  3. #define TX_RING_ENTRIES 64 /* 64-512?*/
  4. #define RX_RING_ENTRIES 16 /* Do not change */
  5. /* Internal constants */
  6. #define TX_RING_BUFFER_SIZE (TX_RING_ENTRIES*sizeof(tx_packet))
  7. #define RX_BUFFER_SIZE 1546 /* ethenet packet size */
  8. #define METH_RX_BUFF_SIZE 4096
  9. #define METH_RX_HEAD 34 /* status + 3 quad garbage-fill + 2 byte zero-pad */
  10. #define RX_BUFFER_OFFSET (sizeof(rx_status_vector)+2) /* staus vector + 2 bytes of padding */
  11. #define RX_BUCKET_SIZE 256
  12. /* For more detailed explanations of what each field menas,
  13. see Nick's great comments to #defines below (or docs, if
  14. you are lucky enough toget hold of them :)*/
  15. /* tx status vector is written over tx command header upon
  16. dma completion. */
  17. typedef struct tx_status_vector {
  18. u64 sent:1; /* always set to 1...*/
  19. u64 pad0:34;/* always set to 0 */
  20. u64 flags:9; /*I'm too lazy to specify each one separately at the moment*/
  21. u64 col_retry_cnt:4; /*collision retry count*/
  22. u64 len:16; /*Transmit length in bytes*/
  23. } tx_status_vector;
  24. /*
  25. * Each packet is 128 bytes long.
  26. * It consists of header, 0-3 concatination
  27. * buffer pointers and up to 120 data bytes.
  28. */
  29. typedef struct tx_packet_hdr {
  30. u64 pad1:36; /*should be filled with 0 */
  31. u64 cat_ptr3_valid:1, /*Concatination pointer valid flags*/
  32. cat_ptr2_valid:1,
  33. cat_ptr1_valid:1;
  34. u64 tx_int_flag:1; /*Generate TX intrrupt when packet has been sent*/
  35. u64 term_dma_flag:1; /*Terminate transmit DMA on transmit abort conditions*/
  36. u64 data_offset:7; /*Starting byte offset in ring data block*/
  37. u64 data_len:16; /*Length of valid data in bytes-1*/
  38. } tx_packet_hdr;
  39. typedef union tx_cat_ptr {
  40. struct {
  41. u64 pad2:16; /* should be 0 */
  42. u64 len:16; /*length of buffer data - 1*/
  43. u64 start_addr:29; /*Physical starting address*/
  44. u64 pad1:3; /* should be zero */
  45. } form;
  46. u64 raw;
  47. } tx_cat_ptr;
  48. typedef struct tx_packet {
  49. union {
  50. tx_packet_hdr header;
  51. tx_status_vector res;
  52. u64 raw;
  53. }header;
  54. union {
  55. tx_cat_ptr cat_buf[3];
  56. char dt[120];
  57. } data;
  58. } tx_packet;
  59. typedef union rx_status_vector {
  60. volatile struct {
  61. u64 pad1:1;/*fill it with ones*/
  62. u64 pad2:15;/*fill with 0*/
  63. u64 ip_chk_sum:16;
  64. u64 seq_num:5;
  65. u64 mac_addr_match:1;
  66. u64 mcast_addr_match:1;
  67. u64 carrier_event_seen:1;
  68. u64 bad_packet:1;
  69. u64 long_event_seen:1;
  70. u64 invalid_preamble:1;
  71. u64 broadcast:1;
  72. u64 multicast:1;
  73. u64 crc_error:1;
  74. u64 huh:1;/*???*/
  75. u64 rx_code_violation:1;
  76. u64 rx_len:16;
  77. } parsed;
  78. volatile u64 raw;
  79. } rx_status_vector;
  80. typedef struct rx_packet {
  81. rx_status_vector status;
  82. u64 pad[3]; /* For whatever reason, there needs to be 4 double-word offset */
  83. u16 pad2;
  84. char buf[METH_RX_BUFF_SIZE-sizeof(rx_status_vector)-3*sizeof(u64)-sizeof(u16)];/* data */
  85. } rx_packet;
  86. #define TX_INFO_RPTR 0x00FF0000
  87. #define TX_INFO_WPTR 0x000000FF
  88. /* Bits in METH_MAC */
  89. #define SGI_MAC_RESET BIT(0) /* 0: MAC110 active in run mode, 1: Global reset signal to MAC110 core is active */
  90. #define METH_PHY_FDX BIT(1) /* 0: Disable full duplex, 1: Enable full duplex */
  91. #define METH_PHY_LOOP BIT(2) /* 0: Normal operation, follows 10/100mbit and M10T/MII select, 1: loops internal MII bus */
  92. /* selects ignored */
  93. #define METH_100MBIT BIT(3) /* 0: 10meg mode, 1: 100meg mode */
  94. #define METH_PHY_MII BIT(4) /* 0: MII selected, 1: SIA selected */
  95. /* Note: when loopback is set this bit becomes collision control. Setting this bit will */
  96. /* cause a collision to be reported. */
  97. /* Bits 5 and 6 are used to determine the Destination address filter mode */
  98. #define METH_ACCEPT_MY 0 /* 00: Accept PHY address only */
  99. #define METH_ACCEPT_MCAST 0x20 /* 01: Accept physical, broadcast, and multicast filter matches only */
  100. #define METH_ACCEPT_AMCAST 0x40 /* 10: Accept physical, broadcast, and all multicast packets */
  101. #define METH_PROMISC 0x60 /* 11: Promiscious mode */
  102. #define METH_PHY_LINK_FAIL BIT(7) /* 0: Link failure detection disabled, 1: Hardware scans for link failure in PHY */
  103. #define METH_MAC_IPG 0x1ffff00
  104. #define METH_DEFAULT_IPG ((17<<15) | (11<<22) | (21<<8))
  105. /* 0x172e5c00 */ /* 23, 23, 23 */ /*0x54A9500 *//*21,21,21*/
  106. /* Bits 8 through 14 are used to determine Inter-Packet Gap between "Back to Back" packets */
  107. /* The gap depends on the clock speed of the link, 80ns per increment for 100baseT, 800ns */
  108. /* per increment for 10BaseT */
  109. /* Bits 15 through 21 are used to determine IPGR1 */
  110. /* Bits 22 through 28 are used to determine IPGR2 */
  111. #define METH_REV_SHIFT 29 /* Bits 29 through 31 are used to determine the revision */
  112. /* 000: Initial revision */
  113. /* 001: First revision, Improved TX concatenation */
  114. /* DMA control bits */
  115. #define METH_RX_OFFSET_SHIFT 12 /* Bits 12:14 of DMA control register indicate starting offset of packet data for RX operation */
  116. #define METH_RX_DEPTH_SHIFT 4 /* Bits 8:4 define RX fifo depth -- when # of RX fifo entries != depth, interrupt is generted */
  117. #define METH_DMA_TX_EN BIT(1) /* enable TX DMA */
  118. #define METH_DMA_TX_INT_EN BIT(0) /* enable TX Buffer Empty interrupt */
  119. #define METH_DMA_RX_EN BIT(15) /* Enable RX */
  120. #define METH_DMA_RX_INT_EN BIT(9) /* Enable interrupt on RX packet */
  121. /* RX FIFO MCL Info bits */
  122. #define METH_RX_FIFO_WPTR(x) (((x)>>16)&0xf)
  123. #define METH_RX_FIFO_RPTR(x) (((x)>>8)&0xf)
  124. #define METH_RX_FIFO_DEPTH(x) ((x)&0x1f)
  125. /* RX status bits */
  126. #define METH_RX_ST_VALID BIT(63)
  127. #define METH_RX_ST_RCV_CODE_VIOLATION BIT(16)
  128. #define METH_RX_ST_DRBL_NBL BIT(17)
  129. #define METH_RX_ST_CRC_ERR BIT(18)
  130. #define METH_RX_ST_MCAST_PKT BIT(19)
  131. #define METH_RX_ST_BCAST_PKT BIT(20)
  132. #define METH_RX_ST_INV_PREAMBLE_CTX BIT(21)
  133. #define METH_RX_ST_LONG_EVT_SEEN BIT(22)
  134. #define METH_RX_ST_BAD_PACKET BIT(23)
  135. #define METH_RX_ST_CARRIER_EVT_SEEN BIT(24)
  136. #define METH_RX_ST_MCAST_FILTER_MATCH BIT(25)
  137. #define METH_RX_ST_PHYS_ADDR_MATCH BIT(26)
  138. #define METH_RX_STATUS_ERRORS \
  139. ( \
  140. METH_RX_ST_RCV_CODE_VIOLATION| \
  141. METH_RX_ST_CRC_ERR| \
  142. METH_RX_ST_INV_PREAMBLE_CTX| \
  143. METH_RX_ST_LONG_EVT_SEEN| \
  144. METH_RX_ST_BAD_PACKET| \
  145. METH_RX_ST_CARRIER_EVT_SEEN \
  146. )
  147. /* Bits in METH_INT */
  148. /* Write _1_ to corresponding bit to clear */
  149. #define METH_INT_TX_EMPTY BIT(0) /* 0: No interrupt pending, 1: The TX ring buffer is empty */
  150. #define METH_INT_TX_PKT BIT(1) /* 0: No interrupt pending */
  151. /* 1: A TX message had the INT request bit set, the packet has been sent. */
  152. #define METH_INT_TX_LINK_FAIL BIT(2) /* 0: No interrupt pending, 1: PHY has reported a link failure */
  153. #define METH_INT_MEM_ERROR BIT(3) /* 0: No interrupt pending */
  154. /* 1: A memory error occurred during DMA, DMA stopped, Fatal */
  155. #define METH_INT_TX_ABORT BIT(4) /* 0: No interrupt pending, 1: The TX aborted operation, DMA stopped, FATAL */
  156. #define METH_INT_RX_THRESHOLD BIT(5) /* 0: No interrupt pending, 1: Selected receive threshold condition Valid */
  157. #define METH_INT_RX_UNDERFLOW BIT(6) /* 0: No interrupt pending, 1: FIFO was empty, packet could not be queued */
  158. #define METH_INT_RX_OVERFLOW BIT(7) /* 0: No interrupt pending, 1: DMA FIFO Overflow, DMA stopped, FATAL */
  159. /*#define METH_INT_RX_RPTR_MASK 0x0001F00*/ /* Bits 8 through 12 alias of RX read-pointer */
  160. #define METH_INT_RX_RPTR_MASK 0x0000F00 /* Bits 8 through 11 alias of RX read-pointer - so, is Rx FIFO 16 or 32 entry?*/
  161. /* Bits 13 through 15 are always 0. */
  162. #define METH_INT_TX_RPTR_MASK 0x1FF0000 /* Bits 16 through 24 alias of TX read-pointer */
  163. #define METH_INT_RX_SEQ_MASK 0x2E000000 /* Bits 25 through 29 are the starting seq number for the message at the */
  164. /* top of the queue */
  165. #define METH_INT_ERROR (METH_INT_TX_LINK_FAIL| \
  166. METH_INT_MEM_ERROR| \
  167. METH_INT_TX_ABORT| \
  168. METH_INT_RX_OVERFLOW| \
  169. METH_INT_RX_UNDERFLOW)
  170. #define METH_INT_MCAST_HASH BIT(30) /* If RX DMA is enabled the hash select logic output is latched here */
  171. /* TX status bits */
  172. #define METH_TX_ST_DONE BIT(63) /* TX complete */
  173. #define METH_TX_ST_SUCCESS BIT(23) /* Packet was transmitted successfully */
  174. #define METH_TX_ST_TOOLONG BIT(24) /* TX abort due to excessive length */
  175. #define METH_TX_ST_UNDERRUN BIT(25) /* TX abort due to underrun (?) */
  176. #define METH_TX_ST_EXCCOLL BIT(26) /* TX abort due to excess collisions */
  177. #define METH_TX_ST_DEFER BIT(27) /* TX abort due to excess deferals */
  178. #define METH_TX_ST_LATECOLL BIT(28) /* TX abort due to late collision */
  179. /* Tx command header bits */
  180. #define METH_TX_CMD_INT_EN BIT(24) /* Generate TX interrupt when packet is sent */
  181. /* Phy MDIO interface busy flag */
  182. #define MDIO_BUSY BIT(16)
  183. #define MDIO_DATA_MASK 0xFFFF
  184. /* PHY defines */
  185. #define PHY_QS6612X 0x0181441 /* Quality TX */
  186. #define PHY_ICS1889 0x0015F41 /* ICS FX */
  187. #define PHY_ICS1890 0x0015F42 /* ICS TX */
  188. #define PHY_DP83840 0x20005C0 /* National TX */
  189. #define ADVANCE_RX_PTR(x) x=(x+1)&(RX_RING_ENTRIES-1)