tenxpress.c 13 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /****************************************************************************
  3. * Driver for Solarflare network controllers and boards
  4. * Copyright 2007-2011 Solarflare Communications Inc.
  5. */
  6. #include <linux/delay.h>
  7. #include <linux/rtnetlink.h>
  8. #include <linux/seq_file.h>
  9. #include <linux/slab.h>
  10. #include "efx.h"
  11. #include "mdio_10g.h"
  12. #include "nic.h"
  13. #include "phy.h"
  14. #include "workarounds.h"
  15. /* We expect these MMDs to be in the package. */
  16. #define TENXPRESS_REQUIRED_DEVS (MDIO_DEVS_PMAPMD | \
  17. MDIO_DEVS_PCS | \
  18. MDIO_DEVS_PHYXS | \
  19. MDIO_DEVS_AN)
  20. #define SFX7101_LOOPBACKS ((1 << LOOPBACK_PHYXS) | \
  21. (1 << LOOPBACK_PCS) | \
  22. (1 << LOOPBACK_PMAPMD) | \
  23. (1 << LOOPBACK_PHYXS_WS))
  24. /* We complain if we fail to see the link partner as 10G capable this many
  25. * times in a row (must be > 1 as sampling the autoneg. registers is racy)
  26. */
  27. #define MAX_BAD_LP_TRIES (5)
  28. /* Extended control register */
  29. #define PMA_PMD_XCONTROL_REG 49152
  30. #define PMA_PMD_EXT_GMII_EN_LBN 1
  31. #define PMA_PMD_EXT_GMII_EN_WIDTH 1
  32. #define PMA_PMD_EXT_CLK_OUT_LBN 2
  33. #define PMA_PMD_EXT_CLK_OUT_WIDTH 1
  34. #define PMA_PMD_LNPGA_POWERDOWN_LBN 8
  35. #define PMA_PMD_LNPGA_POWERDOWN_WIDTH 1
  36. #define PMA_PMD_EXT_CLK312_WIDTH 1
  37. #define PMA_PMD_EXT_LPOWER_LBN 12
  38. #define PMA_PMD_EXT_LPOWER_WIDTH 1
  39. #define PMA_PMD_EXT_ROBUST_LBN 14
  40. #define PMA_PMD_EXT_ROBUST_WIDTH 1
  41. #define PMA_PMD_EXT_SSR_LBN 15
  42. #define PMA_PMD_EXT_SSR_WIDTH 1
  43. /* extended status register */
  44. #define PMA_PMD_XSTATUS_REG 49153
  45. #define PMA_PMD_XSTAT_MDIX_LBN 14
  46. #define PMA_PMD_XSTAT_FLP_LBN (12)
  47. /* LED control register */
  48. #define PMA_PMD_LED_CTRL_REG 49159
  49. #define PMA_PMA_LED_ACTIVITY_LBN (3)
  50. /* LED function override register */
  51. #define PMA_PMD_LED_OVERR_REG 49161
  52. /* Bit positions for different LEDs (there are more but not wired on SFE4001)*/
  53. #define PMA_PMD_LED_LINK_LBN (0)
  54. #define PMA_PMD_LED_SPEED_LBN (2)
  55. #define PMA_PMD_LED_TX_LBN (4)
  56. #define PMA_PMD_LED_RX_LBN (6)
  57. /* Override settings */
  58. #define PMA_PMD_LED_AUTO (0) /* H/W control */
  59. #define PMA_PMD_LED_ON (1)
  60. #define PMA_PMD_LED_OFF (2)
  61. #define PMA_PMD_LED_FLASH (3)
  62. #define PMA_PMD_LED_MASK 3
  63. /* All LEDs under hardware control */
  64. /* Green and Amber under hardware control, Red off */
  65. #define SFX7101_PMA_PMD_LED_DEFAULT (PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN)
  66. #define PMA_PMD_SPEED_ENABLE_REG 49192
  67. #define PMA_PMD_100TX_ADV_LBN 1
  68. #define PMA_PMD_100TX_ADV_WIDTH 1
  69. #define PMA_PMD_1000T_ADV_LBN 2
  70. #define PMA_PMD_1000T_ADV_WIDTH 1
  71. #define PMA_PMD_10000T_ADV_LBN 3
  72. #define PMA_PMD_10000T_ADV_WIDTH 1
  73. #define PMA_PMD_SPEED_LBN 4
  74. #define PMA_PMD_SPEED_WIDTH 4
  75. /* Misc register defines */
  76. #define PCS_CLOCK_CTRL_REG 55297
  77. #define PLL312_RST_N_LBN 2
  78. #define PCS_SOFT_RST2_REG 55302
  79. #define SERDES_RST_N_LBN 13
  80. #define XGXS_RST_N_LBN 12
  81. #define PCS_TEST_SELECT_REG 55303 /* PRM 10.5.8 */
  82. #define CLK312_EN_LBN 3
  83. /* PHYXS registers */
  84. #define PHYXS_XCONTROL_REG 49152
  85. #define PHYXS_RESET_LBN 15
  86. #define PHYXS_RESET_WIDTH 1
  87. #define PHYXS_TEST1 (49162)
  88. #define LOOPBACK_NEAR_LBN (8)
  89. #define LOOPBACK_NEAR_WIDTH (1)
  90. /* Boot status register */
  91. #define PCS_BOOT_STATUS_REG 53248
  92. #define PCS_BOOT_FATAL_ERROR_LBN 0
  93. #define PCS_BOOT_PROGRESS_LBN 1
  94. #define PCS_BOOT_PROGRESS_WIDTH 2
  95. #define PCS_BOOT_PROGRESS_INIT 0
  96. #define PCS_BOOT_PROGRESS_WAIT_MDIO 1
  97. #define PCS_BOOT_PROGRESS_CHECKSUM 2
  98. #define PCS_BOOT_PROGRESS_JUMP 3
  99. #define PCS_BOOT_DOWNLOAD_WAIT_LBN 3
  100. #define PCS_BOOT_CODE_STARTED_LBN 4
  101. /* 100M/1G PHY registers */
  102. #define GPHY_XCONTROL_REG 49152
  103. #define GPHY_ISOLATE_LBN 10
  104. #define GPHY_ISOLATE_WIDTH 1
  105. #define GPHY_DUPLEX_LBN 8
  106. #define GPHY_DUPLEX_WIDTH 1
  107. #define GPHY_LOOPBACK_NEAR_LBN 14
  108. #define GPHY_LOOPBACK_NEAR_WIDTH 1
  109. #define C22EXT_STATUS_REG 49153
  110. #define C22EXT_STATUS_LINK_LBN 2
  111. #define C22EXT_STATUS_LINK_WIDTH 1
  112. #define C22EXT_MSTSLV_CTRL 49161
  113. #define C22EXT_MSTSLV_CTRL_ADV_1000_HD_LBN 8
  114. #define C22EXT_MSTSLV_CTRL_ADV_1000_FD_LBN 9
  115. #define C22EXT_MSTSLV_STATUS 49162
  116. #define C22EXT_MSTSLV_STATUS_LP_1000_HD_LBN 10
  117. #define C22EXT_MSTSLV_STATUS_LP_1000_FD_LBN 11
  118. /* Time to wait between powering down the LNPGA and turning off the power
  119. * rails */
  120. #define LNPGA_PDOWN_WAIT (HZ / 5)
  121. struct tenxpress_phy_data {
  122. enum ef4_loopback_mode loopback_mode;
  123. enum ef4_phy_mode phy_mode;
  124. int bad_lp_tries;
  125. };
  126. static int tenxpress_init(struct ef4_nic *efx)
  127. {
  128. /* Enable 312.5 MHz clock */
  129. ef4_mdio_write(efx, MDIO_MMD_PCS, PCS_TEST_SELECT_REG,
  130. 1 << CLK312_EN_LBN);
  131. /* Set the LEDs up as: Green = Link, Amber = Link/Act, Red = Off */
  132. ef4_mdio_set_flag(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_CTRL_REG,
  133. 1 << PMA_PMA_LED_ACTIVITY_LBN, true);
  134. ef4_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_OVERR_REG,
  135. SFX7101_PMA_PMD_LED_DEFAULT);
  136. return 0;
  137. }
  138. static int tenxpress_phy_probe(struct ef4_nic *efx)
  139. {
  140. struct tenxpress_phy_data *phy_data;
  141. /* Allocate phy private storage */
  142. phy_data = kzalloc(sizeof(*phy_data), GFP_KERNEL);
  143. if (!phy_data)
  144. return -ENOMEM;
  145. efx->phy_data = phy_data;
  146. phy_data->phy_mode = efx->phy_mode;
  147. efx->mdio.mmds = TENXPRESS_REQUIRED_DEVS;
  148. efx->mdio.mode_support = MDIO_SUPPORTS_C45;
  149. efx->loopback_modes = SFX7101_LOOPBACKS | FALCON_XMAC_LOOPBACKS;
  150. efx->link_advertising = (ADVERTISED_TP | ADVERTISED_Autoneg |
  151. ADVERTISED_10000baseT_Full);
  152. return 0;
  153. }
  154. static int tenxpress_phy_init(struct ef4_nic *efx)
  155. {
  156. int rc;
  157. falcon_board(efx)->type->init_phy(efx);
  158. if (!(efx->phy_mode & PHY_MODE_SPECIAL)) {
  159. rc = ef4_mdio_wait_reset_mmds(efx, TENXPRESS_REQUIRED_DEVS);
  160. if (rc < 0)
  161. return rc;
  162. rc = ef4_mdio_check_mmds(efx, TENXPRESS_REQUIRED_DEVS);
  163. if (rc < 0)
  164. return rc;
  165. }
  166. rc = tenxpress_init(efx);
  167. if (rc < 0)
  168. return rc;
  169. /* Reinitialise flow control settings */
  170. ef4_link_set_wanted_fc(efx, efx->wanted_fc);
  171. ef4_mdio_an_reconfigure(efx);
  172. schedule_timeout_uninterruptible(HZ / 5); /* 200ms */
  173. /* Let XGXS and SerDes out of reset */
  174. falcon_reset_xaui(efx);
  175. return 0;
  176. }
  177. /* Perform a "special software reset" on the PHY. The caller is
  178. * responsible for saving and restoring the PHY hardware registers
  179. * properly, and masking/unmasking LASI */
  180. static int tenxpress_special_reset(struct ef4_nic *efx)
  181. {
  182. int rc, reg;
  183. /* The XGMAC clock is driven from the SFX7101 312MHz clock, so
  184. * a special software reset can glitch the XGMAC sufficiently for stats
  185. * requests to fail. */
  186. falcon_stop_nic_stats(efx);
  187. /* Initiate reset */
  188. reg = ef4_mdio_read(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG);
  189. reg |= (1 << PMA_PMD_EXT_SSR_LBN);
  190. ef4_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
  191. mdelay(200);
  192. /* Wait for the blocks to come out of reset */
  193. rc = ef4_mdio_wait_reset_mmds(efx, TENXPRESS_REQUIRED_DEVS);
  194. if (rc < 0)
  195. goto out;
  196. /* Try and reconfigure the device */
  197. rc = tenxpress_init(efx);
  198. if (rc < 0)
  199. goto out;
  200. /* Wait for the XGXS state machine to churn */
  201. mdelay(10);
  202. out:
  203. falcon_start_nic_stats(efx);
  204. return rc;
  205. }
  206. static void sfx7101_check_bad_lp(struct ef4_nic *efx, bool link_ok)
  207. {
  208. struct tenxpress_phy_data *pd = efx->phy_data;
  209. bool bad_lp;
  210. int reg;
  211. if (link_ok) {
  212. bad_lp = false;
  213. } else {
  214. /* Check that AN has started but not completed. */
  215. reg = ef4_mdio_read(efx, MDIO_MMD_AN, MDIO_STAT1);
  216. if (!(reg & MDIO_AN_STAT1_LPABLE))
  217. return; /* LP status is unknown */
  218. bad_lp = !(reg & MDIO_AN_STAT1_COMPLETE);
  219. if (bad_lp)
  220. pd->bad_lp_tries++;
  221. }
  222. /* Nothing to do if all is well and was previously so. */
  223. if (!pd->bad_lp_tries)
  224. return;
  225. /* Use the RX (red) LED as an error indicator once we've seen AN
  226. * failure several times in a row, and also log a message. */
  227. if (!bad_lp || pd->bad_lp_tries == MAX_BAD_LP_TRIES) {
  228. reg = ef4_mdio_read(efx, MDIO_MMD_PMAPMD,
  229. PMA_PMD_LED_OVERR_REG);
  230. reg &= ~(PMA_PMD_LED_MASK << PMA_PMD_LED_RX_LBN);
  231. if (!bad_lp) {
  232. reg |= PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN;
  233. } else {
  234. reg |= PMA_PMD_LED_FLASH << PMA_PMD_LED_RX_LBN;
  235. netif_err(efx, link, efx->net_dev,
  236. "appears to be plugged into a port"
  237. " that is not 10GBASE-T capable. The PHY"
  238. " supports 10GBASE-T ONLY, so no link can"
  239. " be established\n");
  240. }
  241. ef4_mdio_write(efx, MDIO_MMD_PMAPMD,
  242. PMA_PMD_LED_OVERR_REG, reg);
  243. pd->bad_lp_tries = bad_lp;
  244. }
  245. }
  246. static bool sfx7101_link_ok(struct ef4_nic *efx)
  247. {
  248. return ef4_mdio_links_ok(efx,
  249. MDIO_DEVS_PMAPMD |
  250. MDIO_DEVS_PCS |
  251. MDIO_DEVS_PHYXS);
  252. }
  253. static void tenxpress_ext_loopback(struct ef4_nic *efx)
  254. {
  255. ef4_mdio_set_flag(efx, MDIO_MMD_PHYXS, PHYXS_TEST1,
  256. 1 << LOOPBACK_NEAR_LBN,
  257. efx->loopback_mode == LOOPBACK_PHYXS);
  258. }
  259. static void tenxpress_low_power(struct ef4_nic *efx)
  260. {
  261. ef4_mdio_set_mmds_lpower(
  262. efx, !!(efx->phy_mode & PHY_MODE_LOW_POWER),
  263. TENXPRESS_REQUIRED_DEVS);
  264. }
  265. static int tenxpress_phy_reconfigure(struct ef4_nic *efx)
  266. {
  267. struct tenxpress_phy_data *phy_data = efx->phy_data;
  268. bool phy_mode_change, loop_reset;
  269. if (efx->phy_mode & (PHY_MODE_OFF | PHY_MODE_SPECIAL)) {
  270. phy_data->phy_mode = efx->phy_mode;
  271. return 0;
  272. }
  273. phy_mode_change = (efx->phy_mode == PHY_MODE_NORMAL &&
  274. phy_data->phy_mode != PHY_MODE_NORMAL);
  275. loop_reset = (LOOPBACK_OUT_OF(phy_data, efx, LOOPBACKS_EXTERNAL(efx)) ||
  276. LOOPBACK_CHANGED(phy_data, efx, 1 << LOOPBACK_GPHY));
  277. if (loop_reset || phy_mode_change) {
  278. tenxpress_special_reset(efx);
  279. falcon_reset_xaui(efx);
  280. }
  281. tenxpress_low_power(efx);
  282. ef4_mdio_transmit_disable(efx);
  283. ef4_mdio_phy_reconfigure(efx);
  284. tenxpress_ext_loopback(efx);
  285. ef4_mdio_an_reconfigure(efx);
  286. phy_data->loopback_mode = efx->loopback_mode;
  287. phy_data->phy_mode = efx->phy_mode;
  288. return 0;
  289. }
  290. /* Poll for link state changes */
  291. static bool tenxpress_phy_poll(struct ef4_nic *efx)
  292. {
  293. struct ef4_link_state old_state = efx->link_state;
  294. efx->link_state.up = sfx7101_link_ok(efx);
  295. efx->link_state.speed = 10000;
  296. efx->link_state.fd = true;
  297. efx->link_state.fc = ef4_mdio_get_pause(efx);
  298. sfx7101_check_bad_lp(efx, efx->link_state.up);
  299. return !ef4_link_state_equal(&efx->link_state, &old_state);
  300. }
  301. static void sfx7101_phy_fini(struct ef4_nic *efx)
  302. {
  303. int reg;
  304. /* Power down the LNPGA */
  305. reg = (1 << PMA_PMD_LNPGA_POWERDOWN_LBN);
  306. ef4_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_XCONTROL_REG, reg);
  307. /* Waiting here ensures that the board fini, which can turn
  308. * off the power to the PHY, won't get run until the LNPGA
  309. * powerdown has been given long enough to complete. */
  310. schedule_timeout_uninterruptible(LNPGA_PDOWN_WAIT); /* 200 ms */
  311. }
  312. static void tenxpress_phy_remove(struct ef4_nic *efx)
  313. {
  314. kfree(efx->phy_data);
  315. efx->phy_data = NULL;
  316. }
  317. /* Override the RX, TX and link LEDs */
  318. void tenxpress_set_id_led(struct ef4_nic *efx, enum ef4_led_mode mode)
  319. {
  320. int reg;
  321. switch (mode) {
  322. case EF4_LED_OFF:
  323. reg = (PMA_PMD_LED_OFF << PMA_PMD_LED_TX_LBN) |
  324. (PMA_PMD_LED_OFF << PMA_PMD_LED_RX_LBN) |
  325. (PMA_PMD_LED_OFF << PMA_PMD_LED_LINK_LBN);
  326. break;
  327. case EF4_LED_ON:
  328. reg = (PMA_PMD_LED_ON << PMA_PMD_LED_TX_LBN) |
  329. (PMA_PMD_LED_ON << PMA_PMD_LED_RX_LBN) |
  330. (PMA_PMD_LED_ON << PMA_PMD_LED_LINK_LBN);
  331. break;
  332. default:
  333. reg = SFX7101_PMA_PMD_LED_DEFAULT;
  334. break;
  335. }
  336. ef4_mdio_write(efx, MDIO_MMD_PMAPMD, PMA_PMD_LED_OVERR_REG, reg);
  337. }
  338. static const char *const sfx7101_test_names[] = {
  339. "bist"
  340. };
  341. static const char *sfx7101_test_name(struct ef4_nic *efx, unsigned int index)
  342. {
  343. if (index < ARRAY_SIZE(sfx7101_test_names))
  344. return sfx7101_test_names[index];
  345. return NULL;
  346. }
  347. static int
  348. sfx7101_run_tests(struct ef4_nic *efx, int *results, unsigned flags)
  349. {
  350. int rc;
  351. if (!(flags & ETH_TEST_FL_OFFLINE))
  352. return 0;
  353. /* BIST is automatically run after a special software reset */
  354. rc = tenxpress_special_reset(efx);
  355. results[0] = rc ? -1 : 1;
  356. ef4_mdio_an_reconfigure(efx);
  357. return rc;
  358. }
  359. static void
  360. tenxpress_get_link_ksettings(struct ef4_nic *efx,
  361. struct ethtool_link_ksettings *cmd)
  362. {
  363. u32 adv = 0, lpa = 0;
  364. int reg;
  365. reg = ef4_mdio_read(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL);
  366. if (reg & MDIO_AN_10GBT_CTRL_ADV10G)
  367. adv |= ADVERTISED_10000baseT_Full;
  368. reg = ef4_mdio_read(efx, MDIO_MMD_AN, MDIO_AN_10GBT_STAT);
  369. if (reg & MDIO_AN_10GBT_STAT_LP10G)
  370. lpa |= ADVERTISED_10000baseT_Full;
  371. mdio45_ethtool_ksettings_get_npage(&efx->mdio, cmd, adv, lpa);
  372. /* In loopback, the PHY automatically brings up the correct interface,
  373. * but doesn't advertise the correct speed. So override it */
  374. if (LOOPBACK_EXTERNAL(efx))
  375. cmd->base.speed = SPEED_10000;
  376. }
  377. static int
  378. tenxpress_set_link_ksettings(struct ef4_nic *efx,
  379. const struct ethtool_link_ksettings *cmd)
  380. {
  381. if (!cmd->base.autoneg)
  382. return -EINVAL;
  383. return ef4_mdio_set_link_ksettings(efx, cmd);
  384. }
  385. static void sfx7101_set_npage_adv(struct ef4_nic *efx, u32 advertising)
  386. {
  387. ef4_mdio_set_flag(efx, MDIO_MMD_AN, MDIO_AN_10GBT_CTRL,
  388. MDIO_AN_10GBT_CTRL_ADV10G,
  389. advertising & ADVERTISED_10000baseT_Full);
  390. }
  391. const struct ef4_phy_operations falcon_sfx7101_phy_ops = {
  392. .probe = tenxpress_phy_probe,
  393. .init = tenxpress_phy_init,
  394. .reconfigure = tenxpress_phy_reconfigure,
  395. .poll = tenxpress_phy_poll,
  396. .fini = sfx7101_phy_fini,
  397. .remove = tenxpress_phy_remove,
  398. .get_link_ksettings = tenxpress_get_link_ksettings,
  399. .set_link_ksettings = tenxpress_set_link_ksettings,
  400. .set_npage_adv = sfx7101_set_npage_adv,
  401. .test_alive = ef4_mdio_test_alive,
  402. .test_name = sfx7101_test_name,
  403. .run_tests = sfx7101_run_tests,
  404. };