lpc_eth.c 40 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * drivers/net/ethernet/nxp/lpc_eth.c
  4. *
  5. * Author: Kevin Wells <[email protected]>
  6. *
  7. * Copyright (C) 2010 NXP Semiconductors
  8. * Copyright (C) 2012 Roland Stigge <[email protected]>
  9. */
  10. #define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
  11. #include <linux/clk.h>
  12. #include <linux/crc32.h>
  13. #include <linux/etherdevice.h>
  14. #include <linux/module.h>
  15. #include <linux/of.h>
  16. #include <linux/of_mdio.h>
  17. #include <linux/of_net.h>
  18. #include <linux/phy.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/spinlock.h>
  21. #include <linux/soc/nxp/lpc32xx-misc.h>
  22. #define MODNAME "lpc-eth"
  23. #define DRV_VERSION "1.00"
  24. #define ENET_MAXF_SIZE 1536
  25. #define ENET_RX_DESC 48
  26. #define ENET_TX_DESC 16
  27. #define NAPI_WEIGHT 16
  28. /*
  29. * Ethernet MAC controller Register offsets
  30. */
  31. #define LPC_ENET_MAC1(x) (x + 0x000)
  32. #define LPC_ENET_MAC2(x) (x + 0x004)
  33. #define LPC_ENET_IPGT(x) (x + 0x008)
  34. #define LPC_ENET_IPGR(x) (x + 0x00C)
  35. #define LPC_ENET_CLRT(x) (x + 0x010)
  36. #define LPC_ENET_MAXF(x) (x + 0x014)
  37. #define LPC_ENET_SUPP(x) (x + 0x018)
  38. #define LPC_ENET_TEST(x) (x + 0x01C)
  39. #define LPC_ENET_MCFG(x) (x + 0x020)
  40. #define LPC_ENET_MCMD(x) (x + 0x024)
  41. #define LPC_ENET_MADR(x) (x + 0x028)
  42. #define LPC_ENET_MWTD(x) (x + 0x02C)
  43. #define LPC_ENET_MRDD(x) (x + 0x030)
  44. #define LPC_ENET_MIND(x) (x + 0x034)
  45. #define LPC_ENET_SA0(x) (x + 0x040)
  46. #define LPC_ENET_SA1(x) (x + 0x044)
  47. #define LPC_ENET_SA2(x) (x + 0x048)
  48. #define LPC_ENET_COMMAND(x) (x + 0x100)
  49. #define LPC_ENET_STATUS(x) (x + 0x104)
  50. #define LPC_ENET_RXDESCRIPTOR(x) (x + 0x108)
  51. #define LPC_ENET_RXSTATUS(x) (x + 0x10C)
  52. #define LPC_ENET_RXDESCRIPTORNUMBER(x) (x + 0x110)
  53. #define LPC_ENET_RXPRODUCEINDEX(x) (x + 0x114)
  54. #define LPC_ENET_RXCONSUMEINDEX(x) (x + 0x118)
  55. #define LPC_ENET_TXDESCRIPTOR(x) (x + 0x11C)
  56. #define LPC_ENET_TXSTATUS(x) (x + 0x120)
  57. #define LPC_ENET_TXDESCRIPTORNUMBER(x) (x + 0x124)
  58. #define LPC_ENET_TXPRODUCEINDEX(x) (x + 0x128)
  59. #define LPC_ENET_TXCONSUMEINDEX(x) (x + 0x12C)
  60. #define LPC_ENET_TSV0(x) (x + 0x158)
  61. #define LPC_ENET_TSV1(x) (x + 0x15C)
  62. #define LPC_ENET_RSV(x) (x + 0x160)
  63. #define LPC_ENET_FLOWCONTROLCOUNTER(x) (x + 0x170)
  64. #define LPC_ENET_FLOWCONTROLSTATUS(x) (x + 0x174)
  65. #define LPC_ENET_RXFILTER_CTRL(x) (x + 0x200)
  66. #define LPC_ENET_RXFILTERWOLSTATUS(x) (x + 0x204)
  67. #define LPC_ENET_RXFILTERWOLCLEAR(x) (x + 0x208)
  68. #define LPC_ENET_HASHFILTERL(x) (x + 0x210)
  69. #define LPC_ENET_HASHFILTERH(x) (x + 0x214)
  70. #define LPC_ENET_INTSTATUS(x) (x + 0xFE0)
  71. #define LPC_ENET_INTENABLE(x) (x + 0xFE4)
  72. #define LPC_ENET_INTCLEAR(x) (x + 0xFE8)
  73. #define LPC_ENET_INTSET(x) (x + 0xFEC)
  74. #define LPC_ENET_POWERDOWN(x) (x + 0xFF4)
  75. /*
  76. * mac1 register definitions
  77. */
  78. #define LPC_MAC1_RECV_ENABLE (1 << 0)
  79. #define LPC_MAC1_PASS_ALL_RX_FRAMES (1 << 1)
  80. #define LPC_MAC1_RX_FLOW_CONTROL (1 << 2)
  81. #define LPC_MAC1_TX_FLOW_CONTROL (1 << 3)
  82. #define LPC_MAC1_LOOPBACK (1 << 4)
  83. #define LPC_MAC1_RESET_TX (1 << 8)
  84. #define LPC_MAC1_RESET_MCS_TX (1 << 9)
  85. #define LPC_MAC1_RESET_RX (1 << 10)
  86. #define LPC_MAC1_RESET_MCS_RX (1 << 11)
  87. #define LPC_MAC1_SIMULATION_RESET (1 << 14)
  88. #define LPC_MAC1_SOFT_RESET (1 << 15)
  89. /*
  90. * mac2 register definitions
  91. */
  92. #define LPC_MAC2_FULL_DUPLEX (1 << 0)
  93. #define LPC_MAC2_FRAME_LENGTH_CHECKING (1 << 1)
  94. #define LPC_MAC2_HUGH_LENGTH_CHECKING (1 << 2)
  95. #define LPC_MAC2_DELAYED_CRC (1 << 3)
  96. #define LPC_MAC2_CRC_ENABLE (1 << 4)
  97. #define LPC_MAC2_PAD_CRC_ENABLE (1 << 5)
  98. #define LPC_MAC2_VLAN_PAD_ENABLE (1 << 6)
  99. #define LPC_MAC2_AUTO_DETECT_PAD_ENABLE (1 << 7)
  100. #define LPC_MAC2_PURE_PREAMBLE_ENFORCEMENT (1 << 8)
  101. #define LPC_MAC2_LONG_PREAMBLE_ENFORCEMENT (1 << 9)
  102. #define LPC_MAC2_NO_BACKOFF (1 << 12)
  103. #define LPC_MAC2_BACK_PRESSURE (1 << 13)
  104. #define LPC_MAC2_EXCESS_DEFER (1 << 14)
  105. /*
  106. * ipgt register definitions
  107. */
  108. #define LPC_IPGT_LOAD(n) ((n) & 0x7F)
  109. /*
  110. * ipgr register definitions
  111. */
  112. #define LPC_IPGR_LOAD_PART2(n) ((n) & 0x7F)
  113. #define LPC_IPGR_LOAD_PART1(n) (((n) & 0x7F) << 8)
  114. /*
  115. * clrt register definitions
  116. */
  117. #define LPC_CLRT_LOAD_RETRY_MAX(n) ((n) & 0xF)
  118. #define LPC_CLRT_LOAD_COLLISION_WINDOW(n) (((n) & 0x3F) << 8)
  119. /*
  120. * maxf register definitions
  121. */
  122. #define LPC_MAXF_LOAD_MAX_FRAME_LEN(n) ((n) & 0xFFFF)
  123. /*
  124. * supp register definitions
  125. */
  126. #define LPC_SUPP_SPEED (1 << 8)
  127. #define LPC_SUPP_RESET_RMII (1 << 11)
  128. /*
  129. * test register definitions
  130. */
  131. #define LPC_TEST_SHORTCUT_PAUSE_QUANTA (1 << 0)
  132. #define LPC_TEST_PAUSE (1 << 1)
  133. #define LPC_TEST_BACKPRESSURE (1 << 2)
  134. /*
  135. * mcfg register definitions
  136. */
  137. #define LPC_MCFG_SCAN_INCREMENT (1 << 0)
  138. #define LPC_MCFG_SUPPRESS_PREAMBLE (1 << 1)
  139. #define LPC_MCFG_CLOCK_SELECT(n) (((n) & 0x7) << 2)
  140. #define LPC_MCFG_CLOCK_HOST_DIV_4 0
  141. #define LPC_MCFG_CLOCK_HOST_DIV_6 2
  142. #define LPC_MCFG_CLOCK_HOST_DIV_8 3
  143. #define LPC_MCFG_CLOCK_HOST_DIV_10 4
  144. #define LPC_MCFG_CLOCK_HOST_DIV_14 5
  145. #define LPC_MCFG_CLOCK_HOST_DIV_20 6
  146. #define LPC_MCFG_CLOCK_HOST_DIV_28 7
  147. #define LPC_MCFG_RESET_MII_MGMT (1 << 15)
  148. /*
  149. * mcmd register definitions
  150. */
  151. #define LPC_MCMD_READ (1 << 0)
  152. #define LPC_MCMD_SCAN (1 << 1)
  153. /*
  154. * madr register definitions
  155. */
  156. #define LPC_MADR_REGISTER_ADDRESS(n) ((n) & 0x1F)
  157. #define LPC_MADR_PHY_0ADDRESS(n) (((n) & 0x1F) << 8)
  158. /*
  159. * mwtd register definitions
  160. */
  161. #define LPC_MWDT_WRITE(n) ((n) & 0xFFFF)
  162. /*
  163. * mrdd register definitions
  164. */
  165. #define LPC_MRDD_READ_MASK 0xFFFF
  166. /*
  167. * mind register definitions
  168. */
  169. #define LPC_MIND_BUSY (1 << 0)
  170. #define LPC_MIND_SCANNING (1 << 1)
  171. #define LPC_MIND_NOT_VALID (1 << 2)
  172. #define LPC_MIND_MII_LINK_FAIL (1 << 3)
  173. /*
  174. * command register definitions
  175. */
  176. #define LPC_COMMAND_RXENABLE (1 << 0)
  177. #define LPC_COMMAND_TXENABLE (1 << 1)
  178. #define LPC_COMMAND_REG_RESET (1 << 3)
  179. #define LPC_COMMAND_TXRESET (1 << 4)
  180. #define LPC_COMMAND_RXRESET (1 << 5)
  181. #define LPC_COMMAND_PASSRUNTFRAME (1 << 6)
  182. #define LPC_COMMAND_PASSRXFILTER (1 << 7)
  183. #define LPC_COMMAND_TXFLOWCONTROL (1 << 8)
  184. #define LPC_COMMAND_RMII (1 << 9)
  185. #define LPC_COMMAND_FULLDUPLEX (1 << 10)
  186. /*
  187. * status register definitions
  188. */
  189. #define LPC_STATUS_RXACTIVE (1 << 0)
  190. #define LPC_STATUS_TXACTIVE (1 << 1)
  191. /*
  192. * tsv0 register definitions
  193. */
  194. #define LPC_TSV0_CRC_ERROR (1 << 0)
  195. #define LPC_TSV0_LENGTH_CHECK_ERROR (1 << 1)
  196. #define LPC_TSV0_LENGTH_OUT_OF_RANGE (1 << 2)
  197. #define LPC_TSV0_DONE (1 << 3)
  198. #define LPC_TSV0_MULTICAST (1 << 4)
  199. #define LPC_TSV0_BROADCAST (1 << 5)
  200. #define LPC_TSV0_PACKET_DEFER (1 << 6)
  201. #define LPC_TSV0_ESCESSIVE_DEFER (1 << 7)
  202. #define LPC_TSV0_ESCESSIVE_COLLISION (1 << 8)
  203. #define LPC_TSV0_LATE_COLLISION (1 << 9)
  204. #define LPC_TSV0_GIANT (1 << 10)
  205. #define LPC_TSV0_UNDERRUN (1 << 11)
  206. #define LPC_TSV0_TOTAL_BYTES(n) (((n) >> 12) & 0xFFFF)
  207. #define LPC_TSV0_CONTROL_FRAME (1 << 28)
  208. #define LPC_TSV0_PAUSE (1 << 29)
  209. #define LPC_TSV0_BACKPRESSURE (1 << 30)
  210. #define LPC_TSV0_VLAN (1 << 31)
  211. /*
  212. * tsv1 register definitions
  213. */
  214. #define LPC_TSV1_TRANSMIT_BYTE_COUNT(n) ((n) & 0xFFFF)
  215. #define LPC_TSV1_COLLISION_COUNT(n) (((n) >> 16) & 0xF)
  216. /*
  217. * rsv register definitions
  218. */
  219. #define LPC_RSV_RECEIVED_BYTE_COUNT(n) ((n) & 0xFFFF)
  220. #define LPC_RSV_RXDV_EVENT_IGNORED (1 << 16)
  221. #define LPC_RSV_RXDV_EVENT_PREVIOUSLY_SEEN (1 << 17)
  222. #define LPC_RSV_CARRIER_EVNT_PREVIOUS_SEEN (1 << 18)
  223. #define LPC_RSV_RECEIVE_CODE_VIOLATION (1 << 19)
  224. #define LPC_RSV_CRC_ERROR (1 << 20)
  225. #define LPC_RSV_LENGTH_CHECK_ERROR (1 << 21)
  226. #define LPC_RSV_LENGTH_OUT_OF_RANGE (1 << 22)
  227. #define LPC_RSV_RECEIVE_OK (1 << 23)
  228. #define LPC_RSV_MULTICAST (1 << 24)
  229. #define LPC_RSV_BROADCAST (1 << 25)
  230. #define LPC_RSV_DRIBBLE_NIBBLE (1 << 26)
  231. #define LPC_RSV_CONTROL_FRAME (1 << 27)
  232. #define LPC_RSV_PAUSE (1 << 28)
  233. #define LPC_RSV_UNSUPPORTED_OPCODE (1 << 29)
  234. #define LPC_RSV_VLAN (1 << 30)
  235. /*
  236. * flowcontrolcounter register definitions
  237. */
  238. #define LPC_FCCR_MIRRORCOUNTER(n) ((n) & 0xFFFF)
  239. #define LPC_FCCR_PAUSETIMER(n) (((n) >> 16) & 0xFFFF)
  240. /*
  241. * flowcontrolstatus register definitions
  242. */
  243. #define LPC_FCCR_MIRRORCOUNTERCURRENT(n) ((n) & 0xFFFF)
  244. /*
  245. * rxfilterctrl, rxfilterwolstatus, and rxfilterwolclear shared
  246. * register definitions
  247. */
  248. #define LPC_RXFLTRW_ACCEPTUNICAST (1 << 0)
  249. #define LPC_RXFLTRW_ACCEPTUBROADCAST (1 << 1)
  250. #define LPC_RXFLTRW_ACCEPTUMULTICAST (1 << 2)
  251. #define LPC_RXFLTRW_ACCEPTUNICASTHASH (1 << 3)
  252. #define LPC_RXFLTRW_ACCEPTUMULTICASTHASH (1 << 4)
  253. #define LPC_RXFLTRW_ACCEPTPERFECT (1 << 5)
  254. /*
  255. * rxfilterctrl register definitions
  256. */
  257. #define LPC_RXFLTRWSTS_MAGICPACKETENWOL (1 << 12)
  258. #define LPC_RXFLTRWSTS_RXFILTERENWOL (1 << 13)
  259. /*
  260. * rxfilterwolstatus/rxfilterwolclear register definitions
  261. */
  262. #define LPC_RXFLTRWSTS_RXFILTERWOL (1 << 7)
  263. #define LPC_RXFLTRWSTS_MAGICPACKETWOL (1 << 8)
  264. /*
  265. * intstatus, intenable, intclear, and Intset shared register
  266. * definitions
  267. */
  268. #define LPC_MACINT_RXOVERRUNINTEN (1 << 0)
  269. #define LPC_MACINT_RXERRORONINT (1 << 1)
  270. #define LPC_MACINT_RXFINISHEDINTEN (1 << 2)
  271. #define LPC_MACINT_RXDONEINTEN (1 << 3)
  272. #define LPC_MACINT_TXUNDERRUNINTEN (1 << 4)
  273. #define LPC_MACINT_TXERRORINTEN (1 << 5)
  274. #define LPC_MACINT_TXFINISHEDINTEN (1 << 6)
  275. #define LPC_MACINT_TXDONEINTEN (1 << 7)
  276. #define LPC_MACINT_SOFTINTEN (1 << 12)
  277. #define LPC_MACINT_WAKEUPINTEN (1 << 13)
  278. /*
  279. * powerdown register definitions
  280. */
  281. #define LPC_POWERDOWN_MACAHB (1 << 31)
  282. static phy_interface_t lpc_phy_interface_mode(struct device *dev)
  283. {
  284. if (dev && dev->of_node) {
  285. const char *mode = of_get_property(dev->of_node,
  286. "phy-mode", NULL);
  287. if (mode && !strcmp(mode, "mii"))
  288. return PHY_INTERFACE_MODE_MII;
  289. }
  290. return PHY_INTERFACE_MODE_RMII;
  291. }
  292. static bool use_iram_for_net(struct device *dev)
  293. {
  294. if (dev && dev->of_node)
  295. return of_property_read_bool(dev->of_node, "use-iram");
  296. return false;
  297. }
  298. /* Receive Status information word */
  299. #define RXSTATUS_SIZE 0x000007FF
  300. #define RXSTATUS_CONTROL (1 << 18)
  301. #define RXSTATUS_VLAN (1 << 19)
  302. #define RXSTATUS_FILTER (1 << 20)
  303. #define RXSTATUS_MULTICAST (1 << 21)
  304. #define RXSTATUS_BROADCAST (1 << 22)
  305. #define RXSTATUS_CRC (1 << 23)
  306. #define RXSTATUS_SYMBOL (1 << 24)
  307. #define RXSTATUS_LENGTH (1 << 25)
  308. #define RXSTATUS_RANGE (1 << 26)
  309. #define RXSTATUS_ALIGN (1 << 27)
  310. #define RXSTATUS_OVERRUN (1 << 28)
  311. #define RXSTATUS_NODESC (1 << 29)
  312. #define RXSTATUS_LAST (1 << 30)
  313. #define RXSTATUS_ERROR (1 << 31)
  314. #define RXSTATUS_STATUS_ERROR \
  315. (RXSTATUS_NODESC | RXSTATUS_OVERRUN | RXSTATUS_ALIGN | \
  316. RXSTATUS_RANGE | RXSTATUS_LENGTH | RXSTATUS_SYMBOL | RXSTATUS_CRC)
  317. /* Receive Descriptor control word */
  318. #define RXDESC_CONTROL_SIZE 0x000007FF
  319. #define RXDESC_CONTROL_INT (1 << 31)
  320. /* Transmit Status information word */
  321. #define TXSTATUS_COLLISIONS_GET(x) (((x) >> 21) & 0xF)
  322. #define TXSTATUS_DEFER (1 << 25)
  323. #define TXSTATUS_EXCESSDEFER (1 << 26)
  324. #define TXSTATUS_EXCESSCOLL (1 << 27)
  325. #define TXSTATUS_LATECOLL (1 << 28)
  326. #define TXSTATUS_UNDERRUN (1 << 29)
  327. #define TXSTATUS_NODESC (1 << 30)
  328. #define TXSTATUS_ERROR (1 << 31)
  329. /* Transmit Descriptor control word */
  330. #define TXDESC_CONTROL_SIZE 0x000007FF
  331. #define TXDESC_CONTROL_OVERRIDE (1 << 26)
  332. #define TXDESC_CONTROL_HUGE (1 << 27)
  333. #define TXDESC_CONTROL_PAD (1 << 28)
  334. #define TXDESC_CONTROL_CRC (1 << 29)
  335. #define TXDESC_CONTROL_LAST (1 << 30)
  336. #define TXDESC_CONTROL_INT (1 << 31)
  337. /*
  338. * Structure of a TX/RX descriptors and RX status
  339. */
  340. struct txrx_desc_t {
  341. __le32 packet;
  342. __le32 control;
  343. };
  344. struct rx_status_t {
  345. __le32 statusinfo;
  346. __le32 statushashcrc;
  347. };
  348. /*
  349. * Device driver data structure
  350. */
  351. struct netdata_local {
  352. struct platform_device *pdev;
  353. struct net_device *ndev;
  354. struct device_node *phy_node;
  355. spinlock_t lock;
  356. void __iomem *net_base;
  357. u32 msg_enable;
  358. unsigned int skblen[ENET_TX_DESC];
  359. unsigned int last_tx_idx;
  360. unsigned int num_used_tx_buffs;
  361. struct mii_bus *mii_bus;
  362. struct clk *clk;
  363. dma_addr_t dma_buff_base_p;
  364. void *dma_buff_base_v;
  365. size_t dma_buff_size;
  366. struct txrx_desc_t *tx_desc_v;
  367. u32 *tx_stat_v;
  368. void *tx_buff_v;
  369. struct txrx_desc_t *rx_desc_v;
  370. struct rx_status_t *rx_stat_v;
  371. void *rx_buff_v;
  372. int link;
  373. int speed;
  374. int duplex;
  375. struct napi_struct napi;
  376. };
  377. /*
  378. * MAC support functions
  379. */
  380. static void __lpc_set_mac(struct netdata_local *pldat, const u8 *mac)
  381. {
  382. u32 tmp;
  383. /* Set station address */
  384. tmp = mac[0] | ((u32)mac[1] << 8);
  385. writel(tmp, LPC_ENET_SA2(pldat->net_base));
  386. tmp = mac[2] | ((u32)mac[3] << 8);
  387. writel(tmp, LPC_ENET_SA1(pldat->net_base));
  388. tmp = mac[4] | ((u32)mac[5] << 8);
  389. writel(tmp, LPC_ENET_SA0(pldat->net_base));
  390. netdev_dbg(pldat->ndev, "Ethernet MAC address %pM\n", mac);
  391. }
  392. static void __lpc_get_mac(struct netdata_local *pldat, u8 *mac)
  393. {
  394. u32 tmp;
  395. /* Get station address */
  396. tmp = readl(LPC_ENET_SA2(pldat->net_base));
  397. mac[0] = tmp & 0xFF;
  398. mac[1] = tmp >> 8;
  399. tmp = readl(LPC_ENET_SA1(pldat->net_base));
  400. mac[2] = tmp & 0xFF;
  401. mac[3] = tmp >> 8;
  402. tmp = readl(LPC_ENET_SA0(pldat->net_base));
  403. mac[4] = tmp & 0xFF;
  404. mac[5] = tmp >> 8;
  405. }
  406. static void __lpc_params_setup(struct netdata_local *pldat)
  407. {
  408. u32 tmp;
  409. if (pldat->duplex == DUPLEX_FULL) {
  410. tmp = readl(LPC_ENET_MAC2(pldat->net_base));
  411. tmp |= LPC_MAC2_FULL_DUPLEX;
  412. writel(tmp, LPC_ENET_MAC2(pldat->net_base));
  413. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  414. tmp |= LPC_COMMAND_FULLDUPLEX;
  415. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  416. writel(LPC_IPGT_LOAD(0x15), LPC_ENET_IPGT(pldat->net_base));
  417. } else {
  418. tmp = readl(LPC_ENET_MAC2(pldat->net_base));
  419. tmp &= ~LPC_MAC2_FULL_DUPLEX;
  420. writel(tmp, LPC_ENET_MAC2(pldat->net_base));
  421. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  422. tmp &= ~LPC_COMMAND_FULLDUPLEX;
  423. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  424. writel(LPC_IPGT_LOAD(0x12), LPC_ENET_IPGT(pldat->net_base));
  425. }
  426. if (pldat->speed == SPEED_100)
  427. writel(LPC_SUPP_SPEED, LPC_ENET_SUPP(pldat->net_base));
  428. else
  429. writel(0, LPC_ENET_SUPP(pldat->net_base));
  430. }
  431. static void __lpc_eth_reset(struct netdata_local *pldat)
  432. {
  433. /* Reset all MAC logic */
  434. writel((LPC_MAC1_RESET_TX | LPC_MAC1_RESET_MCS_TX | LPC_MAC1_RESET_RX |
  435. LPC_MAC1_RESET_MCS_RX | LPC_MAC1_SIMULATION_RESET |
  436. LPC_MAC1_SOFT_RESET), LPC_ENET_MAC1(pldat->net_base));
  437. writel((LPC_COMMAND_REG_RESET | LPC_COMMAND_TXRESET |
  438. LPC_COMMAND_RXRESET), LPC_ENET_COMMAND(pldat->net_base));
  439. }
  440. static int __lpc_mii_mngt_reset(struct netdata_local *pldat)
  441. {
  442. /* Reset MII management hardware */
  443. writel(LPC_MCFG_RESET_MII_MGMT, LPC_ENET_MCFG(pldat->net_base));
  444. /* Setup MII clock to slowest rate with a /28 divider */
  445. writel(LPC_MCFG_CLOCK_SELECT(LPC_MCFG_CLOCK_HOST_DIV_28),
  446. LPC_ENET_MCFG(pldat->net_base));
  447. return 0;
  448. }
  449. static inline phys_addr_t __va_to_pa(void *addr, struct netdata_local *pldat)
  450. {
  451. phys_addr_t phaddr;
  452. phaddr = addr - pldat->dma_buff_base_v;
  453. phaddr += pldat->dma_buff_base_p;
  454. return phaddr;
  455. }
  456. static void lpc_eth_enable_int(void __iomem *regbase)
  457. {
  458. writel((LPC_MACINT_RXDONEINTEN | LPC_MACINT_TXDONEINTEN),
  459. LPC_ENET_INTENABLE(regbase));
  460. }
  461. static void lpc_eth_disable_int(void __iomem *regbase)
  462. {
  463. writel(0, LPC_ENET_INTENABLE(regbase));
  464. }
  465. /* Setup TX/RX descriptors */
  466. static void __lpc_txrx_desc_setup(struct netdata_local *pldat)
  467. {
  468. u32 *ptxstat;
  469. void *tbuff;
  470. int i;
  471. struct txrx_desc_t *ptxrxdesc;
  472. struct rx_status_t *prxstat;
  473. tbuff = PTR_ALIGN(pldat->dma_buff_base_v, 16);
  474. /* Setup TX descriptors, status, and buffers */
  475. pldat->tx_desc_v = tbuff;
  476. tbuff += sizeof(struct txrx_desc_t) * ENET_TX_DESC;
  477. pldat->tx_stat_v = tbuff;
  478. tbuff += sizeof(u32) * ENET_TX_DESC;
  479. tbuff = PTR_ALIGN(tbuff, 16);
  480. pldat->tx_buff_v = tbuff;
  481. tbuff += ENET_MAXF_SIZE * ENET_TX_DESC;
  482. /* Setup RX descriptors, status, and buffers */
  483. pldat->rx_desc_v = tbuff;
  484. tbuff += sizeof(struct txrx_desc_t) * ENET_RX_DESC;
  485. tbuff = PTR_ALIGN(tbuff, 16);
  486. pldat->rx_stat_v = tbuff;
  487. tbuff += sizeof(struct rx_status_t) * ENET_RX_DESC;
  488. tbuff = PTR_ALIGN(tbuff, 16);
  489. pldat->rx_buff_v = tbuff;
  490. tbuff += ENET_MAXF_SIZE * ENET_RX_DESC;
  491. /* Map the TX descriptors to the TX buffers in hardware */
  492. for (i = 0; i < ENET_TX_DESC; i++) {
  493. ptxstat = &pldat->tx_stat_v[i];
  494. ptxrxdesc = &pldat->tx_desc_v[i];
  495. ptxrxdesc->packet = __va_to_pa(
  496. pldat->tx_buff_v + i * ENET_MAXF_SIZE, pldat);
  497. ptxrxdesc->control = 0;
  498. *ptxstat = 0;
  499. }
  500. /* Map the RX descriptors to the RX buffers in hardware */
  501. for (i = 0; i < ENET_RX_DESC; i++) {
  502. prxstat = &pldat->rx_stat_v[i];
  503. ptxrxdesc = &pldat->rx_desc_v[i];
  504. ptxrxdesc->packet = __va_to_pa(
  505. pldat->rx_buff_v + i * ENET_MAXF_SIZE, pldat);
  506. ptxrxdesc->control = RXDESC_CONTROL_INT | (ENET_MAXF_SIZE - 1);
  507. prxstat->statusinfo = 0;
  508. prxstat->statushashcrc = 0;
  509. }
  510. /* Setup base addresses in hardware to point to buffers and
  511. * descriptors
  512. */
  513. writel((ENET_TX_DESC - 1),
  514. LPC_ENET_TXDESCRIPTORNUMBER(pldat->net_base));
  515. writel(__va_to_pa(pldat->tx_desc_v, pldat),
  516. LPC_ENET_TXDESCRIPTOR(pldat->net_base));
  517. writel(__va_to_pa(pldat->tx_stat_v, pldat),
  518. LPC_ENET_TXSTATUS(pldat->net_base));
  519. writel((ENET_RX_DESC - 1),
  520. LPC_ENET_RXDESCRIPTORNUMBER(pldat->net_base));
  521. writel(__va_to_pa(pldat->rx_desc_v, pldat),
  522. LPC_ENET_RXDESCRIPTOR(pldat->net_base));
  523. writel(__va_to_pa(pldat->rx_stat_v, pldat),
  524. LPC_ENET_RXSTATUS(pldat->net_base));
  525. }
  526. static void __lpc_eth_init(struct netdata_local *pldat)
  527. {
  528. u32 tmp;
  529. /* Disable controller and reset */
  530. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  531. tmp &= ~LPC_COMMAND_RXENABLE | LPC_COMMAND_TXENABLE;
  532. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  533. tmp = readl(LPC_ENET_MAC1(pldat->net_base));
  534. tmp &= ~LPC_MAC1_RECV_ENABLE;
  535. writel(tmp, LPC_ENET_MAC1(pldat->net_base));
  536. /* Initial MAC setup */
  537. writel(LPC_MAC1_PASS_ALL_RX_FRAMES, LPC_ENET_MAC1(pldat->net_base));
  538. writel((LPC_MAC2_PAD_CRC_ENABLE | LPC_MAC2_CRC_ENABLE),
  539. LPC_ENET_MAC2(pldat->net_base));
  540. writel(ENET_MAXF_SIZE, LPC_ENET_MAXF(pldat->net_base));
  541. /* Collision window, gap */
  542. writel((LPC_CLRT_LOAD_RETRY_MAX(0xF) |
  543. LPC_CLRT_LOAD_COLLISION_WINDOW(0x37)),
  544. LPC_ENET_CLRT(pldat->net_base));
  545. writel(LPC_IPGR_LOAD_PART2(0x12), LPC_ENET_IPGR(pldat->net_base));
  546. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  547. writel(LPC_COMMAND_PASSRUNTFRAME,
  548. LPC_ENET_COMMAND(pldat->net_base));
  549. else {
  550. writel((LPC_COMMAND_PASSRUNTFRAME | LPC_COMMAND_RMII),
  551. LPC_ENET_COMMAND(pldat->net_base));
  552. writel(LPC_SUPP_RESET_RMII, LPC_ENET_SUPP(pldat->net_base));
  553. }
  554. __lpc_params_setup(pldat);
  555. /* Setup TX and RX descriptors */
  556. __lpc_txrx_desc_setup(pldat);
  557. /* Setup packet filtering */
  558. writel((LPC_RXFLTRW_ACCEPTUBROADCAST | LPC_RXFLTRW_ACCEPTPERFECT),
  559. LPC_ENET_RXFILTER_CTRL(pldat->net_base));
  560. /* Get the next TX buffer output index */
  561. pldat->num_used_tx_buffs = 0;
  562. pldat->last_tx_idx =
  563. readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  564. /* Clear and enable interrupts */
  565. writel(0xFFFF, LPC_ENET_INTCLEAR(pldat->net_base));
  566. smp_wmb();
  567. lpc_eth_enable_int(pldat->net_base);
  568. /* Enable controller */
  569. tmp = readl(LPC_ENET_COMMAND(pldat->net_base));
  570. tmp |= LPC_COMMAND_RXENABLE | LPC_COMMAND_TXENABLE;
  571. writel(tmp, LPC_ENET_COMMAND(pldat->net_base));
  572. tmp = readl(LPC_ENET_MAC1(pldat->net_base));
  573. tmp |= LPC_MAC1_RECV_ENABLE;
  574. writel(tmp, LPC_ENET_MAC1(pldat->net_base));
  575. }
  576. static void __lpc_eth_shutdown(struct netdata_local *pldat)
  577. {
  578. /* Reset ethernet and power down PHY */
  579. __lpc_eth_reset(pldat);
  580. writel(0, LPC_ENET_MAC1(pldat->net_base));
  581. writel(0, LPC_ENET_MAC2(pldat->net_base));
  582. }
  583. /*
  584. * MAC<--->PHY support functions
  585. */
  586. static int lpc_mdio_read(struct mii_bus *bus, int phy_id, int phyreg)
  587. {
  588. struct netdata_local *pldat = bus->priv;
  589. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  590. int lps;
  591. writel(((phy_id << 8) | phyreg), LPC_ENET_MADR(pldat->net_base));
  592. writel(LPC_MCMD_READ, LPC_ENET_MCMD(pldat->net_base));
  593. /* Wait for unbusy status */
  594. while (readl(LPC_ENET_MIND(pldat->net_base)) & LPC_MIND_BUSY) {
  595. if (time_after(jiffies, timeout))
  596. return -EIO;
  597. cpu_relax();
  598. }
  599. lps = readl(LPC_ENET_MRDD(pldat->net_base));
  600. writel(0, LPC_ENET_MCMD(pldat->net_base));
  601. return lps;
  602. }
  603. static int lpc_mdio_write(struct mii_bus *bus, int phy_id, int phyreg,
  604. u16 phydata)
  605. {
  606. struct netdata_local *pldat = bus->priv;
  607. unsigned long timeout = jiffies + msecs_to_jiffies(100);
  608. writel(((phy_id << 8) | phyreg), LPC_ENET_MADR(pldat->net_base));
  609. writel(phydata, LPC_ENET_MWTD(pldat->net_base));
  610. /* Wait for completion */
  611. while (readl(LPC_ENET_MIND(pldat->net_base)) & LPC_MIND_BUSY) {
  612. if (time_after(jiffies, timeout))
  613. return -EIO;
  614. cpu_relax();
  615. }
  616. return 0;
  617. }
  618. static int lpc_mdio_reset(struct mii_bus *bus)
  619. {
  620. return __lpc_mii_mngt_reset((struct netdata_local *)bus->priv);
  621. }
  622. static void lpc_handle_link_change(struct net_device *ndev)
  623. {
  624. struct netdata_local *pldat = netdev_priv(ndev);
  625. struct phy_device *phydev = ndev->phydev;
  626. unsigned long flags;
  627. bool status_change = false;
  628. spin_lock_irqsave(&pldat->lock, flags);
  629. if (phydev->link) {
  630. if ((pldat->speed != phydev->speed) ||
  631. (pldat->duplex != phydev->duplex)) {
  632. pldat->speed = phydev->speed;
  633. pldat->duplex = phydev->duplex;
  634. status_change = true;
  635. }
  636. }
  637. if (phydev->link != pldat->link) {
  638. if (!phydev->link) {
  639. pldat->speed = 0;
  640. pldat->duplex = -1;
  641. }
  642. pldat->link = phydev->link;
  643. status_change = true;
  644. }
  645. spin_unlock_irqrestore(&pldat->lock, flags);
  646. if (status_change)
  647. __lpc_params_setup(pldat);
  648. }
  649. static int lpc_mii_probe(struct net_device *ndev)
  650. {
  651. struct netdata_local *pldat = netdev_priv(ndev);
  652. struct phy_device *phydev;
  653. /* Attach to the PHY */
  654. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  655. netdev_info(ndev, "using MII interface\n");
  656. else
  657. netdev_info(ndev, "using RMII interface\n");
  658. if (pldat->phy_node)
  659. phydev = of_phy_find_device(pldat->phy_node);
  660. else
  661. phydev = phy_find_first(pldat->mii_bus);
  662. if (!phydev) {
  663. netdev_err(ndev, "no PHY found\n");
  664. return -ENODEV;
  665. }
  666. phydev = phy_connect(ndev, phydev_name(phydev),
  667. &lpc_handle_link_change,
  668. lpc_phy_interface_mode(&pldat->pdev->dev));
  669. if (IS_ERR(phydev)) {
  670. netdev_err(ndev, "Could not attach to PHY\n");
  671. return PTR_ERR(phydev);
  672. }
  673. phy_set_max_speed(phydev, SPEED_100);
  674. pldat->link = 0;
  675. pldat->speed = 0;
  676. pldat->duplex = -1;
  677. phy_attached_info(phydev);
  678. return 0;
  679. }
  680. static int lpc_mii_init(struct netdata_local *pldat)
  681. {
  682. struct device_node *node;
  683. int err = -ENXIO;
  684. pldat->mii_bus = mdiobus_alloc();
  685. if (!pldat->mii_bus) {
  686. err = -ENOMEM;
  687. goto err_out;
  688. }
  689. /* Setup MII mode */
  690. if (lpc_phy_interface_mode(&pldat->pdev->dev) == PHY_INTERFACE_MODE_MII)
  691. writel(LPC_COMMAND_PASSRUNTFRAME,
  692. LPC_ENET_COMMAND(pldat->net_base));
  693. else {
  694. writel((LPC_COMMAND_PASSRUNTFRAME | LPC_COMMAND_RMII),
  695. LPC_ENET_COMMAND(pldat->net_base));
  696. writel(LPC_SUPP_RESET_RMII, LPC_ENET_SUPP(pldat->net_base));
  697. }
  698. pldat->mii_bus->name = "lpc_mii_bus";
  699. pldat->mii_bus->read = &lpc_mdio_read;
  700. pldat->mii_bus->write = &lpc_mdio_write;
  701. pldat->mii_bus->reset = &lpc_mdio_reset;
  702. snprintf(pldat->mii_bus->id, MII_BUS_ID_SIZE, "%s-%x",
  703. pldat->pdev->name, pldat->pdev->id);
  704. pldat->mii_bus->priv = pldat;
  705. pldat->mii_bus->parent = &pldat->pdev->dev;
  706. node = of_get_child_by_name(pldat->pdev->dev.of_node, "mdio");
  707. err = of_mdiobus_register(pldat->mii_bus, node);
  708. of_node_put(node);
  709. if (err)
  710. goto err_out_unregister_bus;
  711. err = lpc_mii_probe(pldat->ndev);
  712. if (err)
  713. goto err_out_unregister_bus;
  714. return 0;
  715. err_out_unregister_bus:
  716. mdiobus_unregister(pldat->mii_bus);
  717. mdiobus_free(pldat->mii_bus);
  718. err_out:
  719. return err;
  720. }
  721. static void __lpc_handle_xmit(struct net_device *ndev)
  722. {
  723. struct netdata_local *pldat = netdev_priv(ndev);
  724. u32 txcidx, *ptxstat, txstat;
  725. txcidx = readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  726. while (pldat->last_tx_idx != txcidx) {
  727. unsigned int skblen = pldat->skblen[pldat->last_tx_idx];
  728. /* A buffer is available, get buffer status */
  729. ptxstat = &pldat->tx_stat_v[pldat->last_tx_idx];
  730. txstat = *ptxstat;
  731. /* Next buffer and decrement used buffer counter */
  732. pldat->num_used_tx_buffs--;
  733. pldat->last_tx_idx++;
  734. if (pldat->last_tx_idx >= ENET_TX_DESC)
  735. pldat->last_tx_idx = 0;
  736. /* Update collision counter */
  737. ndev->stats.collisions += TXSTATUS_COLLISIONS_GET(txstat);
  738. /* Any errors occurred? */
  739. if (txstat & TXSTATUS_ERROR) {
  740. if (txstat & TXSTATUS_UNDERRUN) {
  741. /* FIFO underrun */
  742. ndev->stats.tx_fifo_errors++;
  743. }
  744. if (txstat & TXSTATUS_LATECOLL) {
  745. /* Late collision */
  746. ndev->stats.tx_aborted_errors++;
  747. }
  748. if (txstat & TXSTATUS_EXCESSCOLL) {
  749. /* Excessive collision */
  750. ndev->stats.tx_aborted_errors++;
  751. }
  752. if (txstat & TXSTATUS_EXCESSDEFER) {
  753. /* Defer limit */
  754. ndev->stats.tx_aborted_errors++;
  755. }
  756. ndev->stats.tx_errors++;
  757. } else {
  758. /* Update stats */
  759. ndev->stats.tx_packets++;
  760. ndev->stats.tx_bytes += skblen;
  761. }
  762. txcidx = readl(LPC_ENET_TXCONSUMEINDEX(pldat->net_base));
  763. }
  764. if (pldat->num_used_tx_buffs <= ENET_TX_DESC/2) {
  765. if (netif_queue_stopped(ndev))
  766. netif_wake_queue(ndev);
  767. }
  768. }
  769. static int __lpc_handle_recv(struct net_device *ndev, int budget)
  770. {
  771. struct netdata_local *pldat = netdev_priv(ndev);
  772. struct sk_buff *skb;
  773. u32 rxconsidx, len, ethst;
  774. struct rx_status_t *prxstat;
  775. int rx_done = 0;
  776. /* Get the current RX buffer indexes */
  777. rxconsidx = readl(LPC_ENET_RXCONSUMEINDEX(pldat->net_base));
  778. while (rx_done < budget && rxconsidx !=
  779. readl(LPC_ENET_RXPRODUCEINDEX(pldat->net_base))) {
  780. /* Get pointer to receive status */
  781. prxstat = &pldat->rx_stat_v[rxconsidx];
  782. len = (prxstat->statusinfo & RXSTATUS_SIZE) + 1;
  783. /* Status error? */
  784. ethst = prxstat->statusinfo;
  785. if ((ethst & (RXSTATUS_ERROR | RXSTATUS_STATUS_ERROR)) ==
  786. (RXSTATUS_ERROR | RXSTATUS_RANGE))
  787. ethst &= ~RXSTATUS_ERROR;
  788. if (ethst & RXSTATUS_ERROR) {
  789. int si = prxstat->statusinfo;
  790. /* Check statuses */
  791. if (si & RXSTATUS_OVERRUN) {
  792. /* Overrun error */
  793. ndev->stats.rx_fifo_errors++;
  794. } else if (si & RXSTATUS_CRC) {
  795. /* CRC error */
  796. ndev->stats.rx_crc_errors++;
  797. } else if (si & RXSTATUS_LENGTH) {
  798. /* Length error */
  799. ndev->stats.rx_length_errors++;
  800. } else if (si & RXSTATUS_ERROR) {
  801. /* Other error */
  802. ndev->stats.rx_length_errors++;
  803. }
  804. ndev->stats.rx_errors++;
  805. } else {
  806. /* Packet is good */
  807. skb = dev_alloc_skb(len);
  808. if (!skb) {
  809. ndev->stats.rx_dropped++;
  810. } else {
  811. /* Copy packet from buffer */
  812. skb_put_data(skb,
  813. pldat->rx_buff_v + rxconsidx * ENET_MAXF_SIZE,
  814. len);
  815. /* Pass to upper layer */
  816. skb->protocol = eth_type_trans(skb, ndev);
  817. netif_receive_skb(skb);
  818. ndev->stats.rx_packets++;
  819. ndev->stats.rx_bytes += len;
  820. }
  821. }
  822. /* Increment consume index */
  823. rxconsidx = rxconsidx + 1;
  824. if (rxconsidx >= ENET_RX_DESC)
  825. rxconsidx = 0;
  826. writel(rxconsidx,
  827. LPC_ENET_RXCONSUMEINDEX(pldat->net_base));
  828. rx_done++;
  829. }
  830. return rx_done;
  831. }
  832. static int lpc_eth_poll(struct napi_struct *napi, int budget)
  833. {
  834. struct netdata_local *pldat = container_of(napi,
  835. struct netdata_local, napi);
  836. struct net_device *ndev = pldat->ndev;
  837. int rx_done = 0;
  838. struct netdev_queue *txq = netdev_get_tx_queue(ndev, 0);
  839. __netif_tx_lock(txq, smp_processor_id());
  840. __lpc_handle_xmit(ndev);
  841. __netif_tx_unlock(txq);
  842. rx_done = __lpc_handle_recv(ndev, budget);
  843. if (rx_done < budget) {
  844. napi_complete_done(napi, rx_done);
  845. lpc_eth_enable_int(pldat->net_base);
  846. }
  847. return rx_done;
  848. }
  849. static irqreturn_t __lpc_eth_interrupt(int irq, void *dev_id)
  850. {
  851. struct net_device *ndev = dev_id;
  852. struct netdata_local *pldat = netdev_priv(ndev);
  853. u32 tmp;
  854. spin_lock(&pldat->lock);
  855. tmp = readl(LPC_ENET_INTSTATUS(pldat->net_base));
  856. /* Clear interrupts */
  857. writel(tmp, LPC_ENET_INTCLEAR(pldat->net_base));
  858. lpc_eth_disable_int(pldat->net_base);
  859. if (likely(napi_schedule_prep(&pldat->napi)))
  860. __napi_schedule(&pldat->napi);
  861. spin_unlock(&pldat->lock);
  862. return IRQ_HANDLED;
  863. }
  864. static int lpc_eth_close(struct net_device *ndev)
  865. {
  866. unsigned long flags;
  867. struct netdata_local *pldat = netdev_priv(ndev);
  868. if (netif_msg_ifdown(pldat))
  869. dev_dbg(&pldat->pdev->dev, "shutting down %s\n", ndev->name);
  870. napi_disable(&pldat->napi);
  871. netif_stop_queue(ndev);
  872. spin_lock_irqsave(&pldat->lock, flags);
  873. __lpc_eth_reset(pldat);
  874. netif_carrier_off(ndev);
  875. writel(0, LPC_ENET_MAC1(pldat->net_base));
  876. writel(0, LPC_ENET_MAC2(pldat->net_base));
  877. spin_unlock_irqrestore(&pldat->lock, flags);
  878. if (ndev->phydev)
  879. phy_stop(ndev->phydev);
  880. clk_disable_unprepare(pldat->clk);
  881. return 0;
  882. }
  883. static netdev_tx_t lpc_eth_hard_start_xmit(struct sk_buff *skb,
  884. struct net_device *ndev)
  885. {
  886. struct netdata_local *pldat = netdev_priv(ndev);
  887. u32 len, txidx;
  888. u32 *ptxstat;
  889. struct txrx_desc_t *ptxrxdesc;
  890. len = skb->len;
  891. spin_lock_irq(&pldat->lock);
  892. if (pldat->num_used_tx_buffs >= (ENET_TX_DESC - 1)) {
  893. /* This function should never be called when there are no
  894. * buffers
  895. */
  896. netif_stop_queue(ndev);
  897. spin_unlock_irq(&pldat->lock);
  898. WARN(1, "BUG! TX request when no free TX buffers!\n");
  899. return NETDEV_TX_BUSY;
  900. }
  901. /* Get the next TX descriptor index */
  902. txidx = readl(LPC_ENET_TXPRODUCEINDEX(pldat->net_base));
  903. /* Setup control for the transfer */
  904. ptxstat = &pldat->tx_stat_v[txidx];
  905. *ptxstat = 0;
  906. ptxrxdesc = &pldat->tx_desc_v[txidx];
  907. ptxrxdesc->control =
  908. (len - 1) | TXDESC_CONTROL_LAST | TXDESC_CONTROL_INT;
  909. /* Copy data to the DMA buffer */
  910. memcpy(pldat->tx_buff_v + txidx * ENET_MAXF_SIZE, skb->data, len);
  911. /* Save the buffer and increment the buffer counter */
  912. pldat->skblen[txidx] = len;
  913. pldat->num_used_tx_buffs++;
  914. /* Start transmit */
  915. txidx++;
  916. if (txidx >= ENET_TX_DESC)
  917. txidx = 0;
  918. writel(txidx, LPC_ENET_TXPRODUCEINDEX(pldat->net_base));
  919. /* Stop queue if no more TX buffers */
  920. if (pldat->num_used_tx_buffs >= (ENET_TX_DESC - 1))
  921. netif_stop_queue(ndev);
  922. spin_unlock_irq(&pldat->lock);
  923. dev_kfree_skb(skb);
  924. return NETDEV_TX_OK;
  925. }
  926. static int lpc_set_mac_address(struct net_device *ndev, void *p)
  927. {
  928. struct sockaddr *addr = p;
  929. struct netdata_local *pldat = netdev_priv(ndev);
  930. unsigned long flags;
  931. if (!is_valid_ether_addr(addr->sa_data))
  932. return -EADDRNOTAVAIL;
  933. eth_hw_addr_set(ndev, addr->sa_data);
  934. spin_lock_irqsave(&pldat->lock, flags);
  935. /* Set station address */
  936. __lpc_set_mac(pldat, ndev->dev_addr);
  937. spin_unlock_irqrestore(&pldat->lock, flags);
  938. return 0;
  939. }
  940. static void lpc_eth_set_multicast_list(struct net_device *ndev)
  941. {
  942. struct netdata_local *pldat = netdev_priv(ndev);
  943. struct netdev_hw_addr_list *mcptr = &ndev->mc;
  944. struct netdev_hw_addr *ha;
  945. u32 tmp32, hash_val, hashlo, hashhi;
  946. unsigned long flags;
  947. spin_lock_irqsave(&pldat->lock, flags);
  948. /* Set station address */
  949. __lpc_set_mac(pldat, ndev->dev_addr);
  950. tmp32 = LPC_RXFLTRW_ACCEPTUBROADCAST | LPC_RXFLTRW_ACCEPTPERFECT;
  951. if (ndev->flags & IFF_PROMISC)
  952. tmp32 |= LPC_RXFLTRW_ACCEPTUNICAST |
  953. LPC_RXFLTRW_ACCEPTUMULTICAST;
  954. if (ndev->flags & IFF_ALLMULTI)
  955. tmp32 |= LPC_RXFLTRW_ACCEPTUMULTICAST;
  956. if (netdev_hw_addr_list_count(mcptr))
  957. tmp32 |= LPC_RXFLTRW_ACCEPTUMULTICASTHASH;
  958. writel(tmp32, LPC_ENET_RXFILTER_CTRL(pldat->net_base));
  959. /* Set initial hash table */
  960. hashlo = 0x0;
  961. hashhi = 0x0;
  962. /* 64 bits : multicast address in hash table */
  963. netdev_hw_addr_list_for_each(ha, mcptr) {
  964. hash_val = (ether_crc(6, ha->addr) >> 23) & 0x3F;
  965. if (hash_val >= 32)
  966. hashhi |= 1 << (hash_val - 32);
  967. else
  968. hashlo |= 1 << hash_val;
  969. }
  970. writel(hashlo, LPC_ENET_HASHFILTERL(pldat->net_base));
  971. writel(hashhi, LPC_ENET_HASHFILTERH(pldat->net_base));
  972. spin_unlock_irqrestore(&pldat->lock, flags);
  973. }
  974. static int lpc_eth_open(struct net_device *ndev)
  975. {
  976. struct netdata_local *pldat = netdev_priv(ndev);
  977. int ret;
  978. if (netif_msg_ifup(pldat))
  979. dev_dbg(&pldat->pdev->dev, "enabling %s\n", ndev->name);
  980. ret = clk_prepare_enable(pldat->clk);
  981. if (ret)
  982. return ret;
  983. /* Suspended PHY makes LPC ethernet core block, so resume now */
  984. phy_resume(ndev->phydev);
  985. /* Reset and initialize */
  986. __lpc_eth_reset(pldat);
  987. __lpc_eth_init(pldat);
  988. /* schedule a link state check */
  989. phy_start(ndev->phydev);
  990. netif_start_queue(ndev);
  991. napi_enable(&pldat->napi);
  992. return 0;
  993. }
  994. /*
  995. * Ethtool ops
  996. */
  997. static void lpc_eth_ethtool_getdrvinfo(struct net_device *ndev,
  998. struct ethtool_drvinfo *info)
  999. {
  1000. strscpy(info->driver, MODNAME, sizeof(info->driver));
  1001. strscpy(info->version, DRV_VERSION, sizeof(info->version));
  1002. strscpy(info->bus_info, dev_name(ndev->dev.parent),
  1003. sizeof(info->bus_info));
  1004. }
  1005. static u32 lpc_eth_ethtool_getmsglevel(struct net_device *ndev)
  1006. {
  1007. struct netdata_local *pldat = netdev_priv(ndev);
  1008. return pldat->msg_enable;
  1009. }
  1010. static void lpc_eth_ethtool_setmsglevel(struct net_device *ndev, u32 level)
  1011. {
  1012. struct netdata_local *pldat = netdev_priv(ndev);
  1013. pldat->msg_enable = level;
  1014. }
  1015. static const struct ethtool_ops lpc_eth_ethtool_ops = {
  1016. .get_drvinfo = lpc_eth_ethtool_getdrvinfo,
  1017. .get_msglevel = lpc_eth_ethtool_getmsglevel,
  1018. .set_msglevel = lpc_eth_ethtool_setmsglevel,
  1019. .get_link = ethtool_op_get_link,
  1020. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  1021. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  1022. };
  1023. static const struct net_device_ops lpc_netdev_ops = {
  1024. .ndo_open = lpc_eth_open,
  1025. .ndo_stop = lpc_eth_close,
  1026. .ndo_start_xmit = lpc_eth_hard_start_xmit,
  1027. .ndo_set_rx_mode = lpc_eth_set_multicast_list,
  1028. .ndo_eth_ioctl = phy_do_ioctl_running,
  1029. .ndo_set_mac_address = lpc_set_mac_address,
  1030. .ndo_validate_addr = eth_validate_addr,
  1031. };
  1032. static int lpc_eth_drv_probe(struct platform_device *pdev)
  1033. {
  1034. struct device *dev = &pdev->dev;
  1035. struct device_node *np = dev->of_node;
  1036. struct netdata_local *pldat;
  1037. struct net_device *ndev;
  1038. dma_addr_t dma_handle;
  1039. struct resource *res;
  1040. u8 addr[ETH_ALEN];
  1041. int irq, ret;
  1042. /* Setup network interface for RMII or MII mode */
  1043. lpc32xx_set_phy_interface_mode(lpc_phy_interface_mode(dev));
  1044. /* Get platform resources */
  1045. res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
  1046. irq = platform_get_irq(pdev, 0);
  1047. if (!res || irq < 0) {
  1048. dev_err(dev, "error getting resources.\n");
  1049. ret = -ENXIO;
  1050. goto err_exit;
  1051. }
  1052. /* Allocate net driver data structure */
  1053. ndev = alloc_etherdev(sizeof(struct netdata_local));
  1054. if (!ndev) {
  1055. dev_err(dev, "could not allocate device.\n");
  1056. ret = -ENOMEM;
  1057. goto err_exit;
  1058. }
  1059. SET_NETDEV_DEV(ndev, dev);
  1060. pldat = netdev_priv(ndev);
  1061. pldat->pdev = pdev;
  1062. pldat->ndev = ndev;
  1063. spin_lock_init(&pldat->lock);
  1064. /* Save resources */
  1065. ndev->irq = irq;
  1066. /* Get clock for the device */
  1067. pldat->clk = clk_get(dev, NULL);
  1068. if (IS_ERR(pldat->clk)) {
  1069. dev_err(dev, "error getting clock.\n");
  1070. ret = PTR_ERR(pldat->clk);
  1071. goto err_out_free_dev;
  1072. }
  1073. /* Enable network clock */
  1074. ret = clk_prepare_enable(pldat->clk);
  1075. if (ret)
  1076. goto err_out_clk_put;
  1077. /* Map IO space */
  1078. pldat->net_base = ioremap(res->start, resource_size(res));
  1079. if (!pldat->net_base) {
  1080. dev_err(dev, "failed to map registers\n");
  1081. ret = -ENOMEM;
  1082. goto err_out_disable_clocks;
  1083. }
  1084. ret = request_irq(ndev->irq, __lpc_eth_interrupt, 0,
  1085. ndev->name, ndev);
  1086. if (ret) {
  1087. dev_err(dev, "error requesting interrupt.\n");
  1088. goto err_out_iounmap;
  1089. }
  1090. /* Setup driver functions */
  1091. ndev->netdev_ops = &lpc_netdev_ops;
  1092. ndev->ethtool_ops = &lpc_eth_ethtool_ops;
  1093. ndev->watchdog_timeo = msecs_to_jiffies(2500);
  1094. /* Get size of DMA buffers/descriptors region */
  1095. pldat->dma_buff_size = (ENET_TX_DESC + ENET_RX_DESC) * (ENET_MAXF_SIZE +
  1096. sizeof(struct txrx_desc_t) + sizeof(struct rx_status_t));
  1097. if (use_iram_for_net(dev)) {
  1098. if (pldat->dma_buff_size >
  1099. lpc32xx_return_iram(&pldat->dma_buff_base_v, &dma_handle)) {
  1100. pldat->dma_buff_base_v = NULL;
  1101. pldat->dma_buff_size = 0;
  1102. netdev_err(ndev,
  1103. "IRAM not big enough for net buffers, using SDRAM instead.\n");
  1104. }
  1105. }
  1106. if (pldat->dma_buff_base_v == NULL) {
  1107. ret = dma_coerce_mask_and_coherent(dev, DMA_BIT_MASK(32));
  1108. if (ret)
  1109. goto err_out_free_irq;
  1110. pldat->dma_buff_size = PAGE_ALIGN(pldat->dma_buff_size);
  1111. /* Allocate a chunk of memory for the DMA ethernet buffers
  1112. * and descriptors
  1113. */
  1114. pldat->dma_buff_base_v =
  1115. dma_alloc_coherent(dev,
  1116. pldat->dma_buff_size, &dma_handle,
  1117. GFP_KERNEL);
  1118. if (pldat->dma_buff_base_v == NULL) {
  1119. ret = -ENOMEM;
  1120. goto err_out_free_irq;
  1121. }
  1122. }
  1123. pldat->dma_buff_base_p = dma_handle;
  1124. netdev_dbg(ndev, "IO address space :%pR\n", res);
  1125. netdev_dbg(ndev, "IO address size :%zd\n",
  1126. (size_t)resource_size(res));
  1127. netdev_dbg(ndev, "IO address (mapped) :0x%p\n",
  1128. pldat->net_base);
  1129. netdev_dbg(ndev, "IRQ number :%d\n", ndev->irq);
  1130. netdev_dbg(ndev, "DMA buffer size :%zd\n", pldat->dma_buff_size);
  1131. netdev_dbg(ndev, "DMA buffer P address :%pad\n",
  1132. &pldat->dma_buff_base_p);
  1133. netdev_dbg(ndev, "DMA buffer V address :0x%p\n",
  1134. pldat->dma_buff_base_v);
  1135. pldat->phy_node = of_parse_phandle(np, "phy-handle", 0);
  1136. /* Get MAC address from current HW setting (POR state is all zeros) */
  1137. __lpc_get_mac(pldat, addr);
  1138. eth_hw_addr_set(ndev, addr);
  1139. if (!is_valid_ether_addr(ndev->dev_addr)) {
  1140. of_get_ethdev_address(np, ndev);
  1141. }
  1142. if (!is_valid_ether_addr(ndev->dev_addr))
  1143. eth_hw_addr_random(ndev);
  1144. /* then shut everything down to save power */
  1145. __lpc_eth_shutdown(pldat);
  1146. /* Set default parameters */
  1147. pldat->msg_enable = NETIF_MSG_LINK;
  1148. /* Force an MII interface reset and clock setup */
  1149. __lpc_mii_mngt_reset(pldat);
  1150. /* Force default PHY interface setup in chip, this will probably be
  1151. * changed by the PHY driver
  1152. */
  1153. pldat->link = 0;
  1154. pldat->speed = 100;
  1155. pldat->duplex = DUPLEX_FULL;
  1156. __lpc_params_setup(pldat);
  1157. netif_napi_add_weight(ndev, &pldat->napi, lpc_eth_poll, NAPI_WEIGHT);
  1158. ret = register_netdev(ndev);
  1159. if (ret) {
  1160. dev_err(dev, "Cannot register net device, aborting.\n");
  1161. goto err_out_dma_unmap;
  1162. }
  1163. platform_set_drvdata(pdev, ndev);
  1164. ret = lpc_mii_init(pldat);
  1165. if (ret)
  1166. goto err_out_unregister_netdev;
  1167. netdev_info(ndev, "LPC mac at 0x%08lx irq %d\n",
  1168. (unsigned long)res->start, ndev->irq);
  1169. device_init_wakeup(dev, 1);
  1170. device_set_wakeup_enable(dev, 0);
  1171. return 0;
  1172. err_out_unregister_netdev:
  1173. unregister_netdev(ndev);
  1174. err_out_dma_unmap:
  1175. if (!use_iram_for_net(dev) ||
  1176. pldat->dma_buff_size > lpc32xx_return_iram(NULL, NULL))
  1177. dma_free_coherent(dev, pldat->dma_buff_size,
  1178. pldat->dma_buff_base_v,
  1179. pldat->dma_buff_base_p);
  1180. err_out_free_irq:
  1181. free_irq(ndev->irq, ndev);
  1182. err_out_iounmap:
  1183. iounmap(pldat->net_base);
  1184. err_out_disable_clocks:
  1185. clk_disable_unprepare(pldat->clk);
  1186. err_out_clk_put:
  1187. clk_put(pldat->clk);
  1188. err_out_free_dev:
  1189. free_netdev(ndev);
  1190. err_exit:
  1191. pr_err("%s: not found (%d).\n", MODNAME, ret);
  1192. return ret;
  1193. }
  1194. static int lpc_eth_drv_remove(struct platform_device *pdev)
  1195. {
  1196. struct net_device *ndev = platform_get_drvdata(pdev);
  1197. struct netdata_local *pldat = netdev_priv(ndev);
  1198. unregister_netdev(ndev);
  1199. if (!use_iram_for_net(&pldat->pdev->dev) ||
  1200. pldat->dma_buff_size > lpc32xx_return_iram(NULL, NULL))
  1201. dma_free_coherent(&pldat->pdev->dev, pldat->dma_buff_size,
  1202. pldat->dma_buff_base_v,
  1203. pldat->dma_buff_base_p);
  1204. free_irq(ndev->irq, ndev);
  1205. iounmap(pldat->net_base);
  1206. mdiobus_unregister(pldat->mii_bus);
  1207. mdiobus_free(pldat->mii_bus);
  1208. clk_disable_unprepare(pldat->clk);
  1209. clk_put(pldat->clk);
  1210. free_netdev(ndev);
  1211. return 0;
  1212. }
  1213. #ifdef CONFIG_PM
  1214. static int lpc_eth_drv_suspend(struct platform_device *pdev,
  1215. pm_message_t state)
  1216. {
  1217. struct net_device *ndev = platform_get_drvdata(pdev);
  1218. struct netdata_local *pldat = netdev_priv(ndev);
  1219. if (device_may_wakeup(&pdev->dev))
  1220. enable_irq_wake(ndev->irq);
  1221. if (ndev) {
  1222. if (netif_running(ndev)) {
  1223. netif_device_detach(ndev);
  1224. __lpc_eth_shutdown(pldat);
  1225. clk_disable_unprepare(pldat->clk);
  1226. /*
  1227. * Reset again now clock is disable to be sure
  1228. * EMC_MDC is down
  1229. */
  1230. __lpc_eth_reset(pldat);
  1231. }
  1232. }
  1233. return 0;
  1234. }
  1235. static int lpc_eth_drv_resume(struct platform_device *pdev)
  1236. {
  1237. struct net_device *ndev = platform_get_drvdata(pdev);
  1238. struct netdata_local *pldat;
  1239. int ret;
  1240. if (device_may_wakeup(&pdev->dev))
  1241. disable_irq_wake(ndev->irq);
  1242. if (ndev) {
  1243. if (netif_running(ndev)) {
  1244. pldat = netdev_priv(ndev);
  1245. /* Enable interface clock */
  1246. ret = clk_enable(pldat->clk);
  1247. if (ret)
  1248. return ret;
  1249. /* Reset and initialize */
  1250. __lpc_eth_reset(pldat);
  1251. __lpc_eth_init(pldat);
  1252. netif_device_attach(ndev);
  1253. }
  1254. }
  1255. return 0;
  1256. }
  1257. #endif
  1258. static const struct of_device_id lpc_eth_match[] = {
  1259. { .compatible = "nxp,lpc-eth" },
  1260. { }
  1261. };
  1262. MODULE_DEVICE_TABLE(of, lpc_eth_match);
  1263. static struct platform_driver lpc_eth_driver = {
  1264. .probe = lpc_eth_drv_probe,
  1265. .remove = lpc_eth_drv_remove,
  1266. #ifdef CONFIG_PM
  1267. .suspend = lpc_eth_drv_suspend,
  1268. .resume = lpc_eth_drv_resume,
  1269. #endif
  1270. .driver = {
  1271. .name = MODNAME,
  1272. .of_match_table = lpc_eth_match,
  1273. },
  1274. };
  1275. module_platform_driver(lpc_eth_driver);
  1276. MODULE_AUTHOR("Kevin Wells <[email protected]>");
  1277. MODULE_AUTHOR("Roland Stigge <[email protected]>");
  1278. MODULE_DESCRIPTION("LPC Ethernet Driver");
  1279. MODULE_LICENSE("GPL");