moxart_ether.c 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591
  1. /* MOXA ART Ethernet (RTL8201CP) driver.
  2. *
  3. * Copyright (C) 2013 Jonas Jensen
  4. *
  5. * Jonas Jensen <[email protected]>
  6. *
  7. * Based on code from
  8. * Moxa Technology Co., Ltd. <www.moxa.com>
  9. *
  10. * This file is licensed under the terms of the GNU General Public
  11. * License version 2. This program is licensed "as is" without any
  12. * warranty of any kind, whether express or implied.
  13. */
  14. #include <linux/module.h>
  15. #include <linux/netdevice.h>
  16. #include <linux/etherdevice.h>
  17. #include <linux/skbuff.h>
  18. #include <linux/dma-mapping.h>
  19. #include <linux/ethtool.h>
  20. #include <linux/platform_device.h>
  21. #include <linux/interrupt.h>
  22. #include <linux/irq.h>
  23. #include <linux/of_address.h>
  24. #include <linux/of_irq.h>
  25. #include <linux/crc32.h>
  26. #include <linux/crc32c.h>
  27. #include <linux/circ_buf.h>
  28. #include "moxart_ether.h"
  29. static inline void moxart_desc_write(u32 data, __le32 *desc)
  30. {
  31. *desc = cpu_to_le32(data);
  32. }
  33. static inline u32 moxart_desc_read(__le32 *desc)
  34. {
  35. return le32_to_cpu(*desc);
  36. }
  37. static inline void moxart_emac_write(struct net_device *ndev,
  38. unsigned int reg, unsigned long value)
  39. {
  40. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  41. writel(value, priv->base + reg);
  42. }
  43. static void moxart_update_mac_address(struct net_device *ndev)
  44. {
  45. moxart_emac_write(ndev, REG_MAC_MS_ADDRESS,
  46. ((ndev->dev_addr[0] << 8) | (ndev->dev_addr[1])));
  47. moxart_emac_write(ndev, REG_MAC_MS_ADDRESS + 4,
  48. ((ndev->dev_addr[2] << 24) |
  49. (ndev->dev_addr[3] << 16) |
  50. (ndev->dev_addr[4] << 8) |
  51. (ndev->dev_addr[5])));
  52. }
  53. static int moxart_set_mac_address(struct net_device *ndev, void *addr)
  54. {
  55. struct sockaddr *address = addr;
  56. eth_hw_addr_set(ndev, address->sa_data);
  57. moxart_update_mac_address(ndev);
  58. return 0;
  59. }
  60. static void moxart_mac_free_memory(struct net_device *ndev)
  61. {
  62. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  63. if (priv->tx_desc_base)
  64. dma_free_coherent(&priv->pdev->dev,
  65. TX_REG_DESC_SIZE * TX_DESC_NUM,
  66. priv->tx_desc_base, priv->tx_base);
  67. if (priv->rx_desc_base)
  68. dma_free_coherent(&priv->pdev->dev,
  69. RX_REG_DESC_SIZE * RX_DESC_NUM,
  70. priv->rx_desc_base, priv->rx_base);
  71. kfree(priv->tx_buf_base);
  72. kfree(priv->rx_buf_base);
  73. }
  74. static void moxart_mac_reset(struct net_device *ndev)
  75. {
  76. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  77. writel(SW_RST, priv->base + REG_MAC_CTRL);
  78. while (readl(priv->base + REG_MAC_CTRL) & SW_RST)
  79. mdelay(10);
  80. writel(0, priv->base + REG_INTERRUPT_MASK);
  81. priv->reg_maccr = RX_BROADPKT | FULLDUP | CRC_APD | RX_FTL;
  82. }
  83. static void moxart_mac_enable(struct net_device *ndev)
  84. {
  85. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  86. writel(0x00001010, priv->base + REG_INT_TIMER_CTRL);
  87. writel(0x00000001, priv->base + REG_APOLL_TIMER_CTRL);
  88. writel(0x00000390, priv->base + REG_DMA_BLEN_CTRL);
  89. priv->reg_imr |= (RPKT_FINISH_M | XPKT_FINISH_M);
  90. writel(priv->reg_imr, priv->base + REG_INTERRUPT_MASK);
  91. priv->reg_maccr |= (RCV_EN | XMT_EN | RDMA_EN | XDMA_EN);
  92. writel(priv->reg_maccr, priv->base + REG_MAC_CTRL);
  93. }
  94. static void moxart_mac_setup_desc_ring(struct net_device *ndev)
  95. {
  96. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  97. void *desc;
  98. int i;
  99. for (i = 0; i < TX_DESC_NUM; i++) {
  100. desc = priv->tx_desc_base + i * TX_REG_DESC_SIZE;
  101. memset(desc, 0, TX_REG_DESC_SIZE);
  102. priv->tx_buf[i] = priv->tx_buf_base + priv->tx_buf_size * i;
  103. }
  104. moxart_desc_write(TX_DESC1_END, desc + TX_REG_OFFSET_DESC1);
  105. priv->tx_head = 0;
  106. priv->tx_tail = 0;
  107. for (i = 0; i < RX_DESC_NUM; i++) {
  108. desc = priv->rx_desc_base + i * RX_REG_DESC_SIZE;
  109. memset(desc, 0, RX_REG_DESC_SIZE);
  110. moxart_desc_write(RX_DESC0_DMA_OWN, desc + RX_REG_OFFSET_DESC0);
  111. moxart_desc_write(RX_BUF_SIZE & RX_DESC1_BUF_SIZE_MASK,
  112. desc + RX_REG_OFFSET_DESC1);
  113. priv->rx_buf[i] = priv->rx_buf_base + priv->rx_buf_size * i;
  114. priv->rx_mapping[i] = dma_map_single(&priv->pdev->dev,
  115. priv->rx_buf[i],
  116. priv->rx_buf_size,
  117. DMA_FROM_DEVICE);
  118. if (dma_mapping_error(&priv->pdev->dev, priv->rx_mapping[i]))
  119. netdev_err(ndev, "DMA mapping error\n");
  120. moxart_desc_write(priv->rx_mapping[i],
  121. desc + RX_REG_OFFSET_DESC2 + RX_DESC2_ADDRESS_PHYS);
  122. moxart_desc_write((uintptr_t)priv->rx_buf[i],
  123. desc + RX_REG_OFFSET_DESC2 + RX_DESC2_ADDRESS_VIRT);
  124. }
  125. moxart_desc_write(RX_DESC1_END, desc + RX_REG_OFFSET_DESC1);
  126. priv->rx_head = 0;
  127. /* reset the MAC controller TX/RX descriptor base address */
  128. writel(priv->tx_base, priv->base + REG_TXR_BASE_ADDRESS);
  129. writel(priv->rx_base, priv->base + REG_RXR_BASE_ADDRESS);
  130. }
  131. static int moxart_mac_open(struct net_device *ndev)
  132. {
  133. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  134. napi_enable(&priv->napi);
  135. moxart_mac_reset(ndev);
  136. moxart_update_mac_address(ndev);
  137. moxart_mac_setup_desc_ring(ndev);
  138. moxart_mac_enable(ndev);
  139. netif_start_queue(ndev);
  140. netdev_dbg(ndev, "%s: IMR=0x%x, MACCR=0x%x\n",
  141. __func__, readl(priv->base + REG_INTERRUPT_MASK),
  142. readl(priv->base + REG_MAC_CTRL));
  143. return 0;
  144. }
  145. static int moxart_mac_stop(struct net_device *ndev)
  146. {
  147. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  148. int i;
  149. napi_disable(&priv->napi);
  150. netif_stop_queue(ndev);
  151. /* disable all interrupts */
  152. writel(0, priv->base + REG_INTERRUPT_MASK);
  153. /* disable all functions */
  154. writel(0, priv->base + REG_MAC_CTRL);
  155. /* unmap areas mapped in moxart_mac_setup_desc_ring() */
  156. for (i = 0; i < RX_DESC_NUM; i++)
  157. dma_unmap_single(&priv->pdev->dev, priv->rx_mapping[i],
  158. priv->rx_buf_size, DMA_FROM_DEVICE);
  159. return 0;
  160. }
  161. static int moxart_rx_poll(struct napi_struct *napi, int budget)
  162. {
  163. struct moxart_mac_priv_t *priv = container_of(napi,
  164. struct moxart_mac_priv_t,
  165. napi);
  166. struct net_device *ndev = priv->ndev;
  167. struct sk_buff *skb;
  168. void *desc;
  169. unsigned int desc0, len;
  170. int rx_head = priv->rx_head;
  171. int rx = 0;
  172. while (rx < budget) {
  173. desc = priv->rx_desc_base + (RX_REG_DESC_SIZE * rx_head);
  174. desc0 = moxart_desc_read(desc + RX_REG_OFFSET_DESC0);
  175. rmb(); /* ensure desc0 is up to date */
  176. if (desc0 & RX_DESC0_DMA_OWN)
  177. break;
  178. if (desc0 & (RX_DESC0_ERR | RX_DESC0_CRC_ERR | RX_DESC0_FTL |
  179. RX_DESC0_RUNT | RX_DESC0_ODD_NB)) {
  180. net_dbg_ratelimited("packet error\n");
  181. ndev->stats.rx_dropped++;
  182. ndev->stats.rx_errors++;
  183. goto rx_next;
  184. }
  185. len = desc0 & RX_DESC0_FRAME_LEN_MASK;
  186. if (len > RX_BUF_SIZE)
  187. len = RX_BUF_SIZE;
  188. dma_sync_single_for_cpu(&priv->pdev->dev,
  189. priv->rx_mapping[rx_head],
  190. priv->rx_buf_size, DMA_FROM_DEVICE);
  191. skb = netdev_alloc_skb_ip_align(ndev, len);
  192. if (unlikely(!skb)) {
  193. net_dbg_ratelimited("netdev_alloc_skb_ip_align failed\n");
  194. ndev->stats.rx_dropped++;
  195. ndev->stats.rx_errors++;
  196. goto rx_next;
  197. }
  198. memcpy(skb->data, priv->rx_buf[rx_head], len);
  199. skb_put(skb, len);
  200. skb->protocol = eth_type_trans(skb, ndev);
  201. napi_gro_receive(&priv->napi, skb);
  202. rx++;
  203. ndev->stats.rx_packets++;
  204. ndev->stats.rx_bytes += len;
  205. if (desc0 & RX_DESC0_MULTICAST)
  206. ndev->stats.multicast++;
  207. rx_next:
  208. wmb(); /* prevent setting ownership back too early */
  209. moxart_desc_write(RX_DESC0_DMA_OWN, desc + RX_REG_OFFSET_DESC0);
  210. rx_head = RX_NEXT(rx_head);
  211. priv->rx_head = rx_head;
  212. }
  213. if (rx < budget)
  214. napi_complete_done(napi, rx);
  215. priv->reg_imr |= RPKT_FINISH_M;
  216. writel(priv->reg_imr, priv->base + REG_INTERRUPT_MASK);
  217. return rx;
  218. }
  219. static int moxart_tx_queue_space(struct net_device *ndev)
  220. {
  221. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  222. return CIRC_SPACE(priv->tx_head, priv->tx_tail, TX_DESC_NUM);
  223. }
  224. static void moxart_tx_finished(struct net_device *ndev)
  225. {
  226. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  227. unsigned int tx_head = priv->tx_head;
  228. unsigned int tx_tail = priv->tx_tail;
  229. while (tx_tail != tx_head) {
  230. dma_unmap_single(&priv->pdev->dev, priv->tx_mapping[tx_tail],
  231. priv->tx_len[tx_tail], DMA_TO_DEVICE);
  232. ndev->stats.tx_packets++;
  233. ndev->stats.tx_bytes += priv->tx_skb[tx_tail]->len;
  234. dev_consume_skb_irq(priv->tx_skb[tx_tail]);
  235. priv->tx_skb[tx_tail] = NULL;
  236. tx_tail = TX_NEXT(tx_tail);
  237. }
  238. priv->tx_tail = tx_tail;
  239. if (netif_queue_stopped(ndev) &&
  240. moxart_tx_queue_space(ndev) >= TX_WAKE_THRESHOLD)
  241. netif_wake_queue(ndev);
  242. }
  243. static irqreturn_t moxart_mac_interrupt(int irq, void *dev_id)
  244. {
  245. struct net_device *ndev = (struct net_device *)dev_id;
  246. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  247. unsigned int ists = readl(priv->base + REG_INTERRUPT_STATUS);
  248. if (ists & XPKT_OK_INT_STS)
  249. moxart_tx_finished(ndev);
  250. if (ists & RPKT_FINISH) {
  251. if (napi_schedule_prep(&priv->napi)) {
  252. priv->reg_imr &= ~RPKT_FINISH_M;
  253. writel(priv->reg_imr, priv->base + REG_INTERRUPT_MASK);
  254. __napi_schedule(&priv->napi);
  255. }
  256. }
  257. return IRQ_HANDLED;
  258. }
  259. static netdev_tx_t moxart_mac_start_xmit(struct sk_buff *skb,
  260. struct net_device *ndev)
  261. {
  262. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  263. void *desc;
  264. unsigned int len;
  265. unsigned int tx_head;
  266. u32 txdes1;
  267. netdev_tx_t ret = NETDEV_TX_BUSY;
  268. spin_lock_irq(&priv->txlock);
  269. tx_head = priv->tx_head;
  270. desc = priv->tx_desc_base + (TX_REG_DESC_SIZE * tx_head);
  271. if (moxart_tx_queue_space(ndev) == 1)
  272. netif_stop_queue(ndev);
  273. if (moxart_desc_read(desc + TX_REG_OFFSET_DESC0) & TX_DESC0_DMA_OWN) {
  274. net_dbg_ratelimited("no TX space for packet\n");
  275. ndev->stats.tx_dropped++;
  276. goto out_unlock;
  277. }
  278. rmb(); /* ensure data is only read that had TX_DESC0_DMA_OWN cleared */
  279. len = skb->len > TX_BUF_SIZE ? TX_BUF_SIZE : skb->len;
  280. priv->tx_mapping[tx_head] = dma_map_single(&priv->pdev->dev, skb->data,
  281. len, DMA_TO_DEVICE);
  282. if (dma_mapping_error(&priv->pdev->dev, priv->tx_mapping[tx_head])) {
  283. netdev_err(ndev, "DMA mapping error\n");
  284. goto out_unlock;
  285. }
  286. priv->tx_len[tx_head] = len;
  287. priv->tx_skb[tx_head] = skb;
  288. moxart_desc_write(priv->tx_mapping[tx_head],
  289. desc + TX_REG_OFFSET_DESC2 + TX_DESC2_ADDRESS_PHYS);
  290. moxart_desc_write((uintptr_t)skb->data,
  291. desc + TX_REG_OFFSET_DESC2 + TX_DESC2_ADDRESS_VIRT);
  292. if (skb->len < ETH_ZLEN) {
  293. memset(&skb->data[skb->len],
  294. 0, ETH_ZLEN - skb->len);
  295. len = ETH_ZLEN;
  296. }
  297. dma_sync_single_for_device(&priv->pdev->dev, priv->tx_mapping[tx_head],
  298. priv->tx_buf_size, DMA_TO_DEVICE);
  299. txdes1 = TX_DESC1_LTS | TX_DESC1_FTS | (len & TX_DESC1_BUF_SIZE_MASK);
  300. if (tx_head == TX_DESC_NUM_MASK)
  301. txdes1 |= TX_DESC1_END;
  302. moxart_desc_write(txdes1, desc + TX_REG_OFFSET_DESC1);
  303. wmb(); /* flush descriptor before transferring ownership */
  304. moxart_desc_write(TX_DESC0_DMA_OWN, desc + TX_REG_OFFSET_DESC0);
  305. /* start to send packet */
  306. writel(0xffffffff, priv->base + REG_TX_POLL_DEMAND);
  307. priv->tx_head = TX_NEXT(tx_head);
  308. netif_trans_update(ndev);
  309. ret = NETDEV_TX_OK;
  310. out_unlock:
  311. spin_unlock_irq(&priv->txlock);
  312. return ret;
  313. }
  314. static void moxart_mac_setmulticast(struct net_device *ndev)
  315. {
  316. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  317. struct netdev_hw_addr *ha;
  318. int crc_val;
  319. netdev_for_each_mc_addr(ha, ndev) {
  320. crc_val = crc32_le(~0, ha->addr, ETH_ALEN);
  321. crc_val = (crc_val >> 26) & 0x3f;
  322. if (crc_val >= 32) {
  323. writel(readl(priv->base + REG_MCAST_HASH_TABLE1) |
  324. (1UL << (crc_val - 32)),
  325. priv->base + REG_MCAST_HASH_TABLE1);
  326. } else {
  327. writel(readl(priv->base + REG_MCAST_HASH_TABLE0) |
  328. (1UL << crc_val),
  329. priv->base + REG_MCAST_HASH_TABLE0);
  330. }
  331. }
  332. }
  333. static void moxart_mac_set_rx_mode(struct net_device *ndev)
  334. {
  335. struct moxart_mac_priv_t *priv = netdev_priv(ndev);
  336. spin_lock_irq(&priv->txlock);
  337. (ndev->flags & IFF_PROMISC) ? (priv->reg_maccr |= RCV_ALL) :
  338. (priv->reg_maccr &= ~RCV_ALL);
  339. (ndev->flags & IFF_ALLMULTI) ? (priv->reg_maccr |= RX_MULTIPKT) :
  340. (priv->reg_maccr &= ~RX_MULTIPKT);
  341. if ((ndev->flags & IFF_MULTICAST) && netdev_mc_count(ndev)) {
  342. priv->reg_maccr |= HT_MULTI_EN;
  343. moxart_mac_setmulticast(ndev);
  344. } else {
  345. priv->reg_maccr &= ~HT_MULTI_EN;
  346. }
  347. writel(priv->reg_maccr, priv->base + REG_MAC_CTRL);
  348. spin_unlock_irq(&priv->txlock);
  349. }
  350. static const struct net_device_ops moxart_netdev_ops = {
  351. .ndo_open = moxart_mac_open,
  352. .ndo_stop = moxart_mac_stop,
  353. .ndo_start_xmit = moxart_mac_start_xmit,
  354. .ndo_set_rx_mode = moxart_mac_set_rx_mode,
  355. .ndo_set_mac_address = moxart_set_mac_address,
  356. .ndo_validate_addr = eth_validate_addr,
  357. };
  358. static int moxart_mac_probe(struct platform_device *pdev)
  359. {
  360. struct device *p_dev = &pdev->dev;
  361. struct device_node *node = p_dev->of_node;
  362. struct net_device *ndev;
  363. struct moxart_mac_priv_t *priv;
  364. struct resource *res;
  365. unsigned int irq;
  366. int ret;
  367. ndev = alloc_etherdev(sizeof(struct moxart_mac_priv_t));
  368. if (!ndev)
  369. return -ENOMEM;
  370. irq = irq_of_parse_and_map(node, 0);
  371. if (irq <= 0) {
  372. netdev_err(ndev, "irq_of_parse_and_map failed\n");
  373. ret = -EINVAL;
  374. goto irq_map_fail;
  375. }
  376. priv = netdev_priv(ndev);
  377. priv->ndev = ndev;
  378. priv->pdev = pdev;
  379. priv->base = devm_platform_get_and_ioremap_resource(pdev, 0, &res);
  380. if (IS_ERR(priv->base)) {
  381. ret = PTR_ERR(priv->base);
  382. goto init_fail;
  383. }
  384. ndev->base_addr = res->start;
  385. ret = platform_get_ethdev_address(p_dev, ndev);
  386. if (ret == -EPROBE_DEFER)
  387. goto init_fail;
  388. if (ret)
  389. eth_hw_addr_random(ndev);
  390. moxart_update_mac_address(ndev);
  391. spin_lock_init(&priv->txlock);
  392. priv->tx_buf_size = TX_BUF_SIZE;
  393. priv->rx_buf_size = RX_BUF_SIZE;
  394. priv->tx_desc_base = dma_alloc_coherent(p_dev, TX_REG_DESC_SIZE *
  395. TX_DESC_NUM, &priv->tx_base,
  396. GFP_DMA | GFP_KERNEL);
  397. if (!priv->tx_desc_base) {
  398. ret = -ENOMEM;
  399. goto init_fail;
  400. }
  401. priv->rx_desc_base = dma_alloc_coherent(p_dev, RX_REG_DESC_SIZE *
  402. RX_DESC_NUM, &priv->rx_base,
  403. GFP_DMA | GFP_KERNEL);
  404. if (!priv->rx_desc_base) {
  405. ret = -ENOMEM;
  406. goto init_fail;
  407. }
  408. priv->tx_buf_base = kmalloc_array(priv->tx_buf_size, TX_DESC_NUM,
  409. GFP_KERNEL);
  410. if (!priv->tx_buf_base) {
  411. ret = -ENOMEM;
  412. goto init_fail;
  413. }
  414. priv->rx_buf_base = kmalloc_array(priv->rx_buf_size, RX_DESC_NUM,
  415. GFP_KERNEL);
  416. if (!priv->rx_buf_base) {
  417. ret = -ENOMEM;
  418. goto init_fail;
  419. }
  420. platform_set_drvdata(pdev, ndev);
  421. ret = devm_request_irq(p_dev, irq, moxart_mac_interrupt, 0,
  422. pdev->name, ndev);
  423. if (ret) {
  424. netdev_err(ndev, "devm_request_irq failed\n");
  425. goto init_fail;
  426. }
  427. ndev->netdev_ops = &moxart_netdev_ops;
  428. netif_napi_add_weight(ndev, &priv->napi, moxart_rx_poll, RX_DESC_NUM);
  429. ndev->priv_flags |= IFF_UNICAST_FLT;
  430. ndev->irq = irq;
  431. SET_NETDEV_DEV(ndev, &pdev->dev);
  432. ret = register_netdev(ndev);
  433. if (ret)
  434. goto init_fail;
  435. netdev_dbg(ndev, "%s: IRQ=%d address=%pM\n",
  436. __func__, ndev->irq, ndev->dev_addr);
  437. return 0;
  438. init_fail:
  439. netdev_err(ndev, "init failed\n");
  440. moxart_mac_free_memory(ndev);
  441. irq_map_fail:
  442. free_netdev(ndev);
  443. return ret;
  444. }
  445. static int moxart_remove(struct platform_device *pdev)
  446. {
  447. struct net_device *ndev = platform_get_drvdata(pdev);
  448. unregister_netdev(ndev);
  449. devm_free_irq(&pdev->dev, ndev->irq, ndev);
  450. moxart_mac_free_memory(ndev);
  451. free_netdev(ndev);
  452. return 0;
  453. }
  454. static const struct of_device_id moxart_mac_match[] = {
  455. { .compatible = "moxa,moxart-mac" },
  456. { }
  457. };
  458. MODULE_DEVICE_TABLE(of, moxart_mac_match);
  459. static struct platform_driver moxart_mac_driver = {
  460. .probe = moxart_mac_probe,
  461. .remove = moxart_remove,
  462. .driver = {
  463. .name = "moxart-ethernet",
  464. .of_match_table = moxart_mac_match,
  465. },
  466. };
  467. module_platform_driver(moxart_mac_driver);
  468. MODULE_DESCRIPTION("MOXART RTL8201CP Ethernet driver");
  469. MODULE_LICENSE("GPL v2");
  470. MODULE_AUTHOR("Jonas Jensen <[email protected]>");