hix5hd2_gmac.c 33 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /* Copyright (c) 2014 Linaro Ltd.
  3. * Copyright (c) 2014 Hisilicon Limited.
  4. */
  5. #include <linux/module.h>
  6. #include <linux/interrupt.h>
  7. #include <linux/etherdevice.h>
  8. #include <linux/platform_device.h>
  9. #include <linux/of_device.h>
  10. #include <linux/of_net.h>
  11. #include <linux/of_mdio.h>
  12. #include <linux/reset.h>
  13. #include <linux/clk.h>
  14. #include <linux/circ_buf.h>
  15. #define STATION_ADDR_LOW 0x0000
  16. #define STATION_ADDR_HIGH 0x0004
  17. #define MAC_DUPLEX_HALF_CTRL 0x0008
  18. #define MAX_FRM_SIZE 0x003c
  19. #define PORT_MODE 0x0040
  20. #define PORT_EN 0x0044
  21. #define BITS_TX_EN BIT(2)
  22. #define BITS_RX_EN BIT(1)
  23. #define REC_FILT_CONTROL 0x0064
  24. #define BIT_CRC_ERR_PASS BIT(5)
  25. #define BIT_PAUSE_FRM_PASS BIT(4)
  26. #define BIT_VLAN_DROP_EN BIT(3)
  27. #define BIT_BC_DROP_EN BIT(2)
  28. #define BIT_MC_MATCH_EN BIT(1)
  29. #define BIT_UC_MATCH_EN BIT(0)
  30. #define PORT_MC_ADDR_LOW 0x0068
  31. #define PORT_MC_ADDR_HIGH 0x006C
  32. #define CF_CRC_STRIP 0x01b0
  33. #define MODE_CHANGE_EN 0x01b4
  34. #define BIT_MODE_CHANGE_EN BIT(0)
  35. #define COL_SLOT_TIME 0x01c0
  36. #define RECV_CONTROL 0x01e0
  37. #define BIT_STRIP_PAD_EN BIT(3)
  38. #define BIT_RUNT_PKT_EN BIT(4)
  39. #define CONTROL_WORD 0x0214
  40. #define MDIO_SINGLE_CMD 0x03c0
  41. #define MDIO_SINGLE_DATA 0x03c4
  42. #define MDIO_CTRL 0x03cc
  43. #define MDIO_RDATA_STATUS 0x03d0
  44. #define MDIO_START BIT(20)
  45. #define MDIO_R_VALID BIT(0)
  46. #define MDIO_READ (BIT(17) | MDIO_START)
  47. #define MDIO_WRITE (BIT(16) | MDIO_START)
  48. #define RX_FQ_START_ADDR 0x0500
  49. #define RX_FQ_DEPTH 0x0504
  50. #define RX_FQ_WR_ADDR 0x0508
  51. #define RX_FQ_RD_ADDR 0x050c
  52. #define RX_FQ_VLDDESC_CNT 0x0510
  53. #define RX_FQ_ALEMPTY_TH 0x0514
  54. #define RX_FQ_REG_EN 0x0518
  55. #define BITS_RX_FQ_START_ADDR_EN BIT(2)
  56. #define BITS_RX_FQ_DEPTH_EN BIT(1)
  57. #define BITS_RX_FQ_RD_ADDR_EN BIT(0)
  58. #define RX_FQ_ALFULL_TH 0x051c
  59. #define RX_BQ_START_ADDR 0x0520
  60. #define RX_BQ_DEPTH 0x0524
  61. #define RX_BQ_WR_ADDR 0x0528
  62. #define RX_BQ_RD_ADDR 0x052c
  63. #define RX_BQ_FREE_DESC_CNT 0x0530
  64. #define RX_BQ_ALEMPTY_TH 0x0534
  65. #define RX_BQ_REG_EN 0x0538
  66. #define BITS_RX_BQ_START_ADDR_EN BIT(2)
  67. #define BITS_RX_BQ_DEPTH_EN BIT(1)
  68. #define BITS_RX_BQ_WR_ADDR_EN BIT(0)
  69. #define RX_BQ_ALFULL_TH 0x053c
  70. #define TX_BQ_START_ADDR 0x0580
  71. #define TX_BQ_DEPTH 0x0584
  72. #define TX_BQ_WR_ADDR 0x0588
  73. #define TX_BQ_RD_ADDR 0x058c
  74. #define TX_BQ_VLDDESC_CNT 0x0590
  75. #define TX_BQ_ALEMPTY_TH 0x0594
  76. #define TX_BQ_REG_EN 0x0598
  77. #define BITS_TX_BQ_START_ADDR_EN BIT(2)
  78. #define BITS_TX_BQ_DEPTH_EN BIT(1)
  79. #define BITS_TX_BQ_RD_ADDR_EN BIT(0)
  80. #define TX_BQ_ALFULL_TH 0x059c
  81. #define TX_RQ_START_ADDR 0x05a0
  82. #define TX_RQ_DEPTH 0x05a4
  83. #define TX_RQ_WR_ADDR 0x05a8
  84. #define TX_RQ_RD_ADDR 0x05ac
  85. #define TX_RQ_FREE_DESC_CNT 0x05b0
  86. #define TX_RQ_ALEMPTY_TH 0x05b4
  87. #define TX_RQ_REG_EN 0x05b8
  88. #define BITS_TX_RQ_START_ADDR_EN BIT(2)
  89. #define BITS_TX_RQ_DEPTH_EN BIT(1)
  90. #define BITS_TX_RQ_WR_ADDR_EN BIT(0)
  91. #define TX_RQ_ALFULL_TH 0x05bc
  92. #define RAW_PMU_INT 0x05c0
  93. #define ENA_PMU_INT 0x05c4
  94. #define STATUS_PMU_INT 0x05c8
  95. #define MAC_FIFO_ERR_IN BIT(30)
  96. #define TX_RQ_IN_TIMEOUT_INT BIT(29)
  97. #define RX_BQ_IN_TIMEOUT_INT BIT(28)
  98. #define TXOUTCFF_FULL_INT BIT(27)
  99. #define TXOUTCFF_EMPTY_INT BIT(26)
  100. #define TXCFF_FULL_INT BIT(25)
  101. #define TXCFF_EMPTY_INT BIT(24)
  102. #define RXOUTCFF_FULL_INT BIT(23)
  103. #define RXOUTCFF_EMPTY_INT BIT(22)
  104. #define RXCFF_FULL_INT BIT(21)
  105. #define RXCFF_EMPTY_INT BIT(20)
  106. #define TX_RQ_IN_INT BIT(19)
  107. #define TX_BQ_OUT_INT BIT(18)
  108. #define RX_BQ_IN_INT BIT(17)
  109. #define RX_FQ_OUT_INT BIT(16)
  110. #define TX_RQ_EMPTY_INT BIT(15)
  111. #define TX_RQ_FULL_INT BIT(14)
  112. #define TX_RQ_ALEMPTY_INT BIT(13)
  113. #define TX_RQ_ALFULL_INT BIT(12)
  114. #define TX_BQ_EMPTY_INT BIT(11)
  115. #define TX_BQ_FULL_INT BIT(10)
  116. #define TX_BQ_ALEMPTY_INT BIT(9)
  117. #define TX_BQ_ALFULL_INT BIT(8)
  118. #define RX_BQ_EMPTY_INT BIT(7)
  119. #define RX_BQ_FULL_INT BIT(6)
  120. #define RX_BQ_ALEMPTY_INT BIT(5)
  121. #define RX_BQ_ALFULL_INT BIT(4)
  122. #define RX_FQ_EMPTY_INT BIT(3)
  123. #define RX_FQ_FULL_INT BIT(2)
  124. #define RX_FQ_ALEMPTY_INT BIT(1)
  125. #define RX_FQ_ALFULL_INT BIT(0)
  126. #define DEF_INT_MASK (RX_BQ_IN_INT | RX_BQ_IN_TIMEOUT_INT | \
  127. TX_RQ_IN_INT | TX_RQ_IN_TIMEOUT_INT)
  128. #define DESC_WR_RD_ENA 0x05cc
  129. #define IN_QUEUE_TH 0x05d8
  130. #define OUT_QUEUE_TH 0x05dc
  131. #define QUEUE_TX_BQ_SHIFT 16
  132. #define RX_BQ_IN_TIMEOUT_TH 0x05e0
  133. #define TX_RQ_IN_TIMEOUT_TH 0x05e4
  134. #define STOP_CMD 0x05e8
  135. #define BITS_TX_STOP BIT(1)
  136. #define BITS_RX_STOP BIT(0)
  137. #define FLUSH_CMD 0x05eC
  138. #define BITS_TX_FLUSH_CMD BIT(5)
  139. #define BITS_RX_FLUSH_CMD BIT(4)
  140. #define BITS_TX_FLUSH_FLAG_DOWN BIT(3)
  141. #define BITS_TX_FLUSH_FLAG_UP BIT(2)
  142. #define BITS_RX_FLUSH_FLAG_DOWN BIT(1)
  143. #define BITS_RX_FLUSH_FLAG_UP BIT(0)
  144. #define RX_CFF_NUM_REG 0x05f0
  145. #define PMU_FSM_REG 0x05f8
  146. #define RX_FIFO_PKT_IN_NUM 0x05fc
  147. #define RX_FIFO_PKT_OUT_NUM 0x0600
  148. #define RGMII_SPEED_1000 0x2c
  149. #define RGMII_SPEED_100 0x2f
  150. #define RGMII_SPEED_10 0x2d
  151. #define MII_SPEED_100 0x0f
  152. #define MII_SPEED_10 0x0d
  153. #define GMAC_SPEED_1000 0x05
  154. #define GMAC_SPEED_100 0x01
  155. #define GMAC_SPEED_10 0x00
  156. #define GMAC_FULL_DUPLEX BIT(4)
  157. #define RX_BQ_INT_THRESHOLD 0x01
  158. #define TX_RQ_INT_THRESHOLD 0x01
  159. #define RX_BQ_IN_TIMEOUT 0x10000
  160. #define TX_RQ_IN_TIMEOUT 0x50000
  161. #define MAC_MAX_FRAME_SIZE 1600
  162. #define DESC_SIZE 32
  163. #define RX_DESC_NUM 1024
  164. #define TX_DESC_NUM 1024
  165. #define DESC_VLD_FREE 0
  166. #define DESC_VLD_BUSY 0x80000000
  167. #define DESC_FL_MID 0
  168. #define DESC_FL_LAST 0x20000000
  169. #define DESC_FL_FIRST 0x40000000
  170. #define DESC_FL_FULL 0x60000000
  171. #define DESC_DATA_LEN_OFF 16
  172. #define DESC_BUFF_LEN_OFF 0
  173. #define DESC_DATA_MASK 0x7ff
  174. #define DESC_SG BIT(30)
  175. #define DESC_FRAGS_NUM_OFF 11
  176. /* DMA descriptor ring helpers */
  177. #define dma_ring_incr(n, s) (((n) + 1) & ((s) - 1))
  178. #define dma_cnt(n) ((n) >> 5)
  179. #define dma_byte(n) ((n) << 5)
  180. #define HW_CAP_TSO BIT(0)
  181. #define GEMAC_V1 0
  182. #define GEMAC_V2 (GEMAC_V1 | HW_CAP_TSO)
  183. #define HAS_CAP_TSO(hw_cap) ((hw_cap) & HW_CAP_TSO)
  184. #define PHY_RESET_DELAYS_PROPERTY "hisilicon,phy-reset-delays-us"
  185. enum phy_reset_delays {
  186. PRE_DELAY,
  187. PULSE,
  188. POST_DELAY,
  189. DELAYS_NUM,
  190. };
  191. struct hix5hd2_desc {
  192. __le32 buff_addr;
  193. __le32 cmd;
  194. } __aligned(32);
  195. struct hix5hd2_desc_sw {
  196. struct hix5hd2_desc *desc;
  197. dma_addr_t phys_addr;
  198. unsigned int count;
  199. unsigned int size;
  200. };
  201. struct hix5hd2_sg_desc_ring {
  202. struct sg_desc *desc;
  203. dma_addr_t phys_addr;
  204. };
  205. struct frags_info {
  206. __le32 addr;
  207. __le32 size;
  208. };
  209. /* hardware supported max skb frags num */
  210. #define SG_MAX_SKB_FRAGS 17
  211. struct sg_desc {
  212. __le32 total_len;
  213. __le32 resvd0;
  214. __le32 linear_addr;
  215. __le32 linear_len;
  216. /* reserve one more frags for memory alignment */
  217. struct frags_info frags[SG_MAX_SKB_FRAGS + 1];
  218. };
  219. #define QUEUE_NUMS 4
  220. struct hix5hd2_priv {
  221. struct hix5hd2_desc_sw pool[QUEUE_NUMS];
  222. #define rx_fq pool[0]
  223. #define rx_bq pool[1]
  224. #define tx_bq pool[2]
  225. #define tx_rq pool[3]
  226. struct hix5hd2_sg_desc_ring tx_ring;
  227. void __iomem *base;
  228. void __iomem *ctrl_base;
  229. struct sk_buff *tx_skb[TX_DESC_NUM];
  230. struct sk_buff *rx_skb[RX_DESC_NUM];
  231. struct device *dev;
  232. struct net_device *netdev;
  233. struct device_node *phy_node;
  234. phy_interface_t phy_mode;
  235. unsigned long hw_cap;
  236. unsigned int speed;
  237. unsigned int duplex;
  238. struct clk *mac_core_clk;
  239. struct clk *mac_ifc_clk;
  240. struct reset_control *mac_core_rst;
  241. struct reset_control *mac_ifc_rst;
  242. struct reset_control *phy_rst;
  243. u32 phy_reset_delays[DELAYS_NUM];
  244. struct mii_bus *bus;
  245. struct napi_struct napi;
  246. struct work_struct tx_timeout_task;
  247. };
  248. static inline void hix5hd2_mac_interface_reset(struct hix5hd2_priv *priv)
  249. {
  250. if (!priv->mac_ifc_rst)
  251. return;
  252. reset_control_assert(priv->mac_ifc_rst);
  253. reset_control_deassert(priv->mac_ifc_rst);
  254. }
  255. static void hix5hd2_config_port(struct net_device *dev, u32 speed, u32 duplex)
  256. {
  257. struct hix5hd2_priv *priv = netdev_priv(dev);
  258. u32 val;
  259. priv->speed = speed;
  260. priv->duplex = duplex;
  261. switch (priv->phy_mode) {
  262. case PHY_INTERFACE_MODE_RGMII:
  263. if (speed == SPEED_1000)
  264. val = RGMII_SPEED_1000;
  265. else if (speed == SPEED_100)
  266. val = RGMII_SPEED_100;
  267. else
  268. val = RGMII_SPEED_10;
  269. break;
  270. case PHY_INTERFACE_MODE_MII:
  271. if (speed == SPEED_100)
  272. val = MII_SPEED_100;
  273. else
  274. val = MII_SPEED_10;
  275. break;
  276. default:
  277. netdev_warn(dev, "not supported mode\n");
  278. val = MII_SPEED_10;
  279. break;
  280. }
  281. if (duplex)
  282. val |= GMAC_FULL_DUPLEX;
  283. writel_relaxed(val, priv->ctrl_base);
  284. hix5hd2_mac_interface_reset(priv);
  285. writel_relaxed(BIT_MODE_CHANGE_EN, priv->base + MODE_CHANGE_EN);
  286. if (speed == SPEED_1000)
  287. val = GMAC_SPEED_1000;
  288. else if (speed == SPEED_100)
  289. val = GMAC_SPEED_100;
  290. else
  291. val = GMAC_SPEED_10;
  292. writel_relaxed(val, priv->base + PORT_MODE);
  293. writel_relaxed(0, priv->base + MODE_CHANGE_EN);
  294. writel_relaxed(duplex, priv->base + MAC_DUPLEX_HALF_CTRL);
  295. }
  296. static void hix5hd2_set_desc_depth(struct hix5hd2_priv *priv, int rx, int tx)
  297. {
  298. writel_relaxed(BITS_RX_FQ_DEPTH_EN, priv->base + RX_FQ_REG_EN);
  299. writel_relaxed(rx << 3, priv->base + RX_FQ_DEPTH);
  300. writel_relaxed(0, priv->base + RX_FQ_REG_EN);
  301. writel_relaxed(BITS_RX_BQ_DEPTH_EN, priv->base + RX_BQ_REG_EN);
  302. writel_relaxed(rx << 3, priv->base + RX_BQ_DEPTH);
  303. writel_relaxed(0, priv->base + RX_BQ_REG_EN);
  304. writel_relaxed(BITS_TX_BQ_DEPTH_EN, priv->base + TX_BQ_REG_EN);
  305. writel_relaxed(tx << 3, priv->base + TX_BQ_DEPTH);
  306. writel_relaxed(0, priv->base + TX_BQ_REG_EN);
  307. writel_relaxed(BITS_TX_RQ_DEPTH_EN, priv->base + TX_RQ_REG_EN);
  308. writel_relaxed(tx << 3, priv->base + TX_RQ_DEPTH);
  309. writel_relaxed(0, priv->base + TX_RQ_REG_EN);
  310. }
  311. static void hix5hd2_set_rx_fq(struct hix5hd2_priv *priv, dma_addr_t phy_addr)
  312. {
  313. writel_relaxed(BITS_RX_FQ_START_ADDR_EN, priv->base + RX_FQ_REG_EN);
  314. writel_relaxed(phy_addr, priv->base + RX_FQ_START_ADDR);
  315. writel_relaxed(0, priv->base + RX_FQ_REG_EN);
  316. }
  317. static void hix5hd2_set_rx_bq(struct hix5hd2_priv *priv, dma_addr_t phy_addr)
  318. {
  319. writel_relaxed(BITS_RX_BQ_START_ADDR_EN, priv->base + RX_BQ_REG_EN);
  320. writel_relaxed(phy_addr, priv->base + RX_BQ_START_ADDR);
  321. writel_relaxed(0, priv->base + RX_BQ_REG_EN);
  322. }
  323. static void hix5hd2_set_tx_bq(struct hix5hd2_priv *priv, dma_addr_t phy_addr)
  324. {
  325. writel_relaxed(BITS_TX_BQ_START_ADDR_EN, priv->base + TX_BQ_REG_EN);
  326. writel_relaxed(phy_addr, priv->base + TX_BQ_START_ADDR);
  327. writel_relaxed(0, priv->base + TX_BQ_REG_EN);
  328. }
  329. static void hix5hd2_set_tx_rq(struct hix5hd2_priv *priv, dma_addr_t phy_addr)
  330. {
  331. writel_relaxed(BITS_TX_RQ_START_ADDR_EN, priv->base + TX_RQ_REG_EN);
  332. writel_relaxed(phy_addr, priv->base + TX_RQ_START_ADDR);
  333. writel_relaxed(0, priv->base + TX_RQ_REG_EN);
  334. }
  335. static void hix5hd2_set_desc_addr(struct hix5hd2_priv *priv)
  336. {
  337. hix5hd2_set_rx_fq(priv, priv->rx_fq.phys_addr);
  338. hix5hd2_set_rx_bq(priv, priv->rx_bq.phys_addr);
  339. hix5hd2_set_tx_rq(priv, priv->tx_rq.phys_addr);
  340. hix5hd2_set_tx_bq(priv, priv->tx_bq.phys_addr);
  341. }
  342. static void hix5hd2_hw_init(struct hix5hd2_priv *priv)
  343. {
  344. u32 val;
  345. /* disable and clear all interrupts */
  346. writel_relaxed(0, priv->base + ENA_PMU_INT);
  347. writel_relaxed(~0, priv->base + RAW_PMU_INT);
  348. writel_relaxed(BIT_CRC_ERR_PASS, priv->base + REC_FILT_CONTROL);
  349. writel_relaxed(MAC_MAX_FRAME_SIZE, priv->base + CONTROL_WORD);
  350. writel_relaxed(0, priv->base + COL_SLOT_TIME);
  351. val = RX_BQ_INT_THRESHOLD | TX_RQ_INT_THRESHOLD << QUEUE_TX_BQ_SHIFT;
  352. writel_relaxed(val, priv->base + IN_QUEUE_TH);
  353. writel_relaxed(RX_BQ_IN_TIMEOUT, priv->base + RX_BQ_IN_TIMEOUT_TH);
  354. writel_relaxed(TX_RQ_IN_TIMEOUT, priv->base + TX_RQ_IN_TIMEOUT_TH);
  355. hix5hd2_set_desc_depth(priv, RX_DESC_NUM, TX_DESC_NUM);
  356. hix5hd2_set_desc_addr(priv);
  357. }
  358. static void hix5hd2_irq_enable(struct hix5hd2_priv *priv)
  359. {
  360. writel_relaxed(DEF_INT_MASK, priv->base + ENA_PMU_INT);
  361. }
  362. static void hix5hd2_irq_disable(struct hix5hd2_priv *priv)
  363. {
  364. writel_relaxed(0, priv->base + ENA_PMU_INT);
  365. }
  366. static void hix5hd2_port_enable(struct hix5hd2_priv *priv)
  367. {
  368. writel_relaxed(0xf, priv->base + DESC_WR_RD_ENA);
  369. writel_relaxed(BITS_RX_EN | BITS_TX_EN, priv->base + PORT_EN);
  370. }
  371. static void hix5hd2_port_disable(struct hix5hd2_priv *priv)
  372. {
  373. writel_relaxed(~(u32)(BITS_RX_EN | BITS_TX_EN), priv->base + PORT_EN);
  374. writel_relaxed(0, priv->base + DESC_WR_RD_ENA);
  375. }
  376. static void hix5hd2_hw_set_mac_addr(struct net_device *dev)
  377. {
  378. struct hix5hd2_priv *priv = netdev_priv(dev);
  379. const unsigned char *mac = dev->dev_addr;
  380. u32 val;
  381. val = mac[1] | (mac[0] << 8);
  382. writel_relaxed(val, priv->base + STATION_ADDR_HIGH);
  383. val = mac[5] | (mac[4] << 8) | (mac[3] << 16) | (mac[2] << 24);
  384. writel_relaxed(val, priv->base + STATION_ADDR_LOW);
  385. }
  386. static int hix5hd2_net_set_mac_address(struct net_device *dev, void *p)
  387. {
  388. int ret;
  389. ret = eth_mac_addr(dev, p);
  390. if (!ret)
  391. hix5hd2_hw_set_mac_addr(dev);
  392. return ret;
  393. }
  394. static void hix5hd2_adjust_link(struct net_device *dev)
  395. {
  396. struct hix5hd2_priv *priv = netdev_priv(dev);
  397. struct phy_device *phy = dev->phydev;
  398. if ((priv->speed != phy->speed) || (priv->duplex != phy->duplex)) {
  399. hix5hd2_config_port(dev, phy->speed, phy->duplex);
  400. phy_print_status(phy);
  401. }
  402. }
  403. static void hix5hd2_rx_refill(struct hix5hd2_priv *priv)
  404. {
  405. struct hix5hd2_desc *desc;
  406. struct sk_buff *skb;
  407. u32 start, end, num, pos, i;
  408. u32 len = MAC_MAX_FRAME_SIZE;
  409. dma_addr_t addr;
  410. /* software write pointer */
  411. start = dma_cnt(readl_relaxed(priv->base + RX_FQ_WR_ADDR));
  412. /* logic read pointer */
  413. end = dma_cnt(readl_relaxed(priv->base + RX_FQ_RD_ADDR));
  414. num = CIRC_SPACE(start, end, RX_DESC_NUM);
  415. for (i = 0, pos = start; i < num; i++) {
  416. if (priv->rx_skb[pos]) {
  417. break;
  418. } else {
  419. skb = netdev_alloc_skb_ip_align(priv->netdev, len);
  420. if (unlikely(skb == NULL))
  421. break;
  422. }
  423. addr = dma_map_single(priv->dev, skb->data, len, DMA_FROM_DEVICE);
  424. if (dma_mapping_error(priv->dev, addr)) {
  425. dev_kfree_skb_any(skb);
  426. break;
  427. }
  428. desc = priv->rx_fq.desc + pos;
  429. desc->buff_addr = cpu_to_le32(addr);
  430. priv->rx_skb[pos] = skb;
  431. desc->cmd = cpu_to_le32(DESC_VLD_FREE |
  432. (len - 1) << DESC_BUFF_LEN_OFF);
  433. pos = dma_ring_incr(pos, RX_DESC_NUM);
  434. }
  435. /* ensure desc updated */
  436. wmb();
  437. if (pos != start)
  438. writel_relaxed(dma_byte(pos), priv->base + RX_FQ_WR_ADDR);
  439. }
  440. static int hix5hd2_rx(struct net_device *dev, int limit)
  441. {
  442. struct hix5hd2_priv *priv = netdev_priv(dev);
  443. struct sk_buff *skb;
  444. struct hix5hd2_desc *desc;
  445. dma_addr_t addr;
  446. u32 start, end, num, pos, i, len;
  447. /* software read pointer */
  448. start = dma_cnt(readl_relaxed(priv->base + RX_BQ_RD_ADDR));
  449. /* logic write pointer */
  450. end = dma_cnt(readl_relaxed(priv->base + RX_BQ_WR_ADDR));
  451. num = CIRC_CNT(end, start, RX_DESC_NUM);
  452. if (num > limit)
  453. num = limit;
  454. /* ensure get updated desc */
  455. rmb();
  456. for (i = 0, pos = start; i < num; i++) {
  457. skb = priv->rx_skb[pos];
  458. if (unlikely(!skb)) {
  459. netdev_err(dev, "inconsistent rx_skb\n");
  460. break;
  461. }
  462. priv->rx_skb[pos] = NULL;
  463. desc = priv->rx_bq.desc + pos;
  464. len = (le32_to_cpu(desc->cmd) >> DESC_DATA_LEN_OFF) &
  465. DESC_DATA_MASK;
  466. addr = le32_to_cpu(desc->buff_addr);
  467. dma_unmap_single(priv->dev, addr, MAC_MAX_FRAME_SIZE,
  468. DMA_FROM_DEVICE);
  469. skb_put(skb, len);
  470. if (skb->len > MAC_MAX_FRAME_SIZE) {
  471. netdev_err(dev, "rcv len err, len = %d\n", skb->len);
  472. dev->stats.rx_errors++;
  473. dev->stats.rx_length_errors++;
  474. dev_kfree_skb_any(skb);
  475. goto next;
  476. }
  477. skb->protocol = eth_type_trans(skb, dev);
  478. napi_gro_receive(&priv->napi, skb);
  479. dev->stats.rx_packets++;
  480. dev->stats.rx_bytes += len;
  481. next:
  482. pos = dma_ring_incr(pos, RX_DESC_NUM);
  483. }
  484. if (pos != start)
  485. writel_relaxed(dma_byte(pos), priv->base + RX_BQ_RD_ADDR);
  486. hix5hd2_rx_refill(priv);
  487. return num;
  488. }
  489. static void hix5hd2_clean_sg_desc(struct hix5hd2_priv *priv,
  490. struct sk_buff *skb, u32 pos)
  491. {
  492. struct sg_desc *desc;
  493. dma_addr_t addr;
  494. u32 len;
  495. int i;
  496. desc = priv->tx_ring.desc + pos;
  497. addr = le32_to_cpu(desc->linear_addr);
  498. len = le32_to_cpu(desc->linear_len);
  499. dma_unmap_single(priv->dev, addr, len, DMA_TO_DEVICE);
  500. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  501. addr = le32_to_cpu(desc->frags[i].addr);
  502. len = le32_to_cpu(desc->frags[i].size);
  503. dma_unmap_page(priv->dev, addr, len, DMA_TO_DEVICE);
  504. }
  505. }
  506. static void hix5hd2_xmit_reclaim(struct net_device *dev)
  507. {
  508. struct sk_buff *skb;
  509. struct hix5hd2_desc *desc;
  510. struct hix5hd2_priv *priv = netdev_priv(dev);
  511. unsigned int bytes_compl = 0, pkts_compl = 0;
  512. u32 start, end, num, pos, i;
  513. dma_addr_t addr;
  514. netif_tx_lock(dev);
  515. /* software read */
  516. start = dma_cnt(readl_relaxed(priv->base + TX_RQ_RD_ADDR));
  517. /* logic write */
  518. end = dma_cnt(readl_relaxed(priv->base + TX_RQ_WR_ADDR));
  519. num = CIRC_CNT(end, start, TX_DESC_NUM);
  520. for (i = 0, pos = start; i < num; i++) {
  521. skb = priv->tx_skb[pos];
  522. if (unlikely(!skb)) {
  523. netdev_err(dev, "inconsistent tx_skb\n");
  524. break;
  525. }
  526. pkts_compl++;
  527. bytes_compl += skb->len;
  528. desc = priv->tx_rq.desc + pos;
  529. if (skb_shinfo(skb)->nr_frags) {
  530. hix5hd2_clean_sg_desc(priv, skb, pos);
  531. } else {
  532. addr = le32_to_cpu(desc->buff_addr);
  533. dma_unmap_single(priv->dev, addr, skb->len,
  534. DMA_TO_DEVICE);
  535. }
  536. priv->tx_skb[pos] = NULL;
  537. dev_consume_skb_any(skb);
  538. pos = dma_ring_incr(pos, TX_DESC_NUM);
  539. }
  540. if (pos != start)
  541. writel_relaxed(dma_byte(pos), priv->base + TX_RQ_RD_ADDR);
  542. netif_tx_unlock(dev);
  543. if (pkts_compl || bytes_compl)
  544. netdev_completed_queue(dev, pkts_compl, bytes_compl);
  545. if (unlikely(netif_queue_stopped(priv->netdev)) && pkts_compl)
  546. netif_wake_queue(priv->netdev);
  547. }
  548. static int hix5hd2_poll(struct napi_struct *napi, int budget)
  549. {
  550. struct hix5hd2_priv *priv = container_of(napi,
  551. struct hix5hd2_priv, napi);
  552. struct net_device *dev = priv->netdev;
  553. int work_done = 0, task = budget;
  554. int ints, num;
  555. do {
  556. hix5hd2_xmit_reclaim(dev);
  557. num = hix5hd2_rx(dev, task);
  558. work_done += num;
  559. task -= num;
  560. if ((work_done >= budget) || (num == 0))
  561. break;
  562. ints = readl_relaxed(priv->base + RAW_PMU_INT);
  563. writel_relaxed(ints, priv->base + RAW_PMU_INT);
  564. } while (ints & DEF_INT_MASK);
  565. if (work_done < budget) {
  566. napi_complete_done(napi, work_done);
  567. hix5hd2_irq_enable(priv);
  568. }
  569. return work_done;
  570. }
  571. static irqreturn_t hix5hd2_interrupt(int irq, void *dev_id)
  572. {
  573. struct net_device *dev = (struct net_device *)dev_id;
  574. struct hix5hd2_priv *priv = netdev_priv(dev);
  575. int ints = readl_relaxed(priv->base + RAW_PMU_INT);
  576. writel_relaxed(ints, priv->base + RAW_PMU_INT);
  577. if (likely(ints & DEF_INT_MASK)) {
  578. hix5hd2_irq_disable(priv);
  579. napi_schedule(&priv->napi);
  580. }
  581. return IRQ_HANDLED;
  582. }
  583. static u32 hix5hd2_get_desc_cmd(struct sk_buff *skb, unsigned long hw_cap)
  584. {
  585. u32 cmd = 0;
  586. if (HAS_CAP_TSO(hw_cap)) {
  587. if (skb_shinfo(skb)->nr_frags)
  588. cmd |= DESC_SG;
  589. cmd |= skb_shinfo(skb)->nr_frags << DESC_FRAGS_NUM_OFF;
  590. } else {
  591. cmd |= DESC_FL_FULL |
  592. ((skb->len & DESC_DATA_MASK) << DESC_BUFF_LEN_OFF);
  593. }
  594. cmd |= (skb->len & DESC_DATA_MASK) << DESC_DATA_LEN_OFF;
  595. cmd |= DESC_VLD_BUSY;
  596. return cmd;
  597. }
  598. static int hix5hd2_fill_sg_desc(struct hix5hd2_priv *priv,
  599. struct sk_buff *skb, u32 pos)
  600. {
  601. struct sg_desc *desc;
  602. dma_addr_t addr;
  603. int ret;
  604. int i;
  605. desc = priv->tx_ring.desc + pos;
  606. desc->total_len = cpu_to_le32(skb->len);
  607. addr = dma_map_single(priv->dev, skb->data, skb_headlen(skb),
  608. DMA_TO_DEVICE);
  609. if (unlikely(dma_mapping_error(priv->dev, addr)))
  610. return -EINVAL;
  611. desc->linear_addr = cpu_to_le32(addr);
  612. desc->linear_len = cpu_to_le32(skb_headlen(skb));
  613. for (i = 0; i < skb_shinfo(skb)->nr_frags; i++) {
  614. skb_frag_t *frag = &skb_shinfo(skb)->frags[i];
  615. int len = skb_frag_size(frag);
  616. addr = skb_frag_dma_map(priv->dev, frag, 0, len, DMA_TO_DEVICE);
  617. ret = dma_mapping_error(priv->dev, addr);
  618. if (unlikely(ret))
  619. return -EINVAL;
  620. desc->frags[i].addr = cpu_to_le32(addr);
  621. desc->frags[i].size = cpu_to_le32(len);
  622. }
  623. return 0;
  624. }
  625. static netdev_tx_t hix5hd2_net_xmit(struct sk_buff *skb, struct net_device *dev)
  626. {
  627. struct hix5hd2_priv *priv = netdev_priv(dev);
  628. struct hix5hd2_desc *desc;
  629. dma_addr_t addr;
  630. u32 pos;
  631. u32 cmd;
  632. int ret;
  633. /* software write pointer */
  634. pos = dma_cnt(readl_relaxed(priv->base + TX_BQ_WR_ADDR));
  635. if (unlikely(priv->tx_skb[pos])) {
  636. dev->stats.tx_dropped++;
  637. dev->stats.tx_fifo_errors++;
  638. netif_stop_queue(dev);
  639. return NETDEV_TX_BUSY;
  640. }
  641. desc = priv->tx_bq.desc + pos;
  642. cmd = hix5hd2_get_desc_cmd(skb, priv->hw_cap);
  643. desc->cmd = cpu_to_le32(cmd);
  644. if (skb_shinfo(skb)->nr_frags) {
  645. ret = hix5hd2_fill_sg_desc(priv, skb, pos);
  646. if (unlikely(ret)) {
  647. dev_kfree_skb_any(skb);
  648. dev->stats.tx_dropped++;
  649. return NETDEV_TX_OK;
  650. }
  651. addr = priv->tx_ring.phys_addr + pos * sizeof(struct sg_desc);
  652. } else {
  653. addr = dma_map_single(priv->dev, skb->data, skb->len,
  654. DMA_TO_DEVICE);
  655. if (unlikely(dma_mapping_error(priv->dev, addr))) {
  656. dev_kfree_skb_any(skb);
  657. dev->stats.tx_dropped++;
  658. return NETDEV_TX_OK;
  659. }
  660. }
  661. desc->buff_addr = cpu_to_le32(addr);
  662. priv->tx_skb[pos] = skb;
  663. /* ensure desc updated */
  664. wmb();
  665. pos = dma_ring_incr(pos, TX_DESC_NUM);
  666. writel_relaxed(dma_byte(pos), priv->base + TX_BQ_WR_ADDR);
  667. netif_trans_update(dev);
  668. dev->stats.tx_packets++;
  669. dev->stats.tx_bytes += skb->len;
  670. netdev_sent_queue(dev, skb->len);
  671. return NETDEV_TX_OK;
  672. }
  673. static void hix5hd2_free_dma_desc_rings(struct hix5hd2_priv *priv)
  674. {
  675. struct hix5hd2_desc *desc;
  676. dma_addr_t addr;
  677. int i;
  678. for (i = 0; i < RX_DESC_NUM; i++) {
  679. struct sk_buff *skb = priv->rx_skb[i];
  680. if (skb == NULL)
  681. continue;
  682. desc = priv->rx_fq.desc + i;
  683. addr = le32_to_cpu(desc->buff_addr);
  684. dma_unmap_single(priv->dev, addr,
  685. MAC_MAX_FRAME_SIZE, DMA_FROM_DEVICE);
  686. dev_kfree_skb_any(skb);
  687. priv->rx_skb[i] = NULL;
  688. }
  689. for (i = 0; i < TX_DESC_NUM; i++) {
  690. struct sk_buff *skb = priv->tx_skb[i];
  691. if (skb == NULL)
  692. continue;
  693. desc = priv->tx_rq.desc + i;
  694. addr = le32_to_cpu(desc->buff_addr);
  695. dma_unmap_single(priv->dev, addr, skb->len, DMA_TO_DEVICE);
  696. dev_kfree_skb_any(skb);
  697. priv->tx_skb[i] = NULL;
  698. }
  699. }
  700. static int hix5hd2_net_open(struct net_device *dev)
  701. {
  702. struct hix5hd2_priv *priv = netdev_priv(dev);
  703. struct phy_device *phy;
  704. int ret;
  705. ret = clk_prepare_enable(priv->mac_core_clk);
  706. if (ret < 0) {
  707. netdev_err(dev, "failed to enable mac core clk %d\n", ret);
  708. return ret;
  709. }
  710. ret = clk_prepare_enable(priv->mac_ifc_clk);
  711. if (ret < 0) {
  712. clk_disable_unprepare(priv->mac_core_clk);
  713. netdev_err(dev, "failed to enable mac ifc clk %d\n", ret);
  714. return ret;
  715. }
  716. phy = of_phy_connect(dev, priv->phy_node,
  717. &hix5hd2_adjust_link, 0, priv->phy_mode);
  718. if (!phy) {
  719. clk_disable_unprepare(priv->mac_ifc_clk);
  720. clk_disable_unprepare(priv->mac_core_clk);
  721. return -ENODEV;
  722. }
  723. phy_start(phy);
  724. hix5hd2_hw_init(priv);
  725. hix5hd2_rx_refill(priv);
  726. netdev_reset_queue(dev);
  727. netif_start_queue(dev);
  728. napi_enable(&priv->napi);
  729. hix5hd2_port_enable(priv);
  730. hix5hd2_irq_enable(priv);
  731. return 0;
  732. }
  733. static int hix5hd2_net_close(struct net_device *dev)
  734. {
  735. struct hix5hd2_priv *priv = netdev_priv(dev);
  736. hix5hd2_port_disable(priv);
  737. hix5hd2_irq_disable(priv);
  738. napi_disable(&priv->napi);
  739. netif_stop_queue(dev);
  740. hix5hd2_free_dma_desc_rings(priv);
  741. if (dev->phydev) {
  742. phy_stop(dev->phydev);
  743. phy_disconnect(dev->phydev);
  744. }
  745. clk_disable_unprepare(priv->mac_ifc_clk);
  746. clk_disable_unprepare(priv->mac_core_clk);
  747. return 0;
  748. }
  749. static void hix5hd2_tx_timeout_task(struct work_struct *work)
  750. {
  751. struct hix5hd2_priv *priv;
  752. priv = container_of(work, struct hix5hd2_priv, tx_timeout_task);
  753. hix5hd2_net_close(priv->netdev);
  754. hix5hd2_net_open(priv->netdev);
  755. }
  756. static void hix5hd2_net_timeout(struct net_device *dev, unsigned int txqueue)
  757. {
  758. struct hix5hd2_priv *priv = netdev_priv(dev);
  759. schedule_work(&priv->tx_timeout_task);
  760. }
  761. static const struct net_device_ops hix5hd2_netdev_ops = {
  762. .ndo_open = hix5hd2_net_open,
  763. .ndo_stop = hix5hd2_net_close,
  764. .ndo_start_xmit = hix5hd2_net_xmit,
  765. .ndo_tx_timeout = hix5hd2_net_timeout,
  766. .ndo_set_mac_address = hix5hd2_net_set_mac_address,
  767. };
  768. static const struct ethtool_ops hix5hd2_ethtools_ops = {
  769. .get_link = ethtool_op_get_link,
  770. .get_link_ksettings = phy_ethtool_get_link_ksettings,
  771. .set_link_ksettings = phy_ethtool_set_link_ksettings,
  772. };
  773. static int hix5hd2_mdio_wait_ready(struct mii_bus *bus)
  774. {
  775. struct hix5hd2_priv *priv = bus->priv;
  776. void __iomem *base = priv->base;
  777. int i, timeout = 10000;
  778. for (i = 0; readl_relaxed(base + MDIO_SINGLE_CMD) & MDIO_START; i++) {
  779. if (i == timeout)
  780. return -ETIMEDOUT;
  781. usleep_range(10, 20);
  782. }
  783. return 0;
  784. }
  785. static int hix5hd2_mdio_read(struct mii_bus *bus, int phy, int reg)
  786. {
  787. struct hix5hd2_priv *priv = bus->priv;
  788. void __iomem *base = priv->base;
  789. int val, ret;
  790. ret = hix5hd2_mdio_wait_ready(bus);
  791. if (ret < 0)
  792. goto out;
  793. writel_relaxed(MDIO_READ | phy << 8 | reg, base + MDIO_SINGLE_CMD);
  794. ret = hix5hd2_mdio_wait_ready(bus);
  795. if (ret < 0)
  796. goto out;
  797. val = readl_relaxed(base + MDIO_RDATA_STATUS);
  798. if (val & MDIO_R_VALID) {
  799. dev_err(bus->parent, "SMI bus read not valid\n");
  800. ret = -ENODEV;
  801. goto out;
  802. }
  803. val = readl_relaxed(priv->base + MDIO_SINGLE_DATA);
  804. ret = (val >> 16) & 0xFFFF;
  805. out:
  806. return ret;
  807. }
  808. static int hix5hd2_mdio_write(struct mii_bus *bus, int phy, int reg, u16 val)
  809. {
  810. struct hix5hd2_priv *priv = bus->priv;
  811. void __iomem *base = priv->base;
  812. int ret;
  813. ret = hix5hd2_mdio_wait_ready(bus);
  814. if (ret < 0)
  815. goto out;
  816. writel_relaxed(val, base + MDIO_SINGLE_DATA);
  817. writel_relaxed(MDIO_WRITE | phy << 8 | reg, base + MDIO_SINGLE_CMD);
  818. ret = hix5hd2_mdio_wait_ready(bus);
  819. out:
  820. return ret;
  821. }
  822. static void hix5hd2_destroy_hw_desc_queue(struct hix5hd2_priv *priv)
  823. {
  824. int i;
  825. for (i = 0; i < QUEUE_NUMS; i++) {
  826. if (priv->pool[i].desc) {
  827. dma_free_coherent(priv->dev, priv->pool[i].size,
  828. priv->pool[i].desc,
  829. priv->pool[i].phys_addr);
  830. priv->pool[i].desc = NULL;
  831. }
  832. }
  833. }
  834. static int hix5hd2_init_hw_desc_queue(struct hix5hd2_priv *priv)
  835. {
  836. struct device *dev = priv->dev;
  837. struct hix5hd2_desc *virt_addr;
  838. dma_addr_t phys_addr;
  839. int size, i;
  840. priv->rx_fq.count = RX_DESC_NUM;
  841. priv->rx_bq.count = RX_DESC_NUM;
  842. priv->tx_bq.count = TX_DESC_NUM;
  843. priv->tx_rq.count = TX_DESC_NUM;
  844. for (i = 0; i < QUEUE_NUMS; i++) {
  845. size = priv->pool[i].count * sizeof(struct hix5hd2_desc);
  846. virt_addr = dma_alloc_coherent(dev, size, &phys_addr,
  847. GFP_KERNEL);
  848. if (virt_addr == NULL)
  849. goto error_free_pool;
  850. priv->pool[i].size = size;
  851. priv->pool[i].desc = virt_addr;
  852. priv->pool[i].phys_addr = phys_addr;
  853. }
  854. return 0;
  855. error_free_pool:
  856. hix5hd2_destroy_hw_desc_queue(priv);
  857. return -ENOMEM;
  858. }
  859. static int hix5hd2_init_sg_desc_queue(struct hix5hd2_priv *priv)
  860. {
  861. struct sg_desc *desc;
  862. dma_addr_t phys_addr;
  863. desc = dma_alloc_coherent(priv->dev,
  864. TX_DESC_NUM * sizeof(struct sg_desc),
  865. &phys_addr, GFP_KERNEL);
  866. if (!desc)
  867. return -ENOMEM;
  868. priv->tx_ring.desc = desc;
  869. priv->tx_ring.phys_addr = phys_addr;
  870. return 0;
  871. }
  872. static void hix5hd2_destroy_sg_desc_queue(struct hix5hd2_priv *priv)
  873. {
  874. if (priv->tx_ring.desc) {
  875. dma_free_coherent(priv->dev,
  876. TX_DESC_NUM * sizeof(struct sg_desc),
  877. priv->tx_ring.desc, priv->tx_ring.phys_addr);
  878. priv->tx_ring.desc = NULL;
  879. }
  880. }
  881. static inline void hix5hd2_mac_core_reset(struct hix5hd2_priv *priv)
  882. {
  883. if (!priv->mac_core_rst)
  884. return;
  885. reset_control_assert(priv->mac_core_rst);
  886. reset_control_deassert(priv->mac_core_rst);
  887. }
  888. static void hix5hd2_sleep_us(u32 time_us)
  889. {
  890. u32 time_ms;
  891. if (!time_us)
  892. return;
  893. time_ms = DIV_ROUND_UP(time_us, 1000);
  894. if (time_ms < 20)
  895. usleep_range(time_us, time_us + 500);
  896. else
  897. msleep(time_ms);
  898. }
  899. static void hix5hd2_phy_reset(struct hix5hd2_priv *priv)
  900. {
  901. /* To make sure PHY hardware reset success,
  902. * we must keep PHY in deassert state first and
  903. * then complete the hardware reset operation
  904. */
  905. reset_control_deassert(priv->phy_rst);
  906. hix5hd2_sleep_us(priv->phy_reset_delays[PRE_DELAY]);
  907. reset_control_assert(priv->phy_rst);
  908. /* delay some time to ensure reset ok,
  909. * this depends on PHY hardware feature
  910. */
  911. hix5hd2_sleep_us(priv->phy_reset_delays[PULSE]);
  912. reset_control_deassert(priv->phy_rst);
  913. /* delay some time to ensure later MDIO access */
  914. hix5hd2_sleep_us(priv->phy_reset_delays[POST_DELAY]);
  915. }
  916. static const struct of_device_id hix5hd2_of_match[];
  917. static int hix5hd2_dev_probe(struct platform_device *pdev)
  918. {
  919. struct device *dev = &pdev->dev;
  920. struct device_node *node = dev->of_node;
  921. const struct of_device_id *of_id = NULL;
  922. struct net_device *ndev;
  923. struct hix5hd2_priv *priv;
  924. struct mii_bus *bus;
  925. int ret;
  926. ndev = alloc_etherdev(sizeof(struct hix5hd2_priv));
  927. if (!ndev)
  928. return -ENOMEM;
  929. platform_set_drvdata(pdev, ndev);
  930. priv = netdev_priv(ndev);
  931. priv->dev = dev;
  932. priv->netdev = ndev;
  933. of_id = of_match_device(hix5hd2_of_match, dev);
  934. if (!of_id) {
  935. ret = -EINVAL;
  936. goto out_free_netdev;
  937. }
  938. priv->hw_cap = (unsigned long)of_id->data;
  939. priv->base = devm_platform_ioremap_resource(pdev, 0);
  940. if (IS_ERR(priv->base)) {
  941. ret = PTR_ERR(priv->base);
  942. goto out_free_netdev;
  943. }
  944. priv->ctrl_base = devm_platform_ioremap_resource(pdev, 1);
  945. if (IS_ERR(priv->ctrl_base)) {
  946. ret = PTR_ERR(priv->ctrl_base);
  947. goto out_free_netdev;
  948. }
  949. priv->mac_core_clk = devm_clk_get(&pdev->dev, "mac_core");
  950. if (IS_ERR(priv->mac_core_clk)) {
  951. netdev_err(ndev, "failed to get mac core clk\n");
  952. ret = -ENODEV;
  953. goto out_free_netdev;
  954. }
  955. ret = clk_prepare_enable(priv->mac_core_clk);
  956. if (ret < 0) {
  957. netdev_err(ndev, "failed to enable mac core clk %d\n", ret);
  958. goto out_free_netdev;
  959. }
  960. priv->mac_ifc_clk = devm_clk_get(&pdev->dev, "mac_ifc");
  961. if (IS_ERR(priv->mac_ifc_clk))
  962. priv->mac_ifc_clk = NULL;
  963. ret = clk_prepare_enable(priv->mac_ifc_clk);
  964. if (ret < 0) {
  965. netdev_err(ndev, "failed to enable mac ifc clk %d\n", ret);
  966. goto out_disable_mac_core_clk;
  967. }
  968. priv->mac_core_rst = devm_reset_control_get(dev, "mac_core");
  969. if (IS_ERR(priv->mac_core_rst))
  970. priv->mac_core_rst = NULL;
  971. hix5hd2_mac_core_reset(priv);
  972. priv->mac_ifc_rst = devm_reset_control_get(dev, "mac_ifc");
  973. if (IS_ERR(priv->mac_ifc_rst))
  974. priv->mac_ifc_rst = NULL;
  975. priv->phy_rst = devm_reset_control_get(dev, "phy");
  976. if (IS_ERR(priv->phy_rst)) {
  977. priv->phy_rst = NULL;
  978. } else {
  979. ret = of_property_read_u32_array(node,
  980. PHY_RESET_DELAYS_PROPERTY,
  981. priv->phy_reset_delays,
  982. DELAYS_NUM);
  983. if (ret)
  984. goto out_disable_clk;
  985. hix5hd2_phy_reset(priv);
  986. }
  987. bus = mdiobus_alloc();
  988. if (bus == NULL) {
  989. ret = -ENOMEM;
  990. goto out_disable_clk;
  991. }
  992. bus->priv = priv;
  993. bus->name = "hix5hd2_mii_bus";
  994. bus->read = hix5hd2_mdio_read;
  995. bus->write = hix5hd2_mdio_write;
  996. bus->parent = &pdev->dev;
  997. snprintf(bus->id, MII_BUS_ID_SIZE, "%s-mii", dev_name(&pdev->dev));
  998. priv->bus = bus;
  999. ret = of_mdiobus_register(bus, node);
  1000. if (ret)
  1001. goto err_free_mdio;
  1002. ret = of_get_phy_mode(node, &priv->phy_mode);
  1003. if (ret) {
  1004. netdev_err(ndev, "not find phy-mode\n");
  1005. goto err_mdiobus;
  1006. }
  1007. priv->phy_node = of_parse_phandle(node, "phy-handle", 0);
  1008. if (!priv->phy_node) {
  1009. netdev_err(ndev, "not find phy-handle\n");
  1010. ret = -EINVAL;
  1011. goto err_mdiobus;
  1012. }
  1013. ndev->irq = platform_get_irq(pdev, 0);
  1014. if (ndev->irq <= 0) {
  1015. netdev_err(ndev, "No irq resource\n");
  1016. ret = -EINVAL;
  1017. goto out_phy_node;
  1018. }
  1019. ret = devm_request_irq(dev, ndev->irq, hix5hd2_interrupt,
  1020. 0, pdev->name, ndev);
  1021. if (ret) {
  1022. netdev_err(ndev, "devm_request_irq failed\n");
  1023. goto out_phy_node;
  1024. }
  1025. ret = of_get_ethdev_address(node, ndev);
  1026. if (ret) {
  1027. eth_hw_addr_random(ndev);
  1028. netdev_warn(ndev, "using random MAC address %pM\n",
  1029. ndev->dev_addr);
  1030. }
  1031. INIT_WORK(&priv->tx_timeout_task, hix5hd2_tx_timeout_task);
  1032. ndev->watchdog_timeo = 6 * HZ;
  1033. ndev->priv_flags |= IFF_UNICAST_FLT;
  1034. ndev->netdev_ops = &hix5hd2_netdev_ops;
  1035. ndev->ethtool_ops = &hix5hd2_ethtools_ops;
  1036. SET_NETDEV_DEV(ndev, dev);
  1037. if (HAS_CAP_TSO(priv->hw_cap))
  1038. ndev->hw_features |= NETIF_F_SG;
  1039. ndev->features |= ndev->hw_features | NETIF_F_HIGHDMA;
  1040. ndev->vlan_features |= ndev->features;
  1041. ret = hix5hd2_init_hw_desc_queue(priv);
  1042. if (ret)
  1043. goto out_phy_node;
  1044. netif_napi_add(ndev, &priv->napi, hix5hd2_poll);
  1045. if (HAS_CAP_TSO(priv->hw_cap)) {
  1046. ret = hix5hd2_init_sg_desc_queue(priv);
  1047. if (ret)
  1048. goto out_destroy_queue;
  1049. }
  1050. ret = register_netdev(priv->netdev);
  1051. if (ret) {
  1052. netdev_err(ndev, "register_netdev failed!");
  1053. goto out_destroy_queue;
  1054. }
  1055. clk_disable_unprepare(priv->mac_ifc_clk);
  1056. clk_disable_unprepare(priv->mac_core_clk);
  1057. return ret;
  1058. out_destroy_queue:
  1059. if (HAS_CAP_TSO(priv->hw_cap))
  1060. hix5hd2_destroy_sg_desc_queue(priv);
  1061. netif_napi_del(&priv->napi);
  1062. hix5hd2_destroy_hw_desc_queue(priv);
  1063. out_phy_node:
  1064. of_node_put(priv->phy_node);
  1065. err_mdiobus:
  1066. mdiobus_unregister(bus);
  1067. err_free_mdio:
  1068. mdiobus_free(bus);
  1069. out_disable_clk:
  1070. clk_disable_unprepare(priv->mac_ifc_clk);
  1071. out_disable_mac_core_clk:
  1072. clk_disable_unprepare(priv->mac_core_clk);
  1073. out_free_netdev:
  1074. free_netdev(ndev);
  1075. return ret;
  1076. }
  1077. static int hix5hd2_dev_remove(struct platform_device *pdev)
  1078. {
  1079. struct net_device *ndev = platform_get_drvdata(pdev);
  1080. struct hix5hd2_priv *priv = netdev_priv(ndev);
  1081. netif_napi_del(&priv->napi);
  1082. unregister_netdev(ndev);
  1083. mdiobus_unregister(priv->bus);
  1084. mdiobus_free(priv->bus);
  1085. if (HAS_CAP_TSO(priv->hw_cap))
  1086. hix5hd2_destroy_sg_desc_queue(priv);
  1087. hix5hd2_destroy_hw_desc_queue(priv);
  1088. of_node_put(priv->phy_node);
  1089. cancel_work_sync(&priv->tx_timeout_task);
  1090. free_netdev(ndev);
  1091. return 0;
  1092. }
  1093. static const struct of_device_id hix5hd2_of_match[] = {
  1094. { .compatible = "hisilicon,hisi-gmac-v1", .data = (void *)GEMAC_V1 },
  1095. { .compatible = "hisilicon,hisi-gmac-v2", .data = (void *)GEMAC_V2 },
  1096. { .compatible = "hisilicon,hix5hd2-gmac", .data = (void *)GEMAC_V1 },
  1097. { .compatible = "hisilicon,hi3798cv200-gmac", .data = (void *)GEMAC_V2 },
  1098. { .compatible = "hisilicon,hi3516a-gmac", .data = (void *)GEMAC_V2 },
  1099. {},
  1100. };
  1101. MODULE_DEVICE_TABLE(of, hix5hd2_of_match);
  1102. static struct platform_driver hix5hd2_dev_driver = {
  1103. .driver = {
  1104. .name = "hisi-gmac",
  1105. .of_match_table = hix5hd2_of_match,
  1106. },
  1107. .probe = hix5hd2_dev_probe,
  1108. .remove = hix5hd2_dev_remove,
  1109. };
  1110. module_platform_driver(hix5hd2_dev_driver);
  1111. MODULE_DESCRIPTION("HISILICON Gigabit Ethernet MAC driver");
  1112. MODULE_LICENSE("GPL v2");
  1113. MODULE_ALIAS("platform:hisi-gmac");