nps_enet.h 6.0 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright(c) 2015 EZchip Technologies.
  4. */
  5. #ifndef _NPS_ENET_H
  6. #define _NPS_ENET_H
  7. /* default values */
  8. #define NPS_ENET_NAPI_POLL_WEIGHT 0x2
  9. #define NPS_ENET_MAX_FRAME_LENGTH 0x3FFF
  10. #define NPS_ENET_GE_MAC_CFG_0_TX_FC_RETR 0x7
  11. #define NPS_ENET_GE_MAC_CFG_0_RX_IFG 0x5
  12. #define NPS_ENET_GE_MAC_CFG_0_TX_IFG 0xC
  13. #define NPS_ENET_GE_MAC_CFG_0_TX_PR_LEN 0x7
  14. #define NPS_ENET_GE_MAC_CFG_2_STAT_EN 0x3
  15. #define NPS_ENET_GE_MAC_CFG_3_RX_IFG_TH 0x14
  16. #define NPS_ENET_GE_MAC_CFG_3_MAX_LEN 0x3FFC
  17. #define NPS_ENET_ENABLE 1
  18. #define NPS_ENET_DISABLE 0
  19. /* register definitions */
  20. #define NPS_ENET_REG_TX_CTL 0x800
  21. #define NPS_ENET_REG_TX_BUF 0x808
  22. #define NPS_ENET_REG_RX_CTL 0x810
  23. #define NPS_ENET_REG_RX_BUF 0x818
  24. #define NPS_ENET_REG_BUF_INT_ENABLE 0x8C0
  25. #define NPS_ENET_REG_GE_MAC_CFG_0 0x1000
  26. #define NPS_ENET_REG_GE_MAC_CFG_1 0x1004
  27. #define NPS_ENET_REG_GE_MAC_CFG_2 0x1008
  28. #define NPS_ENET_REG_GE_MAC_CFG_3 0x100C
  29. #define NPS_ENET_REG_GE_RST 0x1400
  30. #define NPS_ENET_REG_PHASE_FIFO_CTL 0x1404
  31. /* Tx control register masks and shifts */
  32. #define TX_CTL_NT_MASK 0x7FF
  33. #define TX_CTL_NT_SHIFT 0
  34. #define TX_CTL_ET_MASK 0x4000
  35. #define TX_CTL_ET_SHIFT 14
  36. #define TX_CTL_CT_MASK 0x8000
  37. #define TX_CTL_CT_SHIFT 15
  38. /* Rx control register masks and shifts */
  39. #define RX_CTL_NR_MASK 0x7FF
  40. #define RX_CTL_NR_SHIFT 0
  41. #define RX_CTL_CRC_MASK 0x2000
  42. #define RX_CTL_CRC_SHIFT 13
  43. #define RX_CTL_ER_MASK 0x4000
  44. #define RX_CTL_ER_SHIFT 14
  45. #define RX_CTL_CR_MASK 0x8000
  46. #define RX_CTL_CR_SHIFT 15
  47. /* Interrupt enable for data buffer events register masks and shifts */
  48. #define RX_RDY_MASK 0x1
  49. #define RX_RDY_SHIFT 0
  50. #define TX_DONE_MASK 0x2
  51. #define TX_DONE_SHIFT 1
  52. /* Gbps Eth MAC Configuration 0 register masks and shifts */
  53. #define CFG_0_RX_EN_MASK 0x1
  54. #define CFG_0_RX_EN_SHIFT 0
  55. #define CFG_0_TX_EN_MASK 0x2
  56. #define CFG_0_TX_EN_SHIFT 1
  57. #define CFG_0_TX_FC_EN_MASK 0x4
  58. #define CFG_0_TX_FC_EN_SHIFT 2
  59. #define CFG_0_TX_PAD_EN_MASK 0x8
  60. #define CFG_0_TX_PAD_EN_SHIFT 3
  61. #define CFG_0_TX_CRC_EN_MASK 0x10
  62. #define CFG_0_TX_CRC_EN_SHIFT 4
  63. #define CFG_0_RX_FC_EN_MASK 0x20
  64. #define CFG_0_RX_FC_EN_SHIFT 5
  65. #define CFG_0_RX_CRC_STRIP_MASK 0x40
  66. #define CFG_0_RX_CRC_STRIP_SHIFT 6
  67. #define CFG_0_RX_CRC_IGNORE_MASK 0x80
  68. #define CFG_0_RX_CRC_IGNORE_SHIFT 7
  69. #define CFG_0_RX_LENGTH_CHECK_EN_MASK 0x100
  70. #define CFG_0_RX_LENGTH_CHECK_EN_SHIFT 8
  71. #define CFG_0_TX_FC_RETR_MASK 0xE00
  72. #define CFG_0_TX_FC_RETR_SHIFT 9
  73. #define CFG_0_RX_IFG_MASK 0xF000
  74. #define CFG_0_RX_IFG_SHIFT 12
  75. #define CFG_0_TX_IFG_MASK 0x3F0000
  76. #define CFG_0_TX_IFG_SHIFT 16
  77. #define CFG_0_RX_PR_CHECK_EN_MASK 0x400000
  78. #define CFG_0_RX_PR_CHECK_EN_SHIFT 22
  79. #define CFG_0_NIB_MODE_MASK 0x800000
  80. #define CFG_0_NIB_MODE_SHIFT 23
  81. #define CFG_0_TX_IFG_NIB_MASK 0xF000000
  82. #define CFG_0_TX_IFG_NIB_SHIFT 24
  83. #define CFG_0_TX_PR_LEN_MASK 0xF0000000
  84. #define CFG_0_TX_PR_LEN_SHIFT 28
  85. /* Gbps Eth MAC Configuration 1 register masks and shifts */
  86. #define CFG_1_OCTET_0_MASK 0x000000FF
  87. #define CFG_1_OCTET_0_SHIFT 0
  88. #define CFG_1_OCTET_1_MASK 0x0000FF00
  89. #define CFG_1_OCTET_1_SHIFT 8
  90. #define CFG_1_OCTET_2_MASK 0x00FF0000
  91. #define CFG_1_OCTET_2_SHIFT 16
  92. #define CFG_1_OCTET_3_MASK 0xFF000000
  93. #define CFG_1_OCTET_3_SHIFT 24
  94. /* Gbps Eth MAC Configuration 2 register masks and shifts */
  95. #define CFG_2_OCTET_4_MASK 0x000000FF
  96. #define CFG_2_OCTET_4_SHIFT 0
  97. #define CFG_2_OCTET_5_MASK 0x0000FF00
  98. #define CFG_2_OCTET_5_SHIFT 8
  99. #define CFG_2_DISK_MC_MASK 0x00100000
  100. #define CFG_2_DISK_MC_SHIFT 20
  101. #define CFG_2_DISK_BC_MASK 0x00200000
  102. #define CFG_2_DISK_BC_SHIFT 21
  103. #define CFG_2_DISK_DA_MASK 0x00400000
  104. #define CFG_2_DISK_DA_SHIFT 22
  105. #define CFG_2_STAT_EN_MASK 0x3000000
  106. #define CFG_2_STAT_EN_SHIFT 24
  107. #define CFG_2_TRANSMIT_FLUSH_EN_MASK 0x80000000
  108. #define CFG_2_TRANSMIT_FLUSH_EN_SHIFT 31
  109. /* Gbps Eth MAC Configuration 3 register masks and shifts */
  110. #define CFG_3_TM_HD_MODE_MASK 0x1
  111. #define CFG_3_TM_HD_MODE_SHIFT 0
  112. #define CFG_3_RX_CBFC_EN_MASK 0x2
  113. #define CFG_3_RX_CBFC_EN_SHIFT 1
  114. #define CFG_3_RX_CBFC_REDIR_EN_MASK 0x4
  115. #define CFG_3_RX_CBFC_REDIR_EN_SHIFT 2
  116. #define CFG_3_REDIRECT_CBFC_SEL_MASK 0x18
  117. #define CFG_3_REDIRECT_CBFC_SEL_SHIFT 3
  118. #define CFG_3_CF_DROP_MASK 0x20
  119. #define CFG_3_CF_DROP_SHIFT 5
  120. #define CFG_3_CF_TIMEOUT_MASK 0x3C0
  121. #define CFG_3_CF_TIMEOUT_SHIFT 6
  122. #define CFG_3_RX_IFG_TH_MASK 0x7C00
  123. #define CFG_3_RX_IFG_TH_SHIFT 10
  124. #define CFG_3_TX_CBFC_EN_MASK 0x8000
  125. #define CFG_3_TX_CBFC_EN_SHIFT 15
  126. #define CFG_3_MAX_LEN_MASK 0x3FFF0000
  127. #define CFG_3_MAX_LEN_SHIFT 16
  128. #define CFG_3_EXT_OOB_CBFC_SEL_MASK 0xC0000000
  129. #define CFG_3_EXT_OOB_CBFC_SEL_SHIFT 30
  130. /* GE MAC, PCS reset control register masks and shifts */
  131. #define RST_SPCS_MASK 0x1
  132. #define RST_SPCS_SHIFT 0
  133. #define RST_GMAC_0_MASK 0x100
  134. #define RST_GMAC_0_SHIFT 8
  135. /* Tx phase sync FIFO control register masks and shifts */
  136. #define PHASE_FIFO_CTL_RST_MASK 0x1
  137. #define PHASE_FIFO_CTL_RST_SHIFT 0
  138. #define PHASE_FIFO_CTL_INIT_MASK 0x2
  139. #define PHASE_FIFO_CTL_INIT_SHIFT 1
  140. /**
  141. * struct nps_enet_priv - Storage of ENET's private information.
  142. * @regs_base: Base address of ENET memory-mapped control registers.
  143. * @irq: For RX/TX IRQ number.
  144. * @tx_skb: socket buffer of sent frame.
  145. * @napi: Structure for NAPI.
  146. */
  147. struct nps_enet_priv {
  148. void __iomem *regs_base;
  149. s32 irq;
  150. struct sk_buff *tx_skb;
  151. struct napi_struct napi;
  152. u32 ge_mac_cfg_2_value;
  153. u32 ge_mac_cfg_3_value;
  154. };
  155. /**
  156. * nps_enet_reg_set - Sets ENET register with provided value.
  157. * @priv: Pointer to EZchip ENET private data structure.
  158. * @reg: Register offset from base address.
  159. * @value: Value to set in register.
  160. */
  161. static inline void nps_enet_reg_set(struct nps_enet_priv *priv,
  162. s32 reg, s32 value)
  163. {
  164. iowrite32be(value, priv->regs_base + reg);
  165. }
  166. /**
  167. * nps_enet_reg_get - Gets value of specified ENET register.
  168. * @priv: Pointer to EZchip ENET private data structure.
  169. * @reg: Register offset from base address.
  170. *
  171. * returns: Value of requested register.
  172. */
  173. static inline u32 nps_enet_reg_get(struct nps_enet_priv *priv, s32 reg)
  174. {
  175. return ioread32be(priv->regs_base + reg);
  176. }
  177. #endif /* _NPS_ENET_H */