bgmac.h 20 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. #ifndef _BGMAC_H
  3. #define _BGMAC_H
  4. #include <linux/netdevice.h>
  5. #include "unimac.h"
  6. #define BGMAC_DEV_CTL 0x000
  7. #define BGMAC_DC_TSM 0x00000002
  8. #define BGMAC_DC_CFCO 0x00000004
  9. #define BGMAC_DC_RLSS 0x00000008
  10. #define BGMAC_DC_MROR 0x00000010
  11. #define BGMAC_DC_FCM_MASK 0x00000060
  12. #define BGMAC_DC_FCM_SHIFT 5
  13. #define BGMAC_DC_NAE 0x00000080
  14. #define BGMAC_DC_TF 0x00000100
  15. #define BGMAC_DC_RDS_MASK 0x00030000
  16. #define BGMAC_DC_RDS_SHIFT 16
  17. #define BGMAC_DC_TDS_MASK 0x000c0000
  18. #define BGMAC_DC_TDS_SHIFT 18
  19. #define BGMAC_DEV_STATUS 0x004 /* Configuration of the interface */
  20. #define BGMAC_DS_RBF 0x00000001
  21. #define BGMAC_DS_RDF 0x00000002
  22. #define BGMAC_DS_RIF 0x00000004
  23. #define BGMAC_DS_TBF 0x00000008
  24. #define BGMAC_DS_TDF 0x00000010
  25. #define BGMAC_DS_TIF 0x00000020
  26. #define BGMAC_DS_PO 0x00000040
  27. #define BGMAC_DS_MM_MASK 0x00000300 /* Mode of the interface */
  28. #define BGMAC_DS_MM_SHIFT 8
  29. #define BGMAC_BIST_STATUS 0x00c
  30. #define BGMAC_INT_STATUS 0x020 /* Interrupt status */
  31. #define BGMAC_IS_MRO 0x00000001
  32. #define BGMAC_IS_MTO 0x00000002
  33. #define BGMAC_IS_TFD 0x00000004
  34. #define BGMAC_IS_LS 0x00000008
  35. #define BGMAC_IS_MDIO 0x00000010
  36. #define BGMAC_IS_MR 0x00000020
  37. #define BGMAC_IS_MT 0x00000040
  38. #define BGMAC_IS_TO 0x00000080
  39. #define BGMAC_IS_DESC_ERR 0x00000400 /* Descriptor error */
  40. #define BGMAC_IS_DATA_ERR 0x00000800 /* Data error */
  41. #define BGMAC_IS_DESC_PROT_ERR 0x00001000 /* Descriptor protocol error */
  42. #define BGMAC_IS_RX_DESC_UNDERF 0x00002000 /* Receive descriptor underflow */
  43. #define BGMAC_IS_RX_F_OVERF 0x00004000 /* Receive FIFO overflow */
  44. #define BGMAC_IS_TX_F_UNDERF 0x00008000 /* Transmit FIFO underflow */
  45. #define BGMAC_IS_RX 0x00010000 /* Interrupt for RX queue 0 */
  46. #define BGMAC_IS_TX0 0x01000000 /* Interrupt for TX queue 0 */
  47. #define BGMAC_IS_TX1 0x02000000 /* Interrupt for TX queue 1 */
  48. #define BGMAC_IS_TX2 0x04000000 /* Interrupt for TX queue 2 */
  49. #define BGMAC_IS_TX3 0x08000000 /* Interrupt for TX queue 3 */
  50. #define BGMAC_IS_TX_MASK 0x0f000000
  51. #define BGMAC_IS_INTMASK 0x0f01fcff
  52. #define BGMAC_IS_ERRMASK 0x0000fc00
  53. #define BGMAC_INT_MASK 0x024 /* Interrupt mask */
  54. #define BGMAC_GP_TIMER 0x028
  55. #define BGMAC_INT_RECV_LAZY 0x100
  56. #define BGMAC_IRL_TO_MASK 0x00ffffff
  57. #define BGMAC_IRL_FC_MASK 0xff000000
  58. #define BGMAC_IRL_FC_SHIFT 24 /* Shift the number of interrupts triggered per received frame */
  59. #define BGMAC_FLOW_CTL_THRESH 0x104 /* Flow control thresholds */
  60. #define BGMAC_WRRTHRESH 0x108
  61. #define BGMAC_GMAC_IDLE_CNT_THRESH 0x10c
  62. #define BGMAC_PHY_ACCESS 0x180 /* PHY access address */
  63. #define BGMAC_PA_DATA_MASK 0x0000ffff
  64. #define BGMAC_PA_ADDR_MASK 0x001f0000
  65. #define BGMAC_PA_ADDR_SHIFT 16
  66. #define BGMAC_PA_REG_MASK 0x1f000000
  67. #define BGMAC_PA_REG_SHIFT 24
  68. #define BGMAC_PA_WRITE 0x20000000
  69. #define BGMAC_PA_START 0x40000000
  70. #define BGMAC_PHY_CNTL 0x188 /* PHY control address */
  71. #define BGMAC_PC_EPA_MASK 0x0000001f
  72. #define BGMAC_PC_MCT_MASK 0x007f0000
  73. #define BGMAC_PC_MCT_SHIFT 16
  74. #define BGMAC_PC_MTE 0x00800000
  75. #define BGMAC_TXQ_CTL 0x18c
  76. #define BGMAC_TXQ_CTL_DBT_MASK 0x00000fff
  77. #define BGMAC_TXQ_CTL_DBT_SHIFT 0
  78. #define BGMAC_RXQ_CTL 0x190
  79. #define BGMAC_RXQ_CTL_DBT_MASK 0x00000fff
  80. #define BGMAC_RXQ_CTL_DBT_SHIFT 0
  81. #define BGMAC_RXQ_CTL_PTE 0x00001000
  82. #define BGMAC_RXQ_CTL_MDP_MASK 0x3f000000
  83. #define BGMAC_RXQ_CTL_MDP_SHIFT 24
  84. #define BGMAC_GPIO_SELECT 0x194
  85. #define BGMAC_GPIO_OUTPUT_EN 0x198
  86. /* For 0x1e0 see BCMA_CLKCTLST. Below are BGMAC specific bits */
  87. #define BGMAC_BCMA_CLKCTLST_MISC_PLL_REQ 0x00000100
  88. #define BGMAC_BCMA_CLKCTLST_MISC_PLL_ST 0x01000000
  89. #define BGMAC_HW_WAR 0x1e4
  90. #define BGMAC_PWR_CTL 0x1e8
  91. #define BGMAC_DMA_BASE0 0x200 /* Tx and Rx controller */
  92. #define BGMAC_DMA_BASE1 0x240 /* Tx controller only */
  93. #define BGMAC_DMA_BASE2 0x280 /* Tx controller only */
  94. #define BGMAC_DMA_BASE3 0x2C0 /* Tx controller only */
  95. #define BGMAC_TX_GOOD_OCTETS 0x300
  96. #define BGMAC_TX_GOOD_OCTETS_HIGH 0x304
  97. #define BGMAC_TX_GOOD_PKTS 0x308
  98. #define BGMAC_TX_OCTETS 0x30c
  99. #define BGMAC_TX_OCTETS_HIGH 0x310
  100. #define BGMAC_TX_PKTS 0x314
  101. #define BGMAC_TX_BROADCAST_PKTS 0x318
  102. #define BGMAC_TX_MULTICAST_PKTS 0x31c
  103. #define BGMAC_TX_LEN_64 0x320
  104. #define BGMAC_TX_LEN_65_TO_127 0x324
  105. #define BGMAC_TX_LEN_128_TO_255 0x328
  106. #define BGMAC_TX_LEN_256_TO_511 0x32c
  107. #define BGMAC_TX_LEN_512_TO_1023 0x330
  108. #define BGMAC_TX_LEN_1024_TO_1522 0x334
  109. #define BGMAC_TX_LEN_1523_TO_2047 0x338
  110. #define BGMAC_TX_LEN_2048_TO_4095 0x33c
  111. #define BGMAC_TX_LEN_4096_TO_8191 0x340
  112. #define BGMAC_TX_LEN_8192_TO_MAX 0x344
  113. #define BGMAC_TX_JABBER_PKTS 0x348 /* Error */
  114. #define BGMAC_TX_OVERSIZE_PKTS 0x34c /* Error */
  115. #define BGMAC_TX_FRAGMENT_PKTS 0x350
  116. #define BGMAC_TX_UNDERRUNS 0x354 /* Error */
  117. #define BGMAC_TX_TOTAL_COLS 0x358
  118. #define BGMAC_TX_SINGLE_COLS 0x35c
  119. #define BGMAC_TX_MULTIPLE_COLS 0x360
  120. #define BGMAC_TX_EXCESSIVE_COLS 0x364 /* Error */
  121. #define BGMAC_TX_LATE_COLS 0x368 /* Error */
  122. #define BGMAC_TX_DEFERED 0x36c
  123. #define BGMAC_TX_CARRIER_LOST 0x370
  124. #define BGMAC_TX_PAUSE_PKTS 0x374
  125. #define BGMAC_TX_UNI_PKTS 0x378
  126. #define BGMAC_TX_Q0_PKTS 0x37c
  127. #define BGMAC_TX_Q0_OCTETS 0x380
  128. #define BGMAC_TX_Q0_OCTETS_HIGH 0x384
  129. #define BGMAC_TX_Q1_PKTS 0x388
  130. #define BGMAC_TX_Q1_OCTETS 0x38c
  131. #define BGMAC_TX_Q1_OCTETS_HIGH 0x390
  132. #define BGMAC_TX_Q2_PKTS 0x394
  133. #define BGMAC_TX_Q2_OCTETS 0x398
  134. #define BGMAC_TX_Q2_OCTETS_HIGH 0x39c
  135. #define BGMAC_TX_Q3_PKTS 0x3a0
  136. #define BGMAC_TX_Q3_OCTETS 0x3a4
  137. #define BGMAC_TX_Q3_OCTETS_HIGH 0x3a8
  138. #define BGMAC_RX_GOOD_OCTETS 0x3b0
  139. #define BGMAC_RX_GOOD_OCTETS_HIGH 0x3b4
  140. #define BGMAC_RX_GOOD_PKTS 0x3b8
  141. #define BGMAC_RX_OCTETS 0x3bc
  142. #define BGMAC_RX_OCTETS_HIGH 0x3c0
  143. #define BGMAC_RX_PKTS 0x3c4
  144. #define BGMAC_RX_BROADCAST_PKTS 0x3c8
  145. #define BGMAC_RX_MULTICAST_PKTS 0x3cc
  146. #define BGMAC_RX_LEN_64 0x3d0
  147. #define BGMAC_RX_LEN_65_TO_127 0x3d4
  148. #define BGMAC_RX_LEN_128_TO_255 0x3d8
  149. #define BGMAC_RX_LEN_256_TO_511 0x3dc
  150. #define BGMAC_RX_LEN_512_TO_1023 0x3e0
  151. #define BGMAC_RX_LEN_1024_TO_1522 0x3e4
  152. #define BGMAC_RX_LEN_1523_TO_2047 0x3e8
  153. #define BGMAC_RX_LEN_2048_TO_4095 0x3ec
  154. #define BGMAC_RX_LEN_4096_TO_8191 0x3f0
  155. #define BGMAC_RX_LEN_8192_TO_MAX 0x3f4
  156. #define BGMAC_RX_JABBER_PKTS 0x3f8 /* Error */
  157. #define BGMAC_RX_OVERSIZE_PKTS 0x3fc /* Error */
  158. #define BGMAC_RX_FRAGMENT_PKTS 0x400
  159. #define BGMAC_RX_MISSED_PKTS 0x404 /* Error */
  160. #define BGMAC_RX_CRC_ALIGN_ERRS 0x408 /* Error */
  161. #define BGMAC_RX_UNDERSIZE 0x40c /* Error */
  162. #define BGMAC_RX_CRC_ERRS 0x410 /* Error */
  163. #define BGMAC_RX_ALIGN_ERRS 0x414 /* Error */
  164. #define BGMAC_RX_SYMBOL_ERRS 0x418 /* Error */
  165. #define BGMAC_RX_PAUSE_PKTS 0x41c
  166. #define BGMAC_RX_NONPAUSE_PKTS 0x420
  167. #define BGMAC_RX_SACHANGES 0x424
  168. #define BGMAC_RX_UNI_PKTS 0x428
  169. #define BGMAC_UNIMAC 0x800
  170. /* BCMA GMAC core specific IO Control (BCMA_IOCTL) flags */
  171. #define BGMAC_BCMA_IOCTL_SW_CLKEN 0x00000004 /* PHY Clock Enable */
  172. #define BGMAC_BCMA_IOCTL_SW_RESET 0x00000008 /* PHY Reset */
  173. /* The IOCTL values appear to be different in NS, NSP, and NS2, and do not match
  174. * the values directly above
  175. */
  176. #define BGMAC_CLK_EN BIT(0)
  177. #define BGMAC_RESERVED_0 BIT(1)
  178. #define BGMAC_SOURCE_SYNC_MODE_EN BIT(2)
  179. #define BGMAC_DEST_SYNC_MODE_EN BIT(3)
  180. #define BGMAC_TX_CLK_OUT_INVERT_EN BIT(4)
  181. #define BGMAC_DIRECT_GMII_MODE BIT(5)
  182. #define BGMAC_CLK_250_SEL BIT(6)
  183. #define BGMAC_AWCACHE (0xf << 7)
  184. #define BGMAC_RESERVED_1 (0x1f << 11)
  185. #define BGMAC_ARCACHE (0xf << 16)
  186. #define BGMAC_AWUSER (0x3f << 20)
  187. #define BGMAC_ARUSER (0x3f << 26)
  188. #define BGMAC_RESERVED BIT(31)
  189. /* BCMA GMAC core specific IO status (BCMA_IOST) flags */
  190. #define BGMAC_BCMA_IOST_ATTACHED 0x00000800
  191. #define BGMAC_NUM_MIB_TX_REGS \
  192. (((BGMAC_TX_Q3_OCTETS_HIGH - BGMAC_TX_GOOD_OCTETS) / 4) + 1)
  193. #define BGMAC_NUM_MIB_RX_REGS \
  194. (((BGMAC_RX_UNI_PKTS - BGMAC_RX_GOOD_OCTETS) / 4) + 1)
  195. #define BGMAC_DMA_TX_CTL 0x00
  196. #define BGMAC_DMA_TX_ENABLE 0x00000001
  197. #define BGMAC_DMA_TX_SUSPEND 0x00000002
  198. #define BGMAC_DMA_TX_LOOPBACK 0x00000004
  199. #define BGMAC_DMA_TX_FLUSH 0x00000010
  200. #define BGMAC_DMA_TX_MR_MASK 0x000000C0 /* Multiple outstanding reads */
  201. #define BGMAC_DMA_TX_MR_SHIFT 6
  202. #define BGMAC_DMA_TX_MR_1 0
  203. #define BGMAC_DMA_TX_MR_2 1
  204. #define BGMAC_DMA_TX_PARITY_DISABLE 0x00000800
  205. #define BGMAC_DMA_TX_ADDREXT_MASK 0x00030000
  206. #define BGMAC_DMA_TX_ADDREXT_SHIFT 16
  207. #define BGMAC_DMA_TX_BL_MASK 0x001C0000 /* BurstLen bits */
  208. #define BGMAC_DMA_TX_BL_SHIFT 18
  209. #define BGMAC_DMA_TX_BL_16 0
  210. #define BGMAC_DMA_TX_BL_32 1
  211. #define BGMAC_DMA_TX_BL_64 2
  212. #define BGMAC_DMA_TX_BL_128 3
  213. #define BGMAC_DMA_TX_BL_256 4
  214. #define BGMAC_DMA_TX_BL_512 5
  215. #define BGMAC_DMA_TX_BL_1024 6
  216. #define BGMAC_DMA_TX_PC_MASK 0x00E00000 /* Prefetch control */
  217. #define BGMAC_DMA_TX_PC_SHIFT 21
  218. #define BGMAC_DMA_TX_PC_0 0
  219. #define BGMAC_DMA_TX_PC_4 1
  220. #define BGMAC_DMA_TX_PC_8 2
  221. #define BGMAC_DMA_TX_PC_16 3
  222. #define BGMAC_DMA_TX_PT_MASK 0x03000000 /* Prefetch threshold */
  223. #define BGMAC_DMA_TX_PT_SHIFT 24
  224. #define BGMAC_DMA_TX_PT_1 0
  225. #define BGMAC_DMA_TX_PT_2 1
  226. #define BGMAC_DMA_TX_PT_4 2
  227. #define BGMAC_DMA_TX_PT_8 3
  228. #define BGMAC_DMA_TX_INDEX 0x04
  229. #define BGMAC_DMA_TX_RINGLO 0x08
  230. #define BGMAC_DMA_TX_RINGHI 0x0C
  231. #define BGMAC_DMA_TX_STATUS 0x10
  232. #define BGMAC_DMA_TX_STATDPTR 0x00001FFF
  233. #define BGMAC_DMA_TX_STAT 0xF0000000
  234. #define BGMAC_DMA_TX_STAT_DISABLED 0x00000000
  235. #define BGMAC_DMA_TX_STAT_ACTIVE 0x10000000
  236. #define BGMAC_DMA_TX_STAT_IDLEWAIT 0x20000000
  237. #define BGMAC_DMA_TX_STAT_STOPPED 0x30000000
  238. #define BGMAC_DMA_TX_STAT_SUSP 0x40000000
  239. #define BGMAC_DMA_TX_ERROR 0x14
  240. #define BGMAC_DMA_TX_ERRDPTR 0x0001FFFF
  241. #define BGMAC_DMA_TX_ERR 0xF0000000
  242. #define BGMAC_DMA_TX_ERR_NOERR 0x00000000
  243. #define BGMAC_DMA_TX_ERR_PROT 0x10000000
  244. #define BGMAC_DMA_TX_ERR_UNDERRUN 0x20000000
  245. #define BGMAC_DMA_TX_ERR_TRANSFER 0x30000000
  246. #define BGMAC_DMA_TX_ERR_DESCREAD 0x40000000
  247. #define BGMAC_DMA_TX_ERR_CORE 0x50000000
  248. #define BGMAC_DMA_RX_CTL 0x20
  249. #define BGMAC_DMA_RX_ENABLE 0x00000001
  250. #define BGMAC_DMA_RX_FRAME_OFFSET_MASK 0x000000FE
  251. #define BGMAC_DMA_RX_FRAME_OFFSET_SHIFT 1
  252. #define BGMAC_DMA_RX_DIRECT_FIFO 0x00000100
  253. #define BGMAC_DMA_RX_OVERFLOW_CONT 0x00000400
  254. #define BGMAC_DMA_RX_PARITY_DISABLE 0x00000800
  255. #define BGMAC_DMA_RX_MR_MASK 0x000000C0 /* Multiple outstanding reads */
  256. #define BGMAC_DMA_RX_MR_SHIFT 6
  257. #define BGMAC_DMA_TX_MR_1 0
  258. #define BGMAC_DMA_TX_MR_2 1
  259. #define BGMAC_DMA_RX_ADDREXT_MASK 0x00030000
  260. #define BGMAC_DMA_RX_ADDREXT_SHIFT 16
  261. #define BGMAC_DMA_RX_BL_MASK 0x001C0000 /* BurstLen bits */
  262. #define BGMAC_DMA_RX_BL_SHIFT 18
  263. #define BGMAC_DMA_RX_BL_16 0
  264. #define BGMAC_DMA_RX_BL_32 1
  265. #define BGMAC_DMA_RX_BL_64 2
  266. #define BGMAC_DMA_RX_BL_128 3
  267. #define BGMAC_DMA_RX_BL_256 4
  268. #define BGMAC_DMA_RX_BL_512 5
  269. #define BGMAC_DMA_RX_BL_1024 6
  270. #define BGMAC_DMA_RX_PC_MASK 0x00E00000 /* Prefetch control */
  271. #define BGMAC_DMA_RX_PC_SHIFT 21
  272. #define BGMAC_DMA_RX_PC_0 0
  273. #define BGMAC_DMA_RX_PC_4 1
  274. #define BGMAC_DMA_RX_PC_8 2
  275. #define BGMAC_DMA_RX_PC_16 3
  276. #define BGMAC_DMA_RX_PT_MASK 0x03000000 /* Prefetch threshold */
  277. #define BGMAC_DMA_RX_PT_SHIFT 24
  278. #define BGMAC_DMA_RX_PT_1 0
  279. #define BGMAC_DMA_RX_PT_2 1
  280. #define BGMAC_DMA_RX_PT_4 2
  281. #define BGMAC_DMA_RX_PT_8 3
  282. #define BGMAC_DMA_RX_INDEX 0x24
  283. #define BGMAC_DMA_RX_RINGLO 0x28
  284. #define BGMAC_DMA_RX_RINGHI 0x2C
  285. #define BGMAC_DMA_RX_STATUS 0x30
  286. #define BGMAC_DMA_RX_STATDPTR 0x00001FFF
  287. #define BGMAC_DMA_RX_STAT 0xF0000000
  288. #define BGMAC_DMA_RX_STAT_DISABLED 0x00000000
  289. #define BGMAC_DMA_RX_STAT_ACTIVE 0x10000000
  290. #define BGMAC_DMA_RX_STAT_IDLEWAIT 0x20000000
  291. #define BGMAC_DMA_RX_STAT_STOPPED 0x30000000
  292. #define BGMAC_DMA_RX_STAT_SUSP 0x40000000
  293. #define BGMAC_DMA_RX_ERROR 0x34
  294. #define BGMAC_DMA_RX_ERRDPTR 0x0001FFFF
  295. #define BGMAC_DMA_RX_ERR 0xF0000000
  296. #define BGMAC_DMA_RX_ERR_NOERR 0x00000000
  297. #define BGMAC_DMA_RX_ERR_PROT 0x10000000
  298. #define BGMAC_DMA_RX_ERR_UNDERRUN 0x20000000
  299. #define BGMAC_DMA_RX_ERR_TRANSFER 0x30000000
  300. #define BGMAC_DMA_RX_ERR_DESCREAD 0x40000000
  301. #define BGMAC_DMA_RX_ERR_CORE 0x50000000
  302. #define BGMAC_DESC_CTL0_EOT 0x10000000 /* End of ring */
  303. #define BGMAC_DESC_CTL0_IOC 0x20000000 /* IRQ on complete */
  304. #define BGMAC_DESC_CTL0_EOF 0x40000000 /* End of frame */
  305. #define BGMAC_DESC_CTL0_SOF 0x80000000 /* Start of frame */
  306. #define BGMAC_DESC_CTL1_LEN 0x00003FFF
  307. #define BGMAC_PHY_NOREGS BRCM_PSEUDO_PHY_ADDR
  308. #define BGMAC_PHY_MASK 0x1F
  309. #define BGMAC_MAX_TX_RINGS 4
  310. #define BGMAC_MAX_RX_RINGS 1
  311. #define BGMAC_TX_RING_SLOTS 128
  312. #define BGMAC_RX_RING_SLOTS 512
  313. #define BGMAC_RX_HEADER_LEN 28 /* Last 24 bytes are unused. Well... */
  314. #define BGMAC_RX_FRAME_OFFSET 30 /* There are 2 unused bytes between header and real data */
  315. #define BGMAC_RX_BUF_OFFSET (NET_SKB_PAD + NET_IP_ALIGN - \
  316. BGMAC_RX_FRAME_OFFSET)
  317. /* Jumbo frame size with FCS */
  318. #define BGMAC_RX_MAX_FRAME_SIZE 9724
  319. #define BGMAC_RX_BUF_SIZE (BGMAC_RX_FRAME_OFFSET + BGMAC_RX_MAX_FRAME_SIZE)
  320. #define BGMAC_RX_ALLOC_SIZE (SKB_DATA_ALIGN(BGMAC_RX_BUF_SIZE + BGMAC_RX_BUF_OFFSET) + \
  321. SKB_DATA_ALIGN(sizeof(struct skb_shared_info)))
  322. #define BGMAC_BFL_ENETROBO 0x0010 /* has ephy roboswitch spi */
  323. #define BGMAC_BFL_ENETADM 0x0080 /* has ADMtek switch */
  324. #define BGMAC_BFL_ENETVLAN 0x0100 /* can do vlan */
  325. #define BGMAC_CHIPCTL_1_IF_TYPE_MASK 0x00000030
  326. #define BGMAC_CHIPCTL_1_IF_TYPE_RMII 0x00000000
  327. #define BGMAC_CHIPCTL_1_IF_TYPE_MII 0x00000010
  328. #define BGMAC_CHIPCTL_1_IF_TYPE_RGMII 0x00000020
  329. #define BGMAC_CHIPCTL_1_SW_TYPE_MASK 0x000000C0
  330. #define BGMAC_CHIPCTL_1_SW_TYPE_EPHY 0x00000000
  331. #define BGMAC_CHIPCTL_1_SW_TYPE_EPHYMII 0x00000040
  332. #define BGMAC_CHIPCTL_1_SW_TYPE_EPHYRMII 0x00000080
  333. #define BGMAC_CHIPCTL_1_SW_TYPE_RGMII 0x000000C0
  334. #define BGMAC_CHIPCTL_1_RXC_DLL_BYPASS 0x00010000
  335. #define BGMAC_CHIPCTL_4_IF_TYPE_MASK 0x00003000
  336. #define BGMAC_CHIPCTL_4_IF_TYPE_RMII 0x00000000
  337. #define BGMAC_CHIPCTL_4_IF_TYPE_MII 0x00001000
  338. #define BGMAC_CHIPCTL_4_IF_TYPE_RGMII 0x00002000
  339. #define BGMAC_CHIPCTL_4_SW_TYPE_MASK 0x0000C000
  340. #define BGMAC_CHIPCTL_4_SW_TYPE_EPHY 0x00000000
  341. #define BGMAC_CHIPCTL_4_SW_TYPE_EPHYMII 0x00004000
  342. #define BGMAC_CHIPCTL_4_SW_TYPE_EPHYRMII 0x00008000
  343. #define BGMAC_CHIPCTL_4_SW_TYPE_RGMII 0x0000C000
  344. #define BGMAC_CHIPCTL_7_IF_TYPE_MASK 0x000000C0
  345. #define BGMAC_CHIPCTL_7_IF_TYPE_RMII 0x00000000
  346. #define BGMAC_CHIPCTL_7_IF_TYPE_MII 0x00000040
  347. #define BGMAC_CHIPCTL_7_IF_TYPE_RGMII 0x00000080
  348. #define ETHER_MAX_LEN (ETH_FRAME_LEN + ETH_FCS_LEN)
  349. /* Feature Flags */
  350. #define BGMAC_FEAT_TX_MASK_SETUP BIT(0)
  351. #define BGMAC_FEAT_RX_MASK_SETUP BIT(1)
  352. #define BGMAC_FEAT_IOST_ATTACHED BIT(2)
  353. #define BGMAC_FEAT_NO_RESET BIT(3)
  354. #define BGMAC_FEAT_MISC_PLL_REQ BIT(4)
  355. #define BGMAC_FEAT_SW_TYPE_PHY BIT(5)
  356. #define BGMAC_FEAT_SW_TYPE_EPHYRMII BIT(6)
  357. #define BGMAC_FEAT_SW_TYPE_RGMII BIT(7)
  358. #define BGMAC_FEAT_CMN_PHY_CTL BIT(8)
  359. #define BGMAC_FEAT_FLW_CTRL1 BIT(9)
  360. #define BGMAC_FEAT_FLW_CTRL2 BIT(10)
  361. #define BGMAC_FEAT_SET_RXQ_CLK BIT(11)
  362. #define BGMAC_FEAT_CLKCTLST BIT(12)
  363. #define BGMAC_FEAT_NO_CLR_MIB BIT(13)
  364. #define BGMAC_FEAT_FORCE_SPEED_2500 BIT(14)
  365. #define BGMAC_FEAT_CMDCFG_SR_REV4 BIT(15)
  366. #define BGMAC_FEAT_IRQ_ID_OOB_6 BIT(16)
  367. #define BGMAC_FEAT_CC4_IF_SW_TYPE BIT(17)
  368. #define BGMAC_FEAT_CC4_IF_SW_TYPE_RGMII BIT(18)
  369. #define BGMAC_FEAT_CC7_IF_TYPE_RGMII BIT(19)
  370. #define BGMAC_FEAT_IDM_MASK BIT(20)
  371. struct bgmac_slot_info {
  372. union {
  373. struct sk_buff *skb;
  374. void *buf;
  375. };
  376. dma_addr_t dma_addr;
  377. };
  378. struct bgmac_dma_desc {
  379. __le32 ctl0;
  380. __le32 ctl1;
  381. __le32 addr_low;
  382. __le32 addr_high;
  383. } __packed;
  384. enum bgmac_dma_ring_type {
  385. BGMAC_DMA_RING_TX,
  386. BGMAC_DMA_RING_RX,
  387. };
  388. /**
  389. * bgmac_dma_ring - contains info about DMA ring (either TX or RX one)
  390. * @start: index of the first slot containing data
  391. * @end: index of a slot that can *not* be read (yet)
  392. *
  393. * Be really aware of the specific @end meaning. It's an index of a slot *after*
  394. * the one containing data that can be read. If @start equals @end the ring is
  395. * empty.
  396. */
  397. struct bgmac_dma_ring {
  398. u32 start;
  399. u32 end;
  400. struct bgmac_dma_desc *cpu_base;
  401. dma_addr_t dma_base;
  402. u32 index_base; /* Used for unaligned rings only, otherwise 0 */
  403. u16 mmio_base;
  404. bool unaligned;
  405. struct bgmac_slot_info slots[BGMAC_RX_RING_SLOTS];
  406. };
  407. struct bgmac_rx_header {
  408. __le16 len;
  409. __le16 flags;
  410. __le16 pad[12];
  411. };
  412. struct bgmac {
  413. union {
  414. struct {
  415. void __iomem *base;
  416. void __iomem *idm_base;
  417. void __iomem *nicpm_base;
  418. } plat;
  419. struct {
  420. struct bcma_device *core;
  421. /* Reference to CMN core for BCM4706 */
  422. struct bcma_device *cmn;
  423. } bcma;
  424. };
  425. struct device *dev;
  426. struct device *dma_dev;
  427. u32 feature_flags;
  428. struct net_device *net_dev;
  429. struct napi_struct napi;
  430. struct mii_bus *mii_bus;
  431. /* DMA */
  432. struct bgmac_dma_ring tx_ring[BGMAC_MAX_TX_RINGS];
  433. struct bgmac_dma_ring rx_ring[BGMAC_MAX_RX_RINGS];
  434. /* Stats */
  435. bool stats_grabbed;
  436. u32 mib_tx_regs[BGMAC_NUM_MIB_TX_REGS];
  437. u32 mib_rx_regs[BGMAC_NUM_MIB_RX_REGS];
  438. /* Int */
  439. int irq;
  440. u32 int_mask;
  441. bool in_init;
  442. /* Current MAC state */
  443. int mac_speed;
  444. int mac_duplex;
  445. u8 phyaddr;
  446. bool has_robosw;
  447. bool loopback;
  448. u32 (*read)(struct bgmac *bgmac, u16 offset);
  449. void (*write)(struct bgmac *bgmac, u16 offset, u32 value);
  450. u32 (*idm_read)(struct bgmac *bgmac, u16 offset);
  451. void (*idm_write)(struct bgmac *bgmac, u16 offset, u32 value);
  452. bool (*clk_enabled)(struct bgmac *bgmac);
  453. void (*clk_enable)(struct bgmac *bgmac, u32 flags);
  454. void (*cco_ctl_maskset)(struct bgmac *bgmac, u32 offset, u32 mask,
  455. u32 set);
  456. u32 (*get_bus_clock)(struct bgmac *bgmac);
  457. void (*cmn_maskset32)(struct bgmac *bgmac, u16 offset, u32 mask,
  458. u32 set);
  459. int (*phy_connect)(struct bgmac *bgmac);
  460. };
  461. struct bgmac *bgmac_alloc(struct device *dev);
  462. int bgmac_enet_probe(struct bgmac *bgmac);
  463. void bgmac_enet_remove(struct bgmac *bgmac);
  464. void bgmac_adjust_link(struct net_device *net_dev);
  465. int bgmac_phy_connect_direct(struct bgmac *bgmac);
  466. int bgmac_enet_suspend(struct bgmac *bgmac);
  467. int bgmac_enet_resume(struct bgmac *bgmac);
  468. struct mii_bus *bcma_mdio_mii_register(struct bgmac *bgmac);
  469. void bcma_mdio_mii_unregister(struct mii_bus *mii_bus);
  470. static inline u32 bgmac_read(struct bgmac *bgmac, u16 offset)
  471. {
  472. return bgmac->read(bgmac, offset);
  473. }
  474. static inline void bgmac_write(struct bgmac *bgmac, u16 offset, u32 value)
  475. {
  476. bgmac->write(bgmac, offset, value);
  477. }
  478. static inline u32 bgmac_umac_read(struct bgmac *bgmac, u16 offset)
  479. {
  480. return bgmac_read(bgmac, BGMAC_UNIMAC + offset);
  481. }
  482. static inline void bgmac_umac_write(struct bgmac *bgmac, u16 offset, u32 value)
  483. {
  484. bgmac_write(bgmac, BGMAC_UNIMAC + offset, value);
  485. }
  486. static inline u32 bgmac_idm_read(struct bgmac *bgmac, u16 offset)
  487. {
  488. return bgmac->idm_read(bgmac, offset);
  489. }
  490. static inline void bgmac_idm_write(struct bgmac *bgmac, u16 offset, u32 value)
  491. {
  492. bgmac->idm_write(bgmac, offset, value);
  493. }
  494. static inline bool bgmac_clk_enabled(struct bgmac *bgmac)
  495. {
  496. return bgmac->clk_enabled(bgmac);
  497. }
  498. static inline void bgmac_clk_enable(struct bgmac *bgmac, u32 flags)
  499. {
  500. bgmac->clk_enable(bgmac, flags);
  501. }
  502. static inline void bgmac_cco_ctl_maskset(struct bgmac *bgmac, u32 offset,
  503. u32 mask, u32 set)
  504. {
  505. bgmac->cco_ctl_maskset(bgmac, offset, mask, set);
  506. }
  507. static inline u32 bgmac_get_bus_clock(struct bgmac *bgmac)
  508. {
  509. return bgmac->get_bus_clock(bgmac);
  510. }
  511. static inline void bgmac_cmn_maskset32(struct bgmac *bgmac, u16 offset,
  512. u32 mask, u32 set)
  513. {
  514. bgmac->cmn_maskset32(bgmac, offset, mask, set);
  515. }
  516. static inline void bgmac_maskset(struct bgmac *bgmac, u16 offset, u32 mask,
  517. u32 set)
  518. {
  519. bgmac_write(bgmac, offset, (bgmac_read(bgmac, offset) & mask) | set);
  520. }
  521. static inline void bgmac_mask(struct bgmac *bgmac, u16 offset, u32 mask)
  522. {
  523. bgmac_maskset(bgmac, offset, mask, 0);
  524. }
  525. static inline void bgmac_set(struct bgmac *bgmac, u16 offset, u32 set)
  526. {
  527. bgmac_maskset(bgmac, offset, ~0, set);
  528. }
  529. static inline void bgmac_umac_maskset(struct bgmac *bgmac, u16 offset, u32 mask, u32 set)
  530. {
  531. bgmac_maskset(bgmac, BGMAC_UNIMAC + offset, mask, set);
  532. }
  533. static inline int bgmac_phy_connect(struct bgmac *bgmac)
  534. {
  535. return bgmac->phy_connect(bgmac);
  536. }
  537. #endif /* _BGMAC_H */