bcmsysport.h 22 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Broadcom BCM7xxx System Port Ethernet MAC driver
  4. *
  5. * Copyright (C) 2014 Broadcom Corporation
  6. */
  7. #ifndef __BCM_SYSPORT_H
  8. #define __BCM_SYSPORT_H
  9. #include <linux/bitmap.h>
  10. #include <linux/ethtool.h>
  11. #include <linux/if_vlan.h>
  12. #include <linux/dim.h>
  13. #include "unimac.h"
  14. /* Receive/transmit descriptor format */
  15. #define DESC_ADDR_HI_STATUS_LEN 0x00
  16. #define DESC_ADDR_HI_SHIFT 0
  17. #define DESC_ADDR_HI_MASK 0xff
  18. #define DESC_STATUS_SHIFT 8
  19. #define DESC_STATUS_MASK 0x3ff
  20. #define DESC_LEN_SHIFT 18
  21. #define DESC_LEN_MASK 0x7fff
  22. #define DESC_ADDR_LO 0x04
  23. /* HW supports 40-bit addressing hence the */
  24. #define DESC_SIZE (WORDS_PER_DESC * sizeof(u32))
  25. /* Default RX buffer allocation size */
  26. #define RX_BUF_LENGTH 2048
  27. /* Body(1500) + EH_SIZE(14) + VLANTAG(4) + BRCMTAG(4) + FCS(4) = 1526.
  28. * 1536 is multiple of 256 bytes
  29. */
  30. #define ENET_BRCM_TAG_LEN 4
  31. #define ENET_PAD 10
  32. #define UMAC_MAX_MTU_SIZE (ETH_DATA_LEN + ETH_HLEN + VLAN_HLEN + \
  33. ENET_BRCM_TAG_LEN + ETH_FCS_LEN + ENET_PAD)
  34. /* Transmit status block */
  35. struct bcm_tsb {
  36. u32 pcp_dei_vid;
  37. #define PCP_DEI_MASK 0xf
  38. #define VID_SHIFT 4
  39. #define VID_MASK 0xfff
  40. u32 l4_ptr_dest_map;
  41. #define L4_CSUM_PTR_MASK 0x1ff
  42. #define L4_PTR_SHIFT 9
  43. #define L4_PTR_MASK 0x1ff
  44. #define L4_UDP (1 << 18)
  45. #define L4_LENGTH_VALID (1 << 19)
  46. #define DEST_MAP_SHIFT 20
  47. #define DEST_MAP_MASK 0x1ff
  48. };
  49. /* Receive status block uses the same
  50. * definitions as the DMA descriptor
  51. */
  52. struct bcm_rsb {
  53. u32 rx_status_len;
  54. u32 brcm_egress_tag;
  55. };
  56. /* Common Receive/Transmit status bits */
  57. #define DESC_L4_CSUM (1 << 7)
  58. #define DESC_SOP (1 << 8)
  59. #define DESC_EOP (1 << 9)
  60. /* Receive Status bits */
  61. #define RX_STATUS_UCAST 0
  62. #define RX_STATUS_BCAST 0x04
  63. #define RX_STATUS_MCAST 0x08
  64. #define RX_STATUS_L2_MCAST 0x0c
  65. #define RX_STATUS_ERR (1 << 4)
  66. #define RX_STATUS_OVFLOW (1 << 5)
  67. #define RX_STATUS_PARSE_FAIL (1 << 6)
  68. /* Transmit Status bits */
  69. #define TX_STATUS_VLAN_NO_ACT 0x00
  70. #define TX_STATUS_VLAN_PCP_TSB 0x01
  71. #define TX_STATUS_VLAN_QUEUE 0x02
  72. #define TX_STATUS_VLAN_VID_TSB 0x03
  73. #define TX_STATUS_OWR_CRC (1 << 2)
  74. #define TX_STATUS_APP_CRC (1 << 3)
  75. #define TX_STATUS_BRCM_TAG_NO_ACT 0
  76. #define TX_STATUS_BRCM_TAG_ZERO 0x10
  77. #define TX_STATUS_BRCM_TAG_ONE_QUEUE 0x20
  78. #define TX_STATUS_BRCM_TAG_ONE_TSB 0x30
  79. #define TX_STATUS_SKIP_BYTES (1 << 6)
  80. /* Specific register definitions */
  81. #define SYS_PORT_TOPCTRL_OFFSET 0
  82. #define REV_CNTL 0x00
  83. #define REV_MASK 0xffff
  84. #define RX_FLUSH_CNTL 0x04
  85. #define RX_FLUSH (1 << 0)
  86. #define TX_FLUSH_CNTL 0x08
  87. #define TX_FLUSH (1 << 0)
  88. #define MISC_CNTL 0x0c
  89. #define SYS_CLK_SEL (1 << 0)
  90. #define TDMA_EOP_SEL (1 << 1)
  91. /* Level-2 Interrupt controller offsets and defines */
  92. #define SYS_PORT_INTRL2_0_OFFSET 0x200
  93. #define SYS_PORT_INTRL2_1_OFFSET 0x240
  94. #define INTRL2_CPU_STATUS 0x00
  95. #define INTRL2_CPU_SET 0x04
  96. #define INTRL2_CPU_CLEAR 0x08
  97. #define INTRL2_CPU_MASK_STATUS 0x0c
  98. #define INTRL2_CPU_MASK_SET 0x10
  99. #define INTRL2_CPU_MASK_CLEAR 0x14
  100. /* Level-2 instance 0 interrupt bits */
  101. #define INTRL2_0_GISB_ERR (1 << 0)
  102. #define INTRL2_0_RBUF_OVFLOW (1 << 1)
  103. #define INTRL2_0_TBUF_UNDFLOW (1 << 2)
  104. #define INTRL2_0_MPD (1 << 3)
  105. #define INTRL2_0_BRCM_MATCH_TAG (1 << 4)
  106. #define INTRL2_0_RDMA_MBDONE (1 << 5)
  107. #define INTRL2_0_OVER_MAX_THRESH (1 << 6)
  108. #define INTRL2_0_BELOW_HYST_THRESH (1 << 7)
  109. #define INTRL2_0_FREE_LIST_EMPTY (1 << 8)
  110. #define INTRL2_0_TX_RING_FULL (1 << 9)
  111. #define INTRL2_0_DESC_ALLOC_ERR (1 << 10)
  112. #define INTRL2_0_UNEXP_PKTSIZE_ACK (1 << 11)
  113. /* SYSTEMPORT Lite groups the TX queues interrupts on instance 0 */
  114. #define INTRL2_0_TDMA_MBDONE_SHIFT 12
  115. #define INTRL2_0_TDMA_MBDONE_MASK (0xffff << INTRL2_0_TDMA_MBDONE_SHIFT)
  116. /* RXCHK offset and defines */
  117. #define SYS_PORT_RXCHK_OFFSET 0x300
  118. #define RXCHK_CONTROL 0x00
  119. #define RXCHK_EN (1 << 0)
  120. #define RXCHK_SKIP_FCS (1 << 1)
  121. #define RXCHK_BAD_CSUM_DIS (1 << 2)
  122. #define RXCHK_BRCM_TAG_EN (1 << 3)
  123. #define RXCHK_BRCM_TAG_MATCH_SHIFT 4
  124. #define RXCHK_BRCM_TAG_MATCH_MASK 0xff
  125. #define RXCHK_PARSE_TNL (1 << 12)
  126. #define RXCHK_VIOL_EN (1 << 13)
  127. #define RXCHK_VIOL_DIS (1 << 14)
  128. #define RXCHK_INCOM_PKT (1 << 15)
  129. #define RXCHK_V6_DUPEXT_EN (1 << 16)
  130. #define RXCHK_V6_DUPEXT_DIS (1 << 17)
  131. #define RXCHK_ETHERTYPE_DIS (1 << 18)
  132. #define RXCHK_L2_HDR_DIS (1 << 19)
  133. #define RXCHK_L3_HDR_DIS (1 << 20)
  134. #define RXCHK_MAC_RX_ERR_DIS (1 << 21)
  135. #define RXCHK_PARSE_AUTH (1 << 22)
  136. #define RXCHK_BRCM_TAG0 0x04
  137. #define RXCHK_BRCM_TAG(i) ((i) * 0x4 + RXCHK_BRCM_TAG0)
  138. #define RXCHK_BRCM_TAG0_MASK 0x24
  139. #define RXCHK_BRCM_TAG_MASK(i) ((i) * 0x4 + RXCHK_BRCM_TAG0_MASK)
  140. #define RXCHK_BRCM_TAG_MATCH_STATUS 0x44
  141. #define RXCHK_ETHERTYPE 0x48
  142. #define RXCHK_BAD_CSUM_CNTR 0x4C
  143. #define RXCHK_OTHER_DISC_CNTR 0x50
  144. #define RXCHK_BRCM_TAG_MAX 8
  145. #define RXCHK_BRCM_TAG_CID_SHIFT 16
  146. #define RXCHK_BRCM_TAG_CID_MASK 0xff
  147. /* TXCHCK offsets and defines */
  148. #define SYS_PORT_TXCHK_OFFSET 0x380
  149. #define TXCHK_PKT_RDY_THRESH 0x00
  150. /* Receive buffer offset and defines */
  151. #define SYS_PORT_RBUF_OFFSET 0x400
  152. #define RBUF_CONTROL 0x00
  153. #define RBUF_RSB_EN (1 << 0)
  154. #define RBUF_4B_ALGN (1 << 1)
  155. #define RBUF_BRCM_TAG_STRIP (1 << 2)
  156. #define RBUF_BAD_PKT_DISC (1 << 3)
  157. #define RBUF_RESUME_THRESH_SHIFT 4
  158. #define RBUF_RESUME_THRESH_MASK 0xff
  159. #define RBUF_OK_TO_SEND_SHIFT 12
  160. #define RBUF_OK_TO_SEND_MASK 0xff
  161. #define RBUF_CRC_REPLACE (1 << 20)
  162. #define RBUF_OK_TO_SEND_MODE (1 << 21)
  163. /* SYSTEMPORT Lite uses two bits here */
  164. #define RBUF_RSB_SWAP0 (1 << 22)
  165. #define RBUF_RSB_SWAP1 (1 << 23)
  166. #define RBUF_ACPI_EN (1 << 23)
  167. #define RBUF_ACPI_EN_LITE (1 << 24)
  168. #define RBUF_PKT_RDY_THRESH 0x04
  169. #define RBUF_STATUS 0x08
  170. #define RBUF_WOL_MODE (1 << 0)
  171. #define RBUF_MPD (1 << 1)
  172. #define RBUF_ACPI (1 << 2)
  173. #define RBUF_OVFL_DISC_CNTR 0x0c
  174. #define RBUF_ERR_PKT_CNTR 0x10
  175. /* Transmit buffer offset and defines */
  176. #define SYS_PORT_TBUF_OFFSET 0x600
  177. #define TBUF_CONTROL 0x00
  178. #define TBUF_BP_EN (1 << 0)
  179. #define TBUF_MAX_PKT_THRESH_SHIFT 1
  180. #define TBUF_MAX_PKT_THRESH_MASK 0x1f
  181. #define TBUF_FULL_THRESH_SHIFT 8
  182. #define TBUF_FULL_THRESH_MASK 0x1f
  183. /* UniMAC offset and defines */
  184. #define SYS_PORT_UMAC_OFFSET 0x800
  185. #define UMAC_MIB_START 0x400
  186. /* There is a 0xC gap between the end of RX and beginning of TX stats and then
  187. * between the end of TX stats and the beginning of the RX RUNT
  188. */
  189. #define UMAC_MIB_STAT_OFFSET 0xc
  190. #define UMAC_MIB_CTRL 0x580
  191. #define MIB_RX_CNT_RST (1 << 0)
  192. #define MIB_RUNT_CNT_RST (1 << 1)
  193. #define MIB_TX_CNT_RST (1 << 2)
  194. /* These offsets are valid for SYSTEMPORT and SYSTEMPORT Lite */
  195. #define UMAC_MPD_CTRL 0x620
  196. #define MPD_EN (1 << 0)
  197. #define MSEQ_LEN_SHIFT 16
  198. #define MSEQ_LEN_MASK 0xff
  199. #define PSW_EN (1 << 27)
  200. #define UMAC_PSW_MS 0x624
  201. #define UMAC_PSW_LS 0x628
  202. #define UMAC_MDF_CTRL 0x650
  203. #define UMAC_MDF_ADDR 0x654
  204. /* Only valid on SYSTEMPORT Lite */
  205. #define SYS_PORT_GIB_OFFSET 0x1000
  206. #define GIB_CONTROL 0x00
  207. #define GIB_TX_EN (1 << 0)
  208. #define GIB_RX_EN (1 << 1)
  209. #define GIB_TX_FLUSH (1 << 2)
  210. #define GIB_RX_FLUSH (1 << 3)
  211. #define GIB_GTX_CLK_SEL_SHIFT 4
  212. #define GIB_GTX_CLK_EXT_CLK (0 << GIB_GTX_CLK_SEL_SHIFT)
  213. #define GIB_GTX_CLK_125MHZ (1 << GIB_GTX_CLK_SEL_SHIFT)
  214. #define GIB_GTX_CLK_250MHZ (2 << GIB_GTX_CLK_SEL_SHIFT)
  215. #define GIB_FCS_STRIP_SHIFT 6
  216. #define GIB_FCS_STRIP (1 << GIB_FCS_STRIP_SHIFT)
  217. #define GIB_LCL_LOOP_EN (1 << 7)
  218. #define GIB_LCL_LOOP_TXEN (1 << 8)
  219. #define GIB_RMT_LOOP_EN (1 << 9)
  220. #define GIB_RMT_LOOP_RXEN (1 << 10)
  221. #define GIB_RX_PAUSE_EN (1 << 11)
  222. #define GIB_PREAMBLE_LEN_SHIFT 12
  223. #define GIB_PREAMBLE_LEN_MASK 0xf
  224. #define GIB_IPG_LEN_SHIFT 16
  225. #define GIB_IPG_LEN_MASK 0x3f
  226. #define GIB_PAD_EXTENSION_SHIFT 22
  227. #define GIB_PAD_EXTENSION_MASK 0x3f
  228. #define GIB_MAC1 0x08
  229. #define GIB_MAC0 0x0c
  230. /* Receive DMA offset and defines */
  231. #define SYS_PORT_RDMA_OFFSET 0x2000
  232. #define RDMA_CONTROL 0x1000
  233. #define RDMA_EN (1 << 0)
  234. #define RDMA_RING_CFG (1 << 1)
  235. #define RDMA_DISC_EN (1 << 2)
  236. #define RDMA_BUF_DATA_OFFSET_SHIFT 4
  237. #define RDMA_BUF_DATA_OFFSET_MASK 0x3ff
  238. #define RDMA_STATUS 0x1004
  239. #define RDMA_DISABLED (1 << 0)
  240. #define RDMA_DESC_RAM_INIT_BUSY (1 << 1)
  241. #define RDMA_BP_STATUS (1 << 2)
  242. #define RDMA_SCB_BURST_SIZE 0x1008
  243. #define RDMA_RING_BUF_SIZE 0x100c
  244. #define RDMA_RING_SIZE_SHIFT 16
  245. #define RDMA_WRITE_PTR_HI 0x1010
  246. #define RDMA_WRITE_PTR_LO 0x1014
  247. #define RDMA_PROD_INDEX 0x1018
  248. #define RDMA_PROD_INDEX_MASK 0xffff
  249. #define RDMA_CONS_INDEX 0x101c
  250. #define RDMA_CONS_INDEX_MASK 0xffff
  251. #define RDMA_START_ADDR_HI 0x1020
  252. #define RDMA_START_ADDR_LO 0x1024
  253. #define RDMA_END_ADDR_HI 0x1028
  254. #define RDMA_END_ADDR_LO 0x102c
  255. #define RDMA_MBDONE_INTR 0x1030
  256. #define RDMA_INTR_THRESH_MASK 0x1ff
  257. #define RDMA_TIMEOUT_SHIFT 16
  258. #define RDMA_TIMEOUT_MASK 0xffff
  259. #define RDMA_XON_XOFF_THRESH 0x1034
  260. #define RDMA_XON_XOFF_THRESH_MASK 0xffff
  261. #define RDMA_XOFF_THRESH_SHIFT 16
  262. #define RDMA_READ_PTR_HI 0x1038
  263. #define RDMA_READ_PTR_LO 0x103c
  264. #define RDMA_OVERRIDE 0x1040
  265. #define RDMA_LE_MODE (1 << 0)
  266. #define RDMA_REG_MODE (1 << 1)
  267. #define RDMA_TEST 0x1044
  268. #define RDMA_TP_OUT_SEL (1 << 0)
  269. #define RDMA_MEM_SEL (1 << 1)
  270. #define RDMA_DEBUG 0x1048
  271. /* Transmit DMA offset and defines */
  272. #define TDMA_NUM_RINGS 32 /* rings = queues */
  273. #define TDMA_PORT_SIZE DESC_SIZE /* two 32-bits words */
  274. #define SYS_PORT_TDMA_OFFSET 0x4000
  275. #define TDMA_WRITE_PORT_OFFSET 0x0000
  276. #define TDMA_WRITE_PORT_HI(i) (TDMA_WRITE_PORT_OFFSET + \
  277. (i) * TDMA_PORT_SIZE)
  278. #define TDMA_WRITE_PORT_LO(i) (TDMA_WRITE_PORT_OFFSET + \
  279. sizeof(u32) + (i) * TDMA_PORT_SIZE)
  280. #define TDMA_READ_PORT_OFFSET (TDMA_WRITE_PORT_OFFSET + \
  281. (TDMA_NUM_RINGS * TDMA_PORT_SIZE))
  282. #define TDMA_READ_PORT_HI(i) (TDMA_READ_PORT_OFFSET + \
  283. (i) * TDMA_PORT_SIZE)
  284. #define TDMA_READ_PORT_LO(i) (TDMA_READ_PORT_OFFSET + \
  285. sizeof(u32) + (i) * TDMA_PORT_SIZE)
  286. #define TDMA_READ_PORT_CMD_OFFSET (TDMA_READ_PORT_OFFSET + \
  287. (TDMA_NUM_RINGS * TDMA_PORT_SIZE))
  288. #define TDMA_READ_PORT_CMD(i) (TDMA_READ_PORT_CMD_OFFSET + \
  289. (i) * sizeof(u32))
  290. #define TDMA_DESC_RING_00_BASE (TDMA_READ_PORT_CMD_OFFSET + \
  291. (TDMA_NUM_RINGS * sizeof(u32)))
  292. /* Register offsets and defines relatives to a specific ring number */
  293. #define RING_HEAD_TAIL_PTR 0x00
  294. #define RING_HEAD_MASK 0x7ff
  295. #define RING_TAIL_SHIFT 11
  296. #define RING_TAIL_MASK 0x7ff
  297. #define RING_FLUSH (1 << 24)
  298. #define RING_EN (1 << 25)
  299. #define RING_COUNT 0x04
  300. #define RING_COUNT_MASK 0x7ff
  301. #define RING_BUFF_DONE_SHIFT 11
  302. #define RING_BUFF_DONE_MASK 0x7ff
  303. #define RING_MAX_HYST 0x08
  304. #define RING_MAX_THRESH_MASK 0x7ff
  305. #define RING_HYST_THRESH_SHIFT 11
  306. #define RING_HYST_THRESH_MASK 0x7ff
  307. #define RING_INTR_CONTROL 0x0c
  308. #define RING_INTR_THRESH_MASK 0x7ff
  309. #define RING_EMPTY_INTR_EN (1 << 15)
  310. #define RING_TIMEOUT_SHIFT 16
  311. #define RING_TIMEOUT_MASK 0xffff
  312. #define RING_PROD_CONS_INDEX 0x10
  313. #define RING_PROD_INDEX_MASK 0xffff
  314. #define RING_CONS_INDEX_SHIFT 16
  315. #define RING_CONS_INDEX_MASK 0xffff
  316. #define RING_MAPPING 0x14
  317. #define RING_QID_MASK 0x7
  318. #define RING_PORT_ID_SHIFT 3
  319. #define RING_PORT_ID_MASK 0x7
  320. #define RING_IGNORE_STATUS (1 << 6)
  321. #define RING_FAILOVER_EN (1 << 7)
  322. #define RING_CREDIT_SHIFT 8
  323. #define RING_CREDIT_MASK 0xffff
  324. #define RING_PCP_DEI_VID 0x18
  325. #define RING_VID_MASK 0x7ff
  326. #define RING_DEI (1 << 12)
  327. #define RING_PCP_SHIFT 13
  328. #define RING_PCP_MASK 0x7
  329. #define RING_PKT_SIZE_ADJ_SHIFT 16
  330. #define RING_PKT_SIZE_ADJ_MASK 0xf
  331. #define TDMA_DESC_RING_SIZE 28
  332. /* Defininition for a given TX ring base address */
  333. #define TDMA_DESC_RING_BASE(i) (TDMA_DESC_RING_00_BASE + \
  334. ((i) * TDMA_DESC_RING_SIZE))
  335. /* Ring indexed register addreses */
  336. #define TDMA_DESC_RING_HEAD_TAIL_PTR(i) (TDMA_DESC_RING_BASE(i) + \
  337. RING_HEAD_TAIL_PTR)
  338. #define TDMA_DESC_RING_COUNT(i) (TDMA_DESC_RING_BASE(i) + \
  339. RING_COUNT)
  340. #define TDMA_DESC_RING_MAX_HYST(i) (TDMA_DESC_RING_BASE(i) + \
  341. RING_MAX_HYST)
  342. #define TDMA_DESC_RING_INTR_CONTROL(i) (TDMA_DESC_RING_BASE(i) + \
  343. RING_INTR_CONTROL)
  344. #define TDMA_DESC_RING_PROD_CONS_INDEX(i) \
  345. (TDMA_DESC_RING_BASE(i) + \
  346. RING_PROD_CONS_INDEX)
  347. #define TDMA_DESC_RING_MAPPING(i) (TDMA_DESC_RING_BASE(i) + \
  348. RING_MAPPING)
  349. #define TDMA_DESC_RING_PCP_DEI_VID(i) (TDMA_DESC_RING_BASE(i) + \
  350. RING_PCP_DEI_VID)
  351. #define TDMA_CONTROL 0x600
  352. #define TDMA_EN 0
  353. #define TSB_EN 1
  354. /* Uses 2 bits on SYSTEMPORT Lite and shifts everything by 1 bit, we
  355. * keep the SYSTEMPORT layout here and adjust with tdma_control_bit()
  356. */
  357. #define TSB_SWAP0 2
  358. #define TSB_SWAP1 3
  359. #define ACB_ALGO 3
  360. #define BUF_DATA_OFFSET_SHIFT 4
  361. #define BUF_DATA_OFFSET_MASK 0x3ff
  362. #define VLAN_EN 14
  363. #define SW_BRCM_TAG 15
  364. #define WNC_KPT_SIZE_UPDATE 16
  365. #define SYNC_PKT_SIZE 17
  366. #define ACH_TXDONE_DELAY_SHIFT 18
  367. #define ACH_TXDONE_DELAY_MASK 0xff
  368. #define TDMA_STATUS 0x604
  369. #define TDMA_DISABLED (1 << 0)
  370. #define TDMA_LL_RAM_INIT_BUSY (1 << 1)
  371. #define TDMA_SCB_BURST_SIZE 0x608
  372. #define TDMA_OVER_MAX_THRESH_STATUS 0x60c
  373. #define TDMA_OVER_HYST_THRESH_STATUS 0x610
  374. #define TDMA_TPID 0x614
  375. #define TDMA_FREE_LIST_HEAD_TAIL_PTR 0x618
  376. #define TDMA_FREE_HEAD_MASK 0x7ff
  377. #define TDMA_FREE_TAIL_SHIFT 11
  378. #define TDMA_FREE_TAIL_MASK 0x7ff
  379. #define TDMA_FREE_LIST_COUNT 0x61c
  380. #define TDMA_FREE_LIST_COUNT_MASK 0x7ff
  381. #define TDMA_TIER2_ARB_CTRL 0x620
  382. #define TDMA_ARB_MODE_RR 0
  383. #define TDMA_ARB_MODE_WEIGHT_RR 0x1
  384. #define TDMA_ARB_MODE_STRICT 0x2
  385. #define TDMA_ARB_MODE_DEFICIT_RR 0x3
  386. #define TDMA_CREDIT_SHIFT 4
  387. #define TDMA_CREDIT_MASK 0xffff
  388. #define TDMA_TIER1_ARB_0_CTRL 0x624
  389. #define TDMA_ARB_EN (1 << 0)
  390. #define TDMA_TIER1_ARB_0_QUEUE_EN 0x628
  391. #define TDMA_TIER1_ARB_1_CTRL 0x62c
  392. #define TDMA_TIER1_ARB_1_QUEUE_EN 0x630
  393. #define TDMA_TIER1_ARB_2_CTRL 0x634
  394. #define TDMA_TIER1_ARB_2_QUEUE_EN 0x638
  395. #define TDMA_TIER1_ARB_3_CTRL 0x63c
  396. #define TDMA_TIER1_ARB_3_QUEUE_EN 0x640
  397. #define TDMA_SCB_ENDIAN_OVERRIDE 0x644
  398. #define TDMA_LE_MODE (1 << 0)
  399. #define TDMA_REG_MODE (1 << 1)
  400. #define TDMA_TEST 0x648
  401. #define TDMA_TP_OUT_SEL (1 << 0)
  402. #define TDMA_MEM_TM (1 << 1)
  403. #define TDMA_DEBUG 0x64c
  404. /* Number of Receive hardware descriptor words */
  405. #define SP_NUM_HW_RX_DESC_WORDS 1024
  406. #define SP_LT_NUM_HW_RX_DESC_WORDS 512
  407. /* Internal linked-list RAM size */
  408. #define SP_NUM_TX_DESC 1536
  409. #define SP_LT_NUM_TX_DESC 256
  410. #define WORDS_PER_DESC 2
  411. /* Rx/Tx common counter group.*/
  412. struct bcm_sysport_pkt_counters {
  413. u32 cnt_64; /* RO Received/Transmited 64 bytes packet */
  414. u32 cnt_127; /* RO Rx/Tx 127 bytes packet */
  415. u32 cnt_255; /* RO Rx/Tx 65-255 bytes packet */
  416. u32 cnt_511; /* RO Rx/Tx 256-511 bytes packet */
  417. u32 cnt_1023; /* RO Rx/Tx 512-1023 bytes packet */
  418. u32 cnt_1518; /* RO Rx/Tx 1024-1518 bytes packet */
  419. u32 cnt_mgv; /* RO Rx/Tx 1519-1522 good VLAN packet */
  420. u32 cnt_2047; /* RO Rx/Tx 1522-2047 bytes packet*/
  421. u32 cnt_4095; /* RO Rx/Tx 2048-4095 bytes packet*/
  422. u32 cnt_9216; /* RO Rx/Tx 4096-9216 bytes packet*/
  423. };
  424. /* RSV, Receive Status Vector */
  425. struct bcm_sysport_rx_counters {
  426. struct bcm_sysport_pkt_counters pkt_cnt;
  427. u32 pkt; /* RO (0x428) Received pkt count*/
  428. u32 bytes; /* RO Received byte count */
  429. u32 mca; /* RO # of Received multicast pkt */
  430. u32 bca; /* RO # of Receive broadcast pkt */
  431. u32 fcs; /* RO # of Received FCS error */
  432. u32 cf; /* RO # of Received control frame pkt*/
  433. u32 pf; /* RO # of Received pause frame pkt */
  434. u32 uo; /* RO # of unknown op code pkt */
  435. u32 aln; /* RO # of alignment error count */
  436. u32 flr; /* RO # of frame length out of range count */
  437. u32 cde; /* RO # of code error pkt */
  438. u32 fcr; /* RO # of carrier sense error pkt */
  439. u32 ovr; /* RO # of oversize pkt*/
  440. u32 jbr; /* RO # of jabber count */
  441. u32 mtue; /* RO # of MTU error pkt*/
  442. u32 pok; /* RO # of Received good pkt */
  443. u32 uc; /* RO # of unicast pkt */
  444. u32 ppp; /* RO # of PPP pkt */
  445. u32 rcrc; /* RO (0x470),# of CRC match pkt */
  446. };
  447. /* TSV, Transmit Status Vector */
  448. struct bcm_sysport_tx_counters {
  449. struct bcm_sysport_pkt_counters pkt_cnt;
  450. u32 pkts; /* RO (0x4a8) Transmited pkt */
  451. u32 mca; /* RO # of xmited multicast pkt */
  452. u32 bca; /* RO # of xmited broadcast pkt */
  453. u32 pf; /* RO # of xmited pause frame count */
  454. u32 cf; /* RO # of xmited control frame count */
  455. u32 fcs; /* RO # of xmited FCS error count */
  456. u32 ovr; /* RO # of xmited oversize pkt */
  457. u32 drf; /* RO # of xmited deferral pkt */
  458. u32 edf; /* RO # of xmited Excessive deferral pkt*/
  459. u32 scl; /* RO # of xmited single collision pkt */
  460. u32 mcl; /* RO # of xmited multiple collision pkt*/
  461. u32 lcl; /* RO # of xmited late collision pkt */
  462. u32 ecl; /* RO # of xmited excessive collision pkt*/
  463. u32 frg; /* RO # of xmited fragments pkt*/
  464. u32 ncl; /* RO # of xmited total collision count */
  465. u32 jbr; /* RO # of xmited jabber count*/
  466. u32 bytes; /* RO # of xmited byte count */
  467. u32 pok; /* RO # of xmited good pkt */
  468. u32 uc; /* RO (0x4f0) # of xmited unicast pkt */
  469. };
  470. struct bcm_sysport_mib {
  471. struct bcm_sysport_rx_counters rx;
  472. struct bcm_sysport_tx_counters tx;
  473. u32 rx_runt_cnt;
  474. u32 rx_runt_fcs;
  475. u32 rx_runt_fcs_align;
  476. u32 rx_runt_bytes;
  477. u32 rxchk_bad_csum;
  478. u32 rxchk_other_pkt_disc;
  479. u32 rbuf_ovflow_cnt;
  480. u32 rbuf_err_cnt;
  481. u32 alloc_rx_buff_failed;
  482. u32 rx_dma_failed;
  483. u32 tx_dma_failed;
  484. u32 tx_realloc_tsb;
  485. u32 tx_realloc_tsb_failed;
  486. };
  487. /* HW maintains a large list of counters */
  488. enum bcm_sysport_stat_type {
  489. BCM_SYSPORT_STAT_NETDEV = -1,
  490. BCM_SYSPORT_STAT_NETDEV64,
  491. BCM_SYSPORT_STAT_MIB_RX,
  492. BCM_SYSPORT_STAT_MIB_TX,
  493. BCM_SYSPORT_STAT_RUNT,
  494. BCM_SYSPORT_STAT_RXCHK,
  495. BCM_SYSPORT_STAT_RBUF,
  496. BCM_SYSPORT_STAT_SOFT,
  497. };
  498. /* Macros to help define ethtool statistics */
  499. #define STAT_NETDEV(m) { \
  500. .stat_string = __stringify(m), \
  501. .stat_sizeof = sizeof(((struct net_device_stats *)0)->m), \
  502. .stat_offset = offsetof(struct net_device_stats, m), \
  503. .type = BCM_SYSPORT_STAT_NETDEV, \
  504. }
  505. #define STAT_NETDEV64(m) { \
  506. .stat_string = __stringify(m), \
  507. .stat_sizeof = sizeof(((struct bcm_sysport_stats64 *)0)->m), \
  508. .stat_offset = offsetof(struct bcm_sysport_stats64, m), \
  509. .type = BCM_SYSPORT_STAT_NETDEV64, \
  510. }
  511. #define STAT_MIB(str, m, _type) { \
  512. .stat_string = str, \
  513. .stat_sizeof = sizeof(((struct bcm_sysport_priv *)0)->m), \
  514. .stat_offset = offsetof(struct bcm_sysport_priv, m), \
  515. .type = _type, \
  516. }
  517. #define STAT_MIB_RX(str, m) STAT_MIB(str, m, BCM_SYSPORT_STAT_MIB_RX)
  518. #define STAT_MIB_TX(str, m) STAT_MIB(str, m, BCM_SYSPORT_STAT_MIB_TX)
  519. #define STAT_RUNT(str, m) STAT_MIB(str, m, BCM_SYSPORT_STAT_RUNT)
  520. #define STAT_MIB_SOFT(str, m) STAT_MIB(str, m, BCM_SYSPORT_STAT_SOFT)
  521. #define STAT_RXCHK(str, m, ofs) { \
  522. .stat_string = str, \
  523. .stat_sizeof = sizeof(((struct bcm_sysport_priv *)0)->m), \
  524. .stat_offset = offsetof(struct bcm_sysport_priv, m), \
  525. .type = BCM_SYSPORT_STAT_RXCHK, \
  526. .reg_offset = ofs, \
  527. }
  528. #define STAT_RBUF(str, m, ofs) { \
  529. .stat_string = str, \
  530. .stat_sizeof = sizeof(((struct bcm_sysport_priv *)0)->m), \
  531. .stat_offset = offsetof(struct bcm_sysport_priv, m), \
  532. .type = BCM_SYSPORT_STAT_RBUF, \
  533. .reg_offset = ofs, \
  534. }
  535. /* TX bytes and packets */
  536. #define NUM_SYSPORT_TXQ_STAT 2
  537. struct bcm_sysport_stats {
  538. char stat_string[ETH_GSTRING_LEN];
  539. int stat_sizeof;
  540. int stat_offset;
  541. enum bcm_sysport_stat_type type;
  542. /* reg offset from UMAC base for misc counters */
  543. u16 reg_offset;
  544. };
  545. struct bcm_sysport_stats64 {
  546. /* 64bit stats on 32bit/64bit Machine */
  547. u64 rx_packets;
  548. u64 rx_bytes;
  549. u64 tx_packets;
  550. u64 tx_bytes;
  551. };
  552. /* Software house keeping helper structure */
  553. struct bcm_sysport_cb {
  554. struct sk_buff *skb; /* SKB for RX packets */
  555. void __iomem *bd_addr; /* Buffer descriptor PHYS addr */
  556. DEFINE_DMA_UNMAP_ADDR(dma_addr);
  557. DEFINE_DMA_UNMAP_LEN(dma_len);
  558. };
  559. enum bcm_sysport_type {
  560. SYSTEMPORT = 0,
  561. SYSTEMPORT_LITE,
  562. };
  563. struct bcm_sysport_hw_params {
  564. bool is_lite;
  565. unsigned int num_rx_desc_words;
  566. };
  567. struct bcm_sysport_net_dim {
  568. u16 use_dim;
  569. u16 event_ctr;
  570. unsigned long packets;
  571. unsigned long bytes;
  572. struct dim dim;
  573. };
  574. /* Software view of the TX ring */
  575. struct bcm_sysport_tx_ring {
  576. spinlock_t lock; /* Ring lock for tx reclaim/xmit */
  577. struct napi_struct napi; /* NAPI per tx queue */
  578. unsigned int index; /* Ring index */
  579. unsigned int size; /* Ring current size */
  580. unsigned int alloc_size; /* Ring one-time allocated size */
  581. unsigned int desc_count; /* Number of descriptors */
  582. unsigned int curr_desc; /* Current descriptor */
  583. unsigned int c_index; /* Last consumer index */
  584. unsigned int clean_index; /* Current clean index */
  585. struct bcm_sysport_cb *cbs; /* Transmit control blocks */
  586. struct bcm_sysport_priv *priv; /* private context backpointer */
  587. unsigned long packets; /* packets statistics */
  588. unsigned long bytes; /* bytes statistics */
  589. unsigned int switch_queue; /* switch port queue number */
  590. unsigned int switch_port; /* switch port queue number */
  591. bool inspect; /* inspect switch port and queue */
  592. };
  593. /* Driver private structure */
  594. struct bcm_sysport_priv {
  595. void __iomem *base;
  596. u32 irq0_stat;
  597. u32 irq0_mask;
  598. u32 irq1_stat;
  599. u32 irq1_mask;
  600. bool is_lite;
  601. unsigned int num_rx_desc_words;
  602. struct napi_struct napi ____cacheline_aligned;
  603. struct net_device *netdev;
  604. struct platform_device *pdev;
  605. int irq0;
  606. int irq1;
  607. int wol_irq;
  608. /* Transmit rings */
  609. spinlock_t desc_lock;
  610. struct bcm_sysport_tx_ring *tx_rings;
  611. /* Receive queue */
  612. void __iomem *rx_bds;
  613. struct bcm_sysport_cb *rx_cbs;
  614. unsigned int num_rx_bds;
  615. unsigned int rx_read_ptr;
  616. unsigned int rx_c_index;
  617. struct bcm_sysport_net_dim dim;
  618. u32 rx_max_coalesced_frames;
  619. u32 rx_coalesce_usecs;
  620. /* PHY device */
  621. struct device_node *phy_dn;
  622. phy_interface_t phy_interface;
  623. int old_pause;
  624. int old_link;
  625. int old_duplex;
  626. /* Misc fields */
  627. unsigned int rx_chk_en:1;
  628. unsigned int tsb_en:1;
  629. unsigned int crc_fwd:1;
  630. u16 rev;
  631. u32 wolopts;
  632. u8 sopass[SOPASS_MAX];
  633. unsigned int wol_irq_disabled:1;
  634. struct clk *clk;
  635. struct clk *wol_clk;
  636. /* MIB related fields */
  637. struct bcm_sysport_mib mib;
  638. /* Ethtool */
  639. u32 msg_enable;
  640. DECLARE_BITMAP(filters, RXCHK_BRCM_TAG_MAX);
  641. u32 filters_loc[RXCHK_BRCM_TAG_MAX];
  642. struct bcm_sysport_stats64 stats64;
  643. /* For atomic update generic 64bit value on 32bit Machine */
  644. struct u64_stats_sync syncp;
  645. /* map information between switch port queues and local queues */
  646. struct notifier_block netdev_notifier;
  647. unsigned int per_port_num_tx_queues;
  648. struct bcm_sysport_tx_ring *ring_map[DSA_MAX_PORTS * 8];
  649. };
  650. #endif /* __BCM_SYSPORT_H */