mdio.c 3.8 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Applied Micro X-Gene SoC Ethernet v2 Driver
  4. *
  5. * Copyright (c) 2017, Applied Micro Circuits Corporation
  6. * Author(s): Iyappan Subramanian <[email protected]>
  7. * Keyur Chudgar <[email protected]>
  8. */
  9. #include "main.h"
  10. static int xge_mdio_write(struct mii_bus *bus, int phy_id, int reg, u16 data)
  11. {
  12. struct xge_pdata *pdata = bus->priv;
  13. u32 done, val = 0;
  14. u8 wait = 10;
  15. SET_REG_BITS(&val, PHY_ADDR, phy_id);
  16. SET_REG_BITS(&val, REG_ADDR, reg);
  17. xge_wr_csr(pdata, MII_MGMT_ADDRESS, val);
  18. xge_wr_csr(pdata, MII_MGMT_CONTROL, data);
  19. do {
  20. usleep_range(5, 10);
  21. done = xge_rd_csr(pdata, MII_MGMT_INDICATORS);
  22. } while ((done & MII_MGMT_BUSY) && wait--);
  23. if (done & MII_MGMT_BUSY) {
  24. dev_err(&bus->dev, "MII_MGMT write failed\n");
  25. return -ETIMEDOUT;
  26. }
  27. return 0;
  28. }
  29. static int xge_mdio_read(struct mii_bus *bus, int phy_id, int reg)
  30. {
  31. struct xge_pdata *pdata = bus->priv;
  32. u32 data, done, val = 0;
  33. u8 wait = 10;
  34. SET_REG_BITS(&val, PHY_ADDR, phy_id);
  35. SET_REG_BITS(&val, REG_ADDR, reg);
  36. xge_wr_csr(pdata, MII_MGMT_ADDRESS, val);
  37. xge_wr_csr(pdata, MII_MGMT_COMMAND, MII_READ_CYCLE);
  38. do {
  39. usleep_range(5, 10);
  40. done = xge_rd_csr(pdata, MII_MGMT_INDICATORS);
  41. } while ((done & MII_MGMT_BUSY) && wait--);
  42. if (done & MII_MGMT_BUSY) {
  43. dev_err(&bus->dev, "MII_MGMT read failed\n");
  44. return -ETIMEDOUT;
  45. }
  46. data = xge_rd_csr(pdata, MII_MGMT_STATUS);
  47. xge_wr_csr(pdata, MII_MGMT_COMMAND, 0);
  48. return data;
  49. }
  50. static void xge_adjust_link(struct net_device *ndev)
  51. {
  52. struct xge_pdata *pdata = netdev_priv(ndev);
  53. struct phy_device *phydev = ndev->phydev;
  54. if (phydev->link) {
  55. if (pdata->phy_speed != phydev->speed) {
  56. pdata->phy_speed = phydev->speed;
  57. xge_mac_set_speed(pdata);
  58. xge_mac_enable(pdata);
  59. phy_print_status(phydev);
  60. }
  61. } else {
  62. if (pdata->phy_speed != SPEED_UNKNOWN) {
  63. pdata->phy_speed = SPEED_UNKNOWN;
  64. xge_mac_disable(pdata);
  65. phy_print_status(phydev);
  66. }
  67. }
  68. }
  69. void xge_mdio_remove(struct net_device *ndev)
  70. {
  71. struct xge_pdata *pdata = netdev_priv(ndev);
  72. struct mii_bus *mdio_bus = pdata->mdio_bus;
  73. if (ndev->phydev)
  74. phy_disconnect(ndev->phydev);
  75. if (mdio_bus->state == MDIOBUS_REGISTERED)
  76. mdiobus_unregister(mdio_bus);
  77. mdiobus_free(mdio_bus);
  78. }
  79. int xge_mdio_config(struct net_device *ndev)
  80. {
  81. __ETHTOOL_DECLARE_LINK_MODE_MASK(mask) = { 0, };
  82. struct xge_pdata *pdata = netdev_priv(ndev);
  83. struct device *dev = &pdata->pdev->dev;
  84. struct mii_bus *mdio_bus;
  85. struct phy_device *phydev;
  86. int ret;
  87. mdio_bus = mdiobus_alloc();
  88. if (!mdio_bus)
  89. return -ENOMEM;
  90. mdio_bus->name = "APM X-Gene Ethernet (v2) MDIO Bus";
  91. mdio_bus->read = xge_mdio_read;
  92. mdio_bus->write = xge_mdio_write;
  93. mdio_bus->priv = pdata;
  94. mdio_bus->parent = dev;
  95. snprintf(mdio_bus->id, MII_BUS_ID_SIZE, "%s-mii", dev_name(dev));
  96. pdata->mdio_bus = mdio_bus;
  97. mdio_bus->phy_mask = 0x1;
  98. ret = mdiobus_register(mdio_bus);
  99. if (ret)
  100. goto err;
  101. phydev = phy_find_first(mdio_bus);
  102. if (!phydev) {
  103. dev_err(dev, "no PHY found\n");
  104. ret = -ENODEV;
  105. goto err;
  106. }
  107. phydev = phy_connect(ndev, phydev_name(phydev),
  108. &xge_adjust_link,
  109. pdata->resources.phy_mode);
  110. if (IS_ERR(phydev)) {
  111. netdev_err(ndev, "Could not attach to PHY\n");
  112. ret = PTR_ERR(phydev);
  113. goto err;
  114. }
  115. linkmode_set_bit_array(phy_10_100_features_array,
  116. ARRAY_SIZE(phy_10_100_features_array),
  117. mask);
  118. linkmode_set_bit(ETHTOOL_LINK_MODE_1000baseT_Half_BIT, mask);
  119. linkmode_set_bit(ETHTOOL_LINK_MODE_AUI_BIT, mask);
  120. linkmode_set_bit(ETHTOOL_LINK_MODE_MII_BIT, mask);
  121. linkmode_set_bit(ETHTOOL_LINK_MODE_FIBRE_BIT, mask);
  122. linkmode_set_bit(ETHTOOL_LINK_MODE_BNC_BIT, mask);
  123. linkmode_andnot(phydev->supported, phydev->supported, mask);
  124. linkmode_copy(phydev->advertising, phydev->supported);
  125. pdata->phy_speed = SPEED_UNKNOWN;
  126. return 0;
  127. err:
  128. xge_mdio_remove(ndev);
  129. return ret;
  130. }