mac.h 2.5 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Applied Micro X-Gene SoC Ethernet v2 Driver
  4. *
  5. * Copyright (c) 2017, Applied Micro Circuits Corporation
  6. * Author(s): Iyappan Subramanian <[email protected]>
  7. * Keyur Chudgar <[email protected]>
  8. */
  9. #ifndef __XGENE_ENET_V2_MAC_H__
  10. #define __XGENE_ENET_V2_MAC_H__
  11. /* Register offsets */
  12. #define MAC_CONFIG_1 0xa000
  13. #define MAC_CONFIG_2 0xa004
  14. #define MII_MGMT_CONFIG 0xa020
  15. #define MII_MGMT_COMMAND 0xa024
  16. #define MII_MGMT_ADDRESS 0xa028
  17. #define MII_MGMT_CONTROL 0xa02c
  18. #define MII_MGMT_STATUS 0xa030
  19. #define MII_MGMT_INDICATORS 0xa034
  20. #define INTERFACE_CONTROL 0xa038
  21. #define STATION_ADDR0 0xa040
  22. #define STATION_ADDR1 0xa044
  23. #define RGMII_REG_0 0x27e0
  24. #define ICM_CONFIG0_REG_0 0x2c00
  25. #define ICM_CONFIG2_REG_0 0x2c08
  26. #define ECM_CONFIG0_REG_0 0x2d00
  27. /* Register fields */
  28. #define SOFT_RESET BIT(31)
  29. #define TX_EN BIT(0)
  30. #define RX_EN BIT(2)
  31. #define PAD_CRC BIT(2)
  32. #define CRC_EN BIT(1)
  33. #define FULL_DUPLEX BIT(0)
  34. #define INTF_MODE_POS 8
  35. #define INTF_MODE_LEN 2
  36. #define HD_MODE_POS 25
  37. #define HD_MODE_LEN 2
  38. #define CFG_MACMODE_POS 18
  39. #define CFG_MACMODE_LEN 2
  40. #define CFG_WAITASYNCRD_POS 0
  41. #define CFG_WAITASYNCRD_LEN 16
  42. #define CFG_SPEED_125_POS 24
  43. #define CFG_WFIFOFULLTHR_POS 0
  44. #define CFG_WFIFOFULLTHR_LEN 7
  45. #define MGMT_CLOCK_SEL_POS 0
  46. #define MGMT_CLOCK_SEL_LEN 3
  47. #define PHY_ADDR_POS 8
  48. #define PHY_ADDR_LEN 5
  49. #define REG_ADDR_POS 0
  50. #define REG_ADDR_LEN 5
  51. #define MII_MGMT_BUSY BIT(0)
  52. #define MII_READ_CYCLE BIT(0)
  53. #define CFG_WAITASYNCRD_EN BIT(16)
  54. static inline void xgene_set_reg_bits(u32 *var, int pos, int len, u32 val)
  55. {
  56. u32 mask = GENMASK(pos + len, pos);
  57. *var &= ~mask;
  58. *var |= ((val << pos) & mask);
  59. }
  60. static inline u32 xgene_get_reg_bits(u32 var, int pos, int len)
  61. {
  62. u32 mask = GENMASK(pos + len, pos);
  63. return (var & mask) >> pos;
  64. }
  65. #define SET_REG_BITS(var, field, val) \
  66. xgene_set_reg_bits(var, field ## _POS, field ## _LEN, val)
  67. #define SET_REG_BIT(var, field, val) \
  68. xgene_set_reg_bits(var, field ## _POS, 1, val)
  69. #define GET_REG_BITS(var, field) \
  70. xgene_get_reg_bits(var, field ## _POS, field ## _LEN)
  71. #define GET_REG_BIT(var, field) ((var) & (field))
  72. struct xge_pdata;
  73. void xge_mac_reset(struct xge_pdata *pdata);
  74. void xge_mac_set_speed(struct xge_pdata *pdata);
  75. void xge_mac_enable(struct xge_pdata *pdata);
  76. void xge_mac_disable(struct xge_pdata *pdata);
  77. void xge_mac_init(struct xge_pdata *pdata);
  78. void xge_mac_set_station_addr(struct xge_pdata *pdata);
  79. #endif /* __XGENE_ENET_V2_MAC_H__ */