qca8k.h 21 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515
  1. /* SPDX-License-Identifier: GPL-2.0-only */
  2. /*
  3. * Copyright (C) 2009 Felix Fietkau <[email protected]>
  4. * Copyright (C) 2011-2012 Gabor Juhos <[email protected]>
  5. * Copyright (c) 2015, The Linux Foundation. All rights reserved.
  6. */
  7. #ifndef __QCA8K_H
  8. #define __QCA8K_H
  9. #include <linux/delay.h>
  10. #include <linux/regmap.h>
  11. #include <linux/gpio.h>
  12. #include <linux/dsa/tag_qca.h>
  13. #define QCA8K_ETHERNET_MDIO_PRIORITY 7
  14. #define QCA8K_ETHERNET_PHY_PRIORITY 6
  15. #define QCA8K_ETHERNET_TIMEOUT 5
  16. #define QCA8K_NUM_PORTS 7
  17. #define QCA8K_NUM_CPU_PORTS 2
  18. #define QCA8K_MAX_MTU 9000
  19. #define QCA8K_NUM_LAGS 4
  20. #define QCA8K_NUM_PORTS_FOR_LAG 4
  21. #define PHY_ID_QCA8327 0x004dd034
  22. #define QCA8K_ID_QCA8327 0x12
  23. #define PHY_ID_QCA8337 0x004dd036
  24. #define QCA8K_ID_QCA8337 0x13
  25. #define QCA8K_QCA832X_MIB_COUNT 39
  26. #define QCA8K_QCA833X_MIB_COUNT 41
  27. #define QCA8K_BUSY_WAIT_TIMEOUT 2000
  28. #define QCA8K_NUM_FDB_RECORDS 2048
  29. #define QCA8K_PORT_VID_DEF 1
  30. /* Global control registers */
  31. #define QCA8K_REG_MASK_CTRL 0x000
  32. #define QCA8K_MASK_CTRL_REV_ID_MASK GENMASK(7, 0)
  33. #define QCA8K_MASK_CTRL_REV_ID(x) FIELD_GET(QCA8K_MASK_CTRL_REV_ID_MASK, x)
  34. #define QCA8K_MASK_CTRL_DEVICE_ID_MASK GENMASK(15, 8)
  35. #define QCA8K_MASK_CTRL_DEVICE_ID(x) FIELD_GET(QCA8K_MASK_CTRL_DEVICE_ID_MASK, x)
  36. #define QCA8K_REG_PORT0_PAD_CTRL 0x004
  37. #define QCA8K_PORT0_PAD_MAC06_EXCHANGE_EN BIT(31)
  38. #define QCA8K_PORT0_PAD_SGMII_RXCLK_FALLING_EDGE BIT(19)
  39. #define QCA8K_PORT0_PAD_SGMII_TXCLK_FALLING_EDGE BIT(18)
  40. #define QCA8K_REG_PORT5_PAD_CTRL 0x008
  41. #define QCA8K_REG_PORT6_PAD_CTRL 0x00c
  42. #define QCA8K_PORT_PAD_RGMII_EN BIT(26)
  43. #define QCA8K_PORT_PAD_RGMII_TX_DELAY_MASK GENMASK(23, 22)
  44. #define QCA8K_PORT_PAD_RGMII_TX_DELAY(x) FIELD_PREP(QCA8K_PORT_PAD_RGMII_TX_DELAY_MASK, x)
  45. #define QCA8K_PORT_PAD_RGMII_RX_DELAY_MASK GENMASK(21, 20)
  46. #define QCA8K_PORT_PAD_RGMII_RX_DELAY(x) FIELD_PREP(QCA8K_PORT_PAD_RGMII_RX_DELAY_MASK, x)
  47. #define QCA8K_PORT_PAD_RGMII_TX_DELAY_EN BIT(25)
  48. #define QCA8K_PORT_PAD_RGMII_RX_DELAY_EN BIT(24)
  49. #define QCA8K_PORT_PAD_SGMII_EN BIT(7)
  50. #define QCA8K_REG_PWS 0x010
  51. #define QCA8K_PWS_POWER_ON_SEL BIT(31)
  52. /* This reg is only valid for QCA832x and toggle the package
  53. * type from 176 pin (by default) to 148 pin used on QCA8327
  54. */
  55. #define QCA8327_PWS_PACKAGE148_EN BIT(30)
  56. #define QCA8K_PWS_LED_OPEN_EN_CSR BIT(24)
  57. #define QCA8K_PWS_SERDES_AEN_DIS BIT(7)
  58. #define QCA8K_REG_MODULE_EN 0x030
  59. #define QCA8K_MODULE_EN_MIB BIT(0)
  60. #define QCA8K_REG_MIB 0x034
  61. #define QCA8K_MIB_FUNC GENMASK(26, 24)
  62. #define QCA8K_MIB_CPU_KEEP BIT(20)
  63. #define QCA8K_MIB_BUSY BIT(17)
  64. #define QCA8K_MDIO_MASTER_CTRL 0x3c
  65. #define QCA8K_MDIO_MASTER_BUSY BIT(31)
  66. #define QCA8K_MDIO_MASTER_EN BIT(30)
  67. #define QCA8K_MDIO_MASTER_READ BIT(27)
  68. #define QCA8K_MDIO_MASTER_WRITE 0
  69. #define QCA8K_MDIO_MASTER_SUP_PRE BIT(26)
  70. #define QCA8K_MDIO_MASTER_PHY_ADDR_MASK GENMASK(25, 21)
  71. #define QCA8K_MDIO_MASTER_PHY_ADDR(x) FIELD_PREP(QCA8K_MDIO_MASTER_PHY_ADDR_MASK, x)
  72. #define QCA8K_MDIO_MASTER_REG_ADDR_MASK GENMASK(20, 16)
  73. #define QCA8K_MDIO_MASTER_REG_ADDR(x) FIELD_PREP(QCA8K_MDIO_MASTER_REG_ADDR_MASK, x)
  74. #define QCA8K_MDIO_MASTER_DATA_MASK GENMASK(15, 0)
  75. #define QCA8K_MDIO_MASTER_DATA(x) FIELD_PREP(QCA8K_MDIO_MASTER_DATA_MASK, x)
  76. #define QCA8K_MDIO_MASTER_MAX_PORTS 5
  77. #define QCA8K_MDIO_MASTER_MAX_REG 32
  78. #define QCA8K_GOL_MAC_ADDR0 0x60
  79. #define QCA8K_GOL_MAC_ADDR1 0x64
  80. #define QCA8K_MAX_FRAME_SIZE 0x78
  81. #define QCA8K_REG_PORT_STATUS(_i) (0x07c + (_i) * 4)
  82. #define QCA8K_PORT_STATUS_SPEED GENMASK(1, 0)
  83. #define QCA8K_PORT_STATUS_SPEED_10 0
  84. #define QCA8K_PORT_STATUS_SPEED_100 0x1
  85. #define QCA8K_PORT_STATUS_SPEED_1000 0x2
  86. #define QCA8K_PORT_STATUS_TXMAC BIT(2)
  87. #define QCA8K_PORT_STATUS_RXMAC BIT(3)
  88. #define QCA8K_PORT_STATUS_TXFLOW BIT(4)
  89. #define QCA8K_PORT_STATUS_RXFLOW BIT(5)
  90. #define QCA8K_PORT_STATUS_DUPLEX BIT(6)
  91. #define QCA8K_PORT_STATUS_LINK_UP BIT(8)
  92. #define QCA8K_PORT_STATUS_LINK_AUTO BIT(9)
  93. #define QCA8K_PORT_STATUS_LINK_PAUSE BIT(10)
  94. #define QCA8K_PORT_STATUS_FLOW_AUTO BIT(12)
  95. #define QCA8K_REG_PORT_HDR_CTRL(_i) (0x9c + (_i * 4))
  96. #define QCA8K_PORT_HDR_CTRL_RX_MASK GENMASK(3, 2)
  97. #define QCA8K_PORT_HDR_CTRL_TX_MASK GENMASK(1, 0)
  98. #define QCA8K_PORT_HDR_CTRL_ALL 2
  99. #define QCA8K_PORT_HDR_CTRL_MGMT 1
  100. #define QCA8K_PORT_HDR_CTRL_NONE 0
  101. #define QCA8K_REG_SGMII_CTRL 0x0e0
  102. #define QCA8K_SGMII_EN_PLL BIT(1)
  103. #define QCA8K_SGMII_EN_RX BIT(2)
  104. #define QCA8K_SGMII_EN_TX BIT(3)
  105. #define QCA8K_SGMII_EN_SD BIT(4)
  106. #define QCA8K_SGMII_CLK125M_DELAY BIT(7)
  107. #define QCA8K_SGMII_MODE_CTRL_MASK GENMASK(23, 22)
  108. #define QCA8K_SGMII_MODE_CTRL(x) FIELD_PREP(QCA8K_SGMII_MODE_CTRL_MASK, x)
  109. #define QCA8K_SGMII_MODE_CTRL_BASEX QCA8K_SGMII_MODE_CTRL(0x0)
  110. #define QCA8K_SGMII_MODE_CTRL_PHY QCA8K_SGMII_MODE_CTRL(0x1)
  111. #define QCA8K_SGMII_MODE_CTRL_MAC QCA8K_SGMII_MODE_CTRL(0x2)
  112. /* MAC_PWR_SEL registers */
  113. #define QCA8K_REG_MAC_PWR_SEL 0x0e4
  114. #define QCA8K_MAC_PWR_RGMII1_1_8V BIT(18)
  115. #define QCA8K_MAC_PWR_RGMII0_1_8V BIT(19)
  116. /* EEE control registers */
  117. #define QCA8K_REG_EEE_CTRL 0x100
  118. #define QCA8K_REG_EEE_CTRL_LPI_EN(_i) ((_i + 1) * 2)
  119. /* TRUNK_HASH_EN registers */
  120. #define QCA8K_TRUNK_HASH_EN_CTRL 0x270
  121. #define QCA8K_TRUNK_HASH_SIP_EN BIT(3)
  122. #define QCA8K_TRUNK_HASH_DIP_EN BIT(2)
  123. #define QCA8K_TRUNK_HASH_SA_EN BIT(1)
  124. #define QCA8K_TRUNK_HASH_DA_EN BIT(0)
  125. #define QCA8K_TRUNK_HASH_MASK GENMASK(3, 0)
  126. /* ACL registers */
  127. #define QCA8K_REG_PORT_VLAN_CTRL0(_i) (0x420 + (_i * 8))
  128. #define QCA8K_PORT_VLAN_CVID_MASK GENMASK(27, 16)
  129. #define QCA8K_PORT_VLAN_CVID(x) FIELD_PREP(QCA8K_PORT_VLAN_CVID_MASK, x)
  130. #define QCA8K_PORT_VLAN_SVID_MASK GENMASK(11, 0)
  131. #define QCA8K_PORT_VLAN_SVID(x) FIELD_PREP(QCA8K_PORT_VLAN_SVID_MASK, x)
  132. #define QCA8K_REG_PORT_VLAN_CTRL1(_i) (0x424 + (_i * 8))
  133. #define QCA8K_REG_IPV4_PRI_BASE_ADDR 0x470
  134. #define QCA8K_REG_IPV4_PRI_ADDR_MASK 0x474
  135. /* Lookup registers */
  136. #define QCA8K_REG_ATU_DATA0 0x600
  137. #define QCA8K_ATU_ADDR2_MASK GENMASK(31, 24)
  138. #define QCA8K_ATU_ADDR3_MASK GENMASK(23, 16)
  139. #define QCA8K_ATU_ADDR4_MASK GENMASK(15, 8)
  140. #define QCA8K_ATU_ADDR5_MASK GENMASK(7, 0)
  141. #define QCA8K_REG_ATU_DATA1 0x604
  142. #define QCA8K_ATU_PORT_MASK GENMASK(22, 16)
  143. #define QCA8K_ATU_ADDR0_MASK GENMASK(15, 8)
  144. #define QCA8K_ATU_ADDR1_MASK GENMASK(7, 0)
  145. #define QCA8K_REG_ATU_DATA2 0x608
  146. #define QCA8K_ATU_VID_MASK GENMASK(19, 8)
  147. #define QCA8K_ATU_STATUS_MASK GENMASK(3, 0)
  148. #define QCA8K_ATU_STATUS_STATIC 0xf
  149. #define QCA8K_REG_ATU_FUNC 0x60c
  150. #define QCA8K_ATU_FUNC_BUSY BIT(31)
  151. #define QCA8K_ATU_FUNC_PORT_EN BIT(14)
  152. #define QCA8K_ATU_FUNC_MULTI_EN BIT(13)
  153. #define QCA8K_ATU_FUNC_FULL BIT(12)
  154. #define QCA8K_ATU_FUNC_PORT_MASK GENMASK(11, 8)
  155. #define QCA8K_REG_VTU_FUNC0 0x610
  156. #define QCA8K_VTU_FUNC0_VALID BIT(20)
  157. #define QCA8K_VTU_FUNC0_IVL_EN BIT(19)
  158. /* QCA8K_VTU_FUNC0_EG_MODE_MASK GENMASK(17, 4)
  159. * It does contain VLAN_MODE for each port [5:4] for port0,
  160. * [7:6] for port1 ... [17:16] for port6. Use virtual port
  161. * define to handle this.
  162. */
  163. #define QCA8K_VTU_FUNC0_EG_MODE_PORT_SHIFT(_i) (4 + (_i) * 2)
  164. #define QCA8K_VTU_FUNC0_EG_MODE_MASK GENMASK(1, 0)
  165. #define QCA8K_VTU_FUNC0_EG_MODE_PORT_MASK(_i) (GENMASK(1, 0) << QCA8K_VTU_FUNC0_EG_MODE_PORT_SHIFT(_i))
  166. #define QCA8K_VTU_FUNC0_EG_MODE_UNMOD FIELD_PREP(QCA8K_VTU_FUNC0_EG_MODE_MASK, 0x0)
  167. #define QCA8K_VTU_FUNC0_EG_MODE_PORT_UNMOD(_i) (QCA8K_VTU_FUNC0_EG_MODE_UNMOD << QCA8K_VTU_FUNC0_EG_MODE_PORT_SHIFT(_i))
  168. #define QCA8K_VTU_FUNC0_EG_MODE_UNTAG FIELD_PREP(QCA8K_VTU_FUNC0_EG_MODE_MASK, 0x1)
  169. #define QCA8K_VTU_FUNC0_EG_MODE_PORT_UNTAG(_i) (QCA8K_VTU_FUNC0_EG_MODE_UNTAG << QCA8K_VTU_FUNC0_EG_MODE_PORT_SHIFT(_i))
  170. #define QCA8K_VTU_FUNC0_EG_MODE_TAG FIELD_PREP(QCA8K_VTU_FUNC0_EG_MODE_MASK, 0x2)
  171. #define QCA8K_VTU_FUNC0_EG_MODE_PORT_TAG(_i) (QCA8K_VTU_FUNC0_EG_MODE_TAG << QCA8K_VTU_FUNC0_EG_MODE_PORT_SHIFT(_i))
  172. #define QCA8K_VTU_FUNC0_EG_MODE_NOT FIELD_PREP(QCA8K_VTU_FUNC0_EG_MODE_MASK, 0x3)
  173. #define QCA8K_VTU_FUNC0_EG_MODE_PORT_NOT(_i) (QCA8K_VTU_FUNC0_EG_MODE_NOT << QCA8K_VTU_FUNC0_EG_MODE_PORT_SHIFT(_i))
  174. #define QCA8K_REG_VTU_FUNC1 0x614
  175. #define QCA8K_VTU_FUNC1_BUSY BIT(31)
  176. #define QCA8K_VTU_FUNC1_VID_MASK GENMASK(27, 16)
  177. #define QCA8K_VTU_FUNC1_FULL BIT(4)
  178. #define QCA8K_REG_ATU_CTRL 0x618
  179. #define QCA8K_ATU_AGE_TIME_MASK GENMASK(15, 0)
  180. #define QCA8K_ATU_AGE_TIME(x) FIELD_PREP(QCA8K_ATU_AGE_TIME_MASK, (x))
  181. #define QCA8K_REG_GLOBAL_FW_CTRL0 0x620
  182. #define QCA8K_GLOBAL_FW_CTRL0_CPU_PORT_EN BIT(10)
  183. #define QCA8K_GLOBAL_FW_CTRL0_MIRROR_PORT_NUM GENMASK(7, 4)
  184. #define QCA8K_REG_GLOBAL_FW_CTRL1 0x624
  185. #define QCA8K_GLOBAL_FW_CTRL1_IGMP_DP_MASK GENMASK(30, 24)
  186. #define QCA8K_GLOBAL_FW_CTRL1_BC_DP_MASK GENMASK(22, 16)
  187. #define QCA8K_GLOBAL_FW_CTRL1_MC_DP_MASK GENMASK(14, 8)
  188. #define QCA8K_GLOBAL_FW_CTRL1_UC_DP_MASK GENMASK(6, 0)
  189. #define QCA8K_PORT_LOOKUP_CTRL(_i) (0x660 + (_i) * 0xc)
  190. #define QCA8K_PORT_LOOKUP_MEMBER GENMASK(6, 0)
  191. #define QCA8K_PORT_LOOKUP_VLAN_MODE_MASK GENMASK(9, 8)
  192. #define QCA8K_PORT_LOOKUP_VLAN_MODE(x) FIELD_PREP(QCA8K_PORT_LOOKUP_VLAN_MODE_MASK, x)
  193. #define QCA8K_PORT_LOOKUP_VLAN_MODE_NONE QCA8K_PORT_LOOKUP_VLAN_MODE(0x0)
  194. #define QCA8K_PORT_LOOKUP_VLAN_MODE_FALLBACK QCA8K_PORT_LOOKUP_VLAN_MODE(0x1)
  195. #define QCA8K_PORT_LOOKUP_VLAN_MODE_CHECK QCA8K_PORT_LOOKUP_VLAN_MODE(0x2)
  196. #define QCA8K_PORT_LOOKUP_VLAN_MODE_SECURE QCA8K_PORT_LOOKUP_VLAN_MODE(0x3)
  197. #define QCA8K_PORT_LOOKUP_STATE_MASK GENMASK(18, 16)
  198. #define QCA8K_PORT_LOOKUP_STATE(x) FIELD_PREP(QCA8K_PORT_LOOKUP_STATE_MASK, x)
  199. #define QCA8K_PORT_LOOKUP_STATE_DISABLED QCA8K_PORT_LOOKUP_STATE(0x0)
  200. #define QCA8K_PORT_LOOKUP_STATE_BLOCKING QCA8K_PORT_LOOKUP_STATE(0x1)
  201. #define QCA8K_PORT_LOOKUP_STATE_LISTENING QCA8K_PORT_LOOKUP_STATE(0x2)
  202. #define QCA8K_PORT_LOOKUP_STATE_LEARNING QCA8K_PORT_LOOKUP_STATE(0x3)
  203. #define QCA8K_PORT_LOOKUP_STATE_FORWARD QCA8K_PORT_LOOKUP_STATE(0x4)
  204. #define QCA8K_PORT_LOOKUP_LEARN BIT(20)
  205. #define QCA8K_PORT_LOOKUP_ING_MIRROR_EN BIT(25)
  206. #define QCA8K_REG_GOL_TRUNK_CTRL0 0x700
  207. /* 4 max trunk first
  208. * first 6 bit for member bitmap
  209. * 7th bit is to enable trunk port
  210. */
  211. #define QCA8K_REG_GOL_TRUNK_SHIFT(_i) ((_i) * 8)
  212. #define QCA8K_REG_GOL_TRUNK_EN_MASK BIT(7)
  213. #define QCA8K_REG_GOL_TRUNK_EN(_i) (QCA8K_REG_GOL_TRUNK_EN_MASK << QCA8K_REG_GOL_TRUNK_SHIFT(_i))
  214. #define QCA8K_REG_GOL_TRUNK_MEMBER_MASK GENMASK(6, 0)
  215. #define QCA8K_REG_GOL_TRUNK_MEMBER(_i) (QCA8K_REG_GOL_TRUNK_MEMBER_MASK << QCA8K_REG_GOL_TRUNK_SHIFT(_i))
  216. /* 0x704 for TRUNK 0-1 --- 0x708 for TRUNK 2-3 */
  217. #define QCA8K_REG_GOL_TRUNK_CTRL(_i) (0x704 + (((_i) / 2) * 4))
  218. #define QCA8K_REG_GOL_TRUNK_ID_MEM_ID_MASK GENMASK(3, 0)
  219. #define QCA8K_REG_GOL_TRUNK_ID_MEM_ID_EN_MASK BIT(3)
  220. #define QCA8K_REG_GOL_TRUNK_ID_MEM_ID_PORT_MASK GENMASK(2, 0)
  221. #define QCA8K_REG_GOL_TRUNK_ID_SHIFT(_i) (((_i) / 2) * 16)
  222. #define QCA8K_REG_GOL_MEM_ID_SHIFT(_i) ((_i) * 4)
  223. /* Complex shift: FIRST shift for port THEN shift for trunk */
  224. #define QCA8K_REG_GOL_TRUNK_ID_MEM_ID_SHIFT(_i, _j) (QCA8K_REG_GOL_MEM_ID_SHIFT(_j) + QCA8K_REG_GOL_TRUNK_ID_SHIFT(_i))
  225. #define QCA8K_REG_GOL_TRUNK_ID_MEM_ID_EN(_i, _j) (QCA8K_REG_GOL_TRUNK_ID_MEM_ID_EN_MASK << QCA8K_REG_GOL_TRUNK_ID_MEM_ID_SHIFT(_i, _j))
  226. #define QCA8K_REG_GOL_TRUNK_ID_MEM_ID_PORT(_i, _j) (QCA8K_REG_GOL_TRUNK_ID_MEM_ID_PORT_MASK << QCA8K_REG_GOL_TRUNK_ID_MEM_ID_SHIFT(_i, _j))
  227. #define QCA8K_REG_GLOBAL_FC_THRESH 0x800
  228. #define QCA8K_GLOBAL_FC_GOL_XON_THRES_MASK GENMASK(24, 16)
  229. #define QCA8K_GLOBAL_FC_GOL_XON_THRES(x) FIELD_PREP(QCA8K_GLOBAL_FC_GOL_XON_THRES_MASK, x)
  230. #define QCA8K_GLOBAL_FC_GOL_XOFF_THRES_MASK GENMASK(8, 0)
  231. #define QCA8K_GLOBAL_FC_GOL_XOFF_THRES(x) FIELD_PREP(QCA8K_GLOBAL_FC_GOL_XOFF_THRES_MASK, x)
  232. #define QCA8K_REG_PORT_HOL_CTRL0(_i) (0x970 + (_i) * 0x8)
  233. #define QCA8K_PORT_HOL_CTRL0_EG_PRI0_BUF_MASK GENMASK(3, 0)
  234. #define QCA8K_PORT_HOL_CTRL0_EG_PRI0(x) FIELD_PREP(QCA8K_PORT_HOL_CTRL0_EG_PRI0_BUF_MASK, x)
  235. #define QCA8K_PORT_HOL_CTRL0_EG_PRI1_BUF_MASK GENMASK(7, 4)
  236. #define QCA8K_PORT_HOL_CTRL0_EG_PRI1(x) FIELD_PREP(QCA8K_PORT_HOL_CTRL0_EG_PRI1_BUF_MASK, x)
  237. #define QCA8K_PORT_HOL_CTRL0_EG_PRI2_BUF_MASK GENMASK(11, 8)
  238. #define QCA8K_PORT_HOL_CTRL0_EG_PRI2(x) FIELD_PREP(QCA8K_PORT_HOL_CTRL0_EG_PRI2_BUF_MASK, x)
  239. #define QCA8K_PORT_HOL_CTRL0_EG_PRI3_BUF_MASK GENMASK(15, 12)
  240. #define QCA8K_PORT_HOL_CTRL0_EG_PRI3(x) FIELD_PREP(QCA8K_PORT_HOL_CTRL0_EG_PRI3_BUF_MASK, x)
  241. #define QCA8K_PORT_HOL_CTRL0_EG_PRI4_BUF_MASK GENMASK(19, 16)
  242. #define QCA8K_PORT_HOL_CTRL0_EG_PRI4(x) FIELD_PREP(QCA8K_PORT_HOL_CTRL0_EG_PRI4_BUF_MASK, x)
  243. #define QCA8K_PORT_HOL_CTRL0_EG_PRI5_BUF_MASK GENMASK(23, 20)
  244. #define QCA8K_PORT_HOL_CTRL0_EG_PRI5(x) FIELD_PREP(QCA8K_PORT_HOL_CTRL0_EG_PRI5_BUF_MASK, x)
  245. #define QCA8K_PORT_HOL_CTRL0_EG_PORT_BUF_MASK GENMASK(29, 24)
  246. #define QCA8K_PORT_HOL_CTRL0_EG_PORT(x) FIELD_PREP(QCA8K_PORT_HOL_CTRL0_EG_PORT_BUF_MASK, x)
  247. #define QCA8K_REG_PORT_HOL_CTRL1(_i) (0x974 + (_i) * 0x8)
  248. #define QCA8K_PORT_HOL_CTRL1_ING_BUF_MASK GENMASK(3, 0)
  249. #define QCA8K_PORT_HOL_CTRL1_ING(x) FIELD_PREP(QCA8K_PORT_HOL_CTRL1_ING_BUF_MASK, x)
  250. #define QCA8K_PORT_HOL_CTRL1_EG_PRI_BUF_EN BIT(6)
  251. #define QCA8K_PORT_HOL_CTRL1_EG_PORT_BUF_EN BIT(7)
  252. #define QCA8K_PORT_HOL_CTRL1_WRED_EN BIT(8)
  253. #define QCA8K_PORT_HOL_CTRL1_EG_MIRROR_EN BIT(16)
  254. /* Pkt edit registers */
  255. #define QCA8K_EGREES_VLAN_PORT_SHIFT(_i) (16 * ((_i) % 2))
  256. #define QCA8K_EGREES_VLAN_PORT_MASK(_i) (GENMASK(11, 0) << QCA8K_EGREES_VLAN_PORT_SHIFT(_i))
  257. #define QCA8K_EGREES_VLAN_PORT(_i, x) ((x) << QCA8K_EGREES_VLAN_PORT_SHIFT(_i))
  258. #define QCA8K_EGRESS_VLAN(x) (0x0c70 + (4 * (x / 2)))
  259. /* L3 registers */
  260. #define QCA8K_HROUTER_CONTROL 0xe00
  261. #define QCA8K_HROUTER_CONTROL_GLB_LOCKTIME_M GENMASK(17, 16)
  262. #define QCA8K_HROUTER_CONTROL_GLB_LOCKTIME_S 16
  263. #define QCA8K_HROUTER_CONTROL_ARP_AGE_MODE 1
  264. #define QCA8K_HROUTER_PBASED_CONTROL1 0xe08
  265. #define QCA8K_HROUTER_PBASED_CONTROL2 0xe0c
  266. #define QCA8K_HNAT_CONTROL 0xe38
  267. /* MIB registers */
  268. #define QCA8K_PORT_MIB_COUNTER(_i) (0x1000 + (_i) * 0x100)
  269. /* QCA specific MII registers */
  270. #define MII_ATH_MMD_ADDR 0x0d
  271. #define MII_ATH_MMD_DATA 0x0e
  272. enum {
  273. QCA8K_PORT_SPEED_10M = 0,
  274. QCA8K_PORT_SPEED_100M = 1,
  275. QCA8K_PORT_SPEED_1000M = 2,
  276. QCA8K_PORT_SPEED_ERR = 3,
  277. };
  278. enum qca8k_fdb_cmd {
  279. QCA8K_FDB_FLUSH = 1,
  280. QCA8K_FDB_LOAD = 2,
  281. QCA8K_FDB_PURGE = 3,
  282. QCA8K_FDB_FLUSH_PORT = 5,
  283. QCA8K_FDB_NEXT = 6,
  284. QCA8K_FDB_SEARCH = 7,
  285. };
  286. enum qca8k_vlan_cmd {
  287. QCA8K_VLAN_FLUSH = 1,
  288. QCA8K_VLAN_LOAD = 2,
  289. QCA8K_VLAN_PURGE = 3,
  290. QCA8K_VLAN_REMOVE_PORT = 4,
  291. QCA8K_VLAN_NEXT = 5,
  292. QCA8K_VLAN_READ = 6,
  293. };
  294. enum qca8k_mid_cmd {
  295. QCA8K_MIB_FLUSH = 1,
  296. QCA8K_MIB_FLUSH_PORT = 2,
  297. QCA8K_MIB_CAST = 3,
  298. };
  299. struct qca8k_priv;
  300. struct qca8k_info_ops {
  301. int (*autocast_mib)(struct dsa_switch *ds, int port, u64 *data);
  302. /* TODO: remove these extra ops when we can support regmap bulk read/write */
  303. int (*read_eth)(struct qca8k_priv *priv, u32 reg, u32 *val, int len);
  304. int (*write_eth)(struct qca8k_priv *priv, u32 reg, u32 *val, int len);
  305. };
  306. struct qca8k_match_data {
  307. u8 id;
  308. bool reduced_package;
  309. u8 mib_count;
  310. const struct qca8k_info_ops *ops;
  311. };
  312. enum {
  313. QCA8K_CPU_PORT0,
  314. QCA8K_CPU_PORT6,
  315. };
  316. struct qca8k_mgmt_eth_data {
  317. struct completion rw_done;
  318. struct mutex mutex; /* Enforce one mdio read/write at time */
  319. bool ack;
  320. u32 seq;
  321. u32 data[4];
  322. };
  323. struct qca8k_mib_eth_data {
  324. struct completion rw_done;
  325. struct mutex mutex; /* Process one command at time */
  326. refcount_t port_parsed; /* Counter to track parsed port */
  327. u8 req_port;
  328. u64 *data; /* pointer to ethtool data */
  329. };
  330. struct qca8k_ports_config {
  331. bool sgmii_rx_clk_falling_edge;
  332. bool sgmii_tx_clk_falling_edge;
  333. bool sgmii_enable_pll;
  334. u8 rgmii_rx_delay[QCA8K_NUM_CPU_PORTS]; /* 0: CPU port0, 1: CPU port6 */
  335. u8 rgmii_tx_delay[QCA8K_NUM_CPU_PORTS]; /* 0: CPU port0, 1: CPU port6 */
  336. };
  337. struct qca8k_mdio_cache {
  338. /* The 32bit switch registers are accessed indirectly. To achieve this we need
  339. * to set the page of the register. Track the last page that was set to reduce
  340. * mdio writes
  341. */
  342. u16 page;
  343. };
  344. struct qca8k_pcs {
  345. struct phylink_pcs pcs;
  346. struct qca8k_priv *priv;
  347. int port;
  348. };
  349. struct qca8k_priv {
  350. u8 switch_id;
  351. u8 switch_revision;
  352. u8 mirror_rx;
  353. u8 mirror_tx;
  354. u8 lag_hash_mode;
  355. /* Each bit correspond to a port. This switch can support a max of 7 port.
  356. * Bit 1: port enabled. Bit 0: port disabled.
  357. */
  358. u8 port_enabled_map;
  359. struct qca8k_ports_config ports_config;
  360. struct regmap *regmap;
  361. struct mii_bus *bus;
  362. struct dsa_switch *ds;
  363. struct mutex reg_mutex;
  364. struct device *dev;
  365. struct gpio_desc *reset_gpio;
  366. struct net_device *mgmt_master; /* Track if mdio/mib Ethernet is available */
  367. struct qca8k_mgmt_eth_data mgmt_eth_data;
  368. struct qca8k_mib_eth_data mib_eth_data;
  369. struct qca8k_mdio_cache mdio_cache;
  370. struct qca8k_pcs pcs_port_0;
  371. struct qca8k_pcs pcs_port_6;
  372. const struct qca8k_match_data *info;
  373. };
  374. struct qca8k_mib_desc {
  375. unsigned int size;
  376. unsigned int offset;
  377. const char *name;
  378. };
  379. struct qca8k_fdb {
  380. u16 vid;
  381. u8 port_mask;
  382. u8 aging;
  383. u8 mac[6];
  384. };
  385. /* Common setup function */
  386. extern const struct qca8k_mib_desc ar8327_mib[];
  387. extern const struct regmap_access_table qca8k_readable_table;
  388. int qca8k_mib_init(struct qca8k_priv *priv);
  389. void qca8k_port_set_status(struct qca8k_priv *priv, int port, int enable);
  390. int qca8k_read_switch_id(struct qca8k_priv *priv);
  391. /* Common read/write/rmw function */
  392. int qca8k_read(struct qca8k_priv *priv, u32 reg, u32 *val);
  393. int qca8k_write(struct qca8k_priv *priv, u32 reg, u32 val);
  394. int qca8k_rmw(struct qca8k_priv *priv, u32 reg, u32 mask, u32 write_val);
  395. /* Common ops function */
  396. void qca8k_fdb_flush(struct qca8k_priv *priv);
  397. /* Common ethtool stats function */
  398. void qca8k_get_strings(struct dsa_switch *ds, int port, u32 stringset, uint8_t *data);
  399. void qca8k_get_ethtool_stats(struct dsa_switch *ds, int port,
  400. uint64_t *data);
  401. int qca8k_get_sset_count(struct dsa_switch *ds, int port, int sset);
  402. /* Common eee function */
  403. int qca8k_set_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *eee);
  404. int qca8k_get_mac_eee(struct dsa_switch *ds, int port, struct ethtool_eee *e);
  405. /* Common bridge function */
  406. void qca8k_port_stp_state_set(struct dsa_switch *ds, int port, u8 state);
  407. int qca8k_port_bridge_join(struct dsa_switch *ds, int port,
  408. struct dsa_bridge bridge,
  409. bool *tx_fwd_offload,
  410. struct netlink_ext_ack *extack);
  411. void qca8k_port_bridge_leave(struct dsa_switch *ds, int port,
  412. struct dsa_bridge bridge);
  413. /* Common port enable/disable function */
  414. int qca8k_port_enable(struct dsa_switch *ds, int port,
  415. struct phy_device *phy);
  416. void qca8k_port_disable(struct dsa_switch *ds, int port);
  417. /* Common MTU function */
  418. int qca8k_port_change_mtu(struct dsa_switch *ds, int port, int new_mtu);
  419. int qca8k_port_max_mtu(struct dsa_switch *ds, int port);
  420. /* Common fast age function */
  421. void qca8k_port_fast_age(struct dsa_switch *ds, int port);
  422. int qca8k_set_ageing_time(struct dsa_switch *ds, unsigned int msecs);
  423. /* Common FDB function */
  424. int qca8k_port_fdb_insert(struct qca8k_priv *priv, const u8 *addr,
  425. u16 port_mask, u16 vid);
  426. int qca8k_port_fdb_add(struct dsa_switch *ds, int port,
  427. const unsigned char *addr, u16 vid,
  428. struct dsa_db db);
  429. int qca8k_port_fdb_del(struct dsa_switch *ds, int port,
  430. const unsigned char *addr, u16 vid,
  431. struct dsa_db db);
  432. int qca8k_port_fdb_dump(struct dsa_switch *ds, int port,
  433. dsa_fdb_dump_cb_t *cb, void *data);
  434. /* Common MDB function */
  435. int qca8k_port_mdb_add(struct dsa_switch *ds, int port,
  436. const struct switchdev_obj_port_mdb *mdb,
  437. struct dsa_db db);
  438. int qca8k_port_mdb_del(struct dsa_switch *ds, int port,
  439. const struct switchdev_obj_port_mdb *mdb,
  440. struct dsa_db db);
  441. /* Common port mirror function */
  442. int qca8k_port_mirror_add(struct dsa_switch *ds, int port,
  443. struct dsa_mall_mirror_tc_entry *mirror,
  444. bool ingress, struct netlink_ext_ack *extack);
  445. void qca8k_port_mirror_del(struct dsa_switch *ds, int port,
  446. struct dsa_mall_mirror_tc_entry *mirror);
  447. /* Common port VLAN function */
  448. int qca8k_port_vlan_filtering(struct dsa_switch *ds, int port, bool vlan_filtering,
  449. struct netlink_ext_ack *extack);
  450. int qca8k_port_vlan_add(struct dsa_switch *ds, int port,
  451. const struct switchdev_obj_port_vlan *vlan,
  452. struct netlink_ext_ack *extack);
  453. int qca8k_port_vlan_del(struct dsa_switch *ds, int port,
  454. const struct switchdev_obj_port_vlan *vlan);
  455. /* Common port LAG function */
  456. int qca8k_port_lag_join(struct dsa_switch *ds, int port, struct dsa_lag lag,
  457. struct netdev_lag_upper_info *info,
  458. struct netlink_ext_ack *extack);
  459. int qca8k_port_lag_leave(struct dsa_switch *ds, int port,
  460. struct dsa_lag lag);
  461. #endif /* __QCA8K_H */