serdes.h 9.4 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Marvell 88E6xxx SERDES manipulation, via SMI bus
  4. *
  5. * Copyright (c) 2008 Marvell Semiconductor
  6. *
  7. * Copyright (c) 2016 Andrew Lunn <[email protected]>
  8. */
  9. #ifndef _MV88E6XXX_SERDES_H
  10. #define _MV88E6XXX_SERDES_H
  11. #include "chip.h"
  12. #define MV88E6352_ADDR_SERDES 0x0f
  13. #define MV88E6352_SERDES_PAGE_FIBER 0x01
  14. #define MV88E6352_SERDES_IRQ 0x0b
  15. #define MV88E6352_SERDES_INT_ENABLE 0x12
  16. #define MV88E6352_SERDES_INT_SPEED_CHANGE BIT(14)
  17. #define MV88E6352_SERDES_INT_DUPLEX_CHANGE BIT(13)
  18. #define MV88E6352_SERDES_INT_PAGE_RX BIT(12)
  19. #define MV88E6352_SERDES_INT_AN_COMPLETE BIT(11)
  20. #define MV88E6352_SERDES_INT_LINK_CHANGE BIT(10)
  21. #define MV88E6352_SERDES_INT_SYMBOL_ERROR BIT(9)
  22. #define MV88E6352_SERDES_INT_FALSE_CARRIER BIT(8)
  23. #define MV88E6352_SERDES_INT_FIFO_OVER_UNDER BIT(7)
  24. #define MV88E6352_SERDES_INT_FIBRE_ENERGY BIT(4)
  25. #define MV88E6352_SERDES_INT_STATUS 0x13
  26. #define MV88E6352_SERDES_SPEC_CTRL2 0x1a
  27. #define MV88E6352_SERDES_OUT_AMP_MASK 0x0007
  28. #define MV88E6341_PORT5_LANE 0x15
  29. #define MV88E6390_PORT9_LANE0 0x09
  30. #define MV88E6390_PORT9_LANE1 0x12
  31. #define MV88E6390_PORT9_LANE2 0x13
  32. #define MV88E6390_PORT9_LANE3 0x14
  33. #define MV88E6390_PORT10_LANE0 0x0a
  34. #define MV88E6390_PORT10_LANE1 0x15
  35. #define MV88E6390_PORT10_LANE2 0x16
  36. #define MV88E6390_PORT10_LANE3 0x17
  37. /* 10GBASE-R and 10GBASE-X4/X2 */
  38. #define MV88E6390_10G_CTRL1 (0x1000 + MDIO_CTRL1)
  39. #define MV88E6390_10G_STAT1 (0x1000 + MDIO_STAT1)
  40. #define MV88E6393X_10G_INT_ENABLE 0x9000
  41. #define MV88E6393X_10G_INT_LINK_CHANGE BIT(2)
  42. #define MV88E6393X_10G_INT_STATUS 0x9001
  43. /* 1000BASE-X and SGMII */
  44. #define MV88E6390_SGMII_BMCR (0x2000 + MII_BMCR)
  45. #define MV88E6390_SGMII_BMSR (0x2000 + MII_BMSR)
  46. #define MV88E6390_SGMII_ADVERTISE (0x2000 + MII_ADVERTISE)
  47. #define MV88E6390_SGMII_LPA (0x2000 + MII_LPA)
  48. #define MV88E6390_SGMII_INT_ENABLE 0xa001
  49. #define MV88E6390_SGMII_INT_SPEED_CHANGE BIT(14)
  50. #define MV88E6390_SGMII_INT_DUPLEX_CHANGE BIT(13)
  51. #define MV88E6390_SGMII_INT_PAGE_RX BIT(12)
  52. #define MV88E6390_SGMII_INT_AN_COMPLETE BIT(11)
  53. #define MV88E6390_SGMII_INT_LINK_DOWN BIT(10)
  54. #define MV88E6390_SGMII_INT_LINK_UP BIT(9)
  55. #define MV88E6390_SGMII_INT_SYMBOL_ERROR BIT(8)
  56. #define MV88E6390_SGMII_INT_FALSE_CARRIER BIT(7)
  57. #define MV88E6390_SGMII_INT_STATUS 0xa002
  58. #define MV88E6390_SGMII_PHY_STATUS 0xa003
  59. #define MV88E6390_SGMII_PHY_STATUS_SPEED_MASK GENMASK(15, 14)
  60. #define MV88E6390_SGMII_PHY_STATUS_SPEED_1000 0x8000
  61. #define MV88E6390_SGMII_PHY_STATUS_SPEED_100 0x4000
  62. #define MV88E6390_SGMII_PHY_STATUS_SPEED_10 0x0000
  63. #define MV88E6390_SGMII_PHY_STATUS_DUPLEX_FULL BIT(13)
  64. #define MV88E6390_SGMII_PHY_STATUS_SPD_DPL_VALID BIT(11)
  65. #define MV88E6390_SGMII_PHY_STATUS_LINK BIT(10)
  66. #define MV88E6390_SGMII_PHY_STATUS_TX_PAUSE BIT(3)
  67. #define MV88E6390_SGMII_PHY_STATUS_RX_PAUSE BIT(2)
  68. /* Packet generator pad packet checker */
  69. #define MV88E6390_PG_CONTROL 0xf010
  70. #define MV88E6390_PG_CONTROL_ENABLE_PC BIT(0)
  71. #define MV88E6393X_PORT0_LANE 0x00
  72. #define MV88E6393X_PORT9_LANE 0x09
  73. #define MV88E6393X_PORT10_LANE 0x0a
  74. /* Port Operational Configuration */
  75. #define MV88E6393X_SERDES_POC 0xf002
  76. #define MV88E6393X_SERDES_POC_PCS_1000BASEX 0x0000
  77. #define MV88E6393X_SERDES_POC_PCS_2500BASEX 0x0001
  78. #define MV88E6393X_SERDES_POC_PCS_SGMII_PHY 0x0002
  79. #define MV88E6393X_SERDES_POC_PCS_SGMII_MAC 0x0003
  80. #define MV88E6393X_SERDES_POC_PCS_5GBASER 0x0004
  81. #define MV88E6393X_SERDES_POC_PCS_10GBASER 0x0005
  82. #define MV88E6393X_SERDES_POC_PCS_USXGMII_PHY 0x0006
  83. #define MV88E6393X_SERDES_POC_PCS_USXGMII_MAC 0x0007
  84. #define MV88E6393X_SERDES_POC_PCS_MASK 0x0007
  85. #define MV88E6393X_SERDES_POC_RESET BIT(15)
  86. #define MV88E6393X_SERDES_POC_PDOWN BIT(5)
  87. #define MV88E6393X_SERDES_POC_AN BIT(3)
  88. #define MV88E6393X_SERDES_CTRL1 0xf003
  89. #define MV88E6393X_SERDES_CTRL1_TX_PDOWN BIT(9)
  90. #define MV88E6393X_SERDES_CTRL1_RX_PDOWN BIT(8)
  91. #define MV88E6393X_ERRATA_4_8_REG 0xF074
  92. #define MV88E6393X_ERRATA_4_8_BIT BIT(14)
  93. int mv88e6185_serdes_get_lane(struct mv88e6xxx_chip *chip, int port);
  94. int mv88e6341_serdes_get_lane(struct mv88e6xxx_chip *chip, int port);
  95. int mv88e6352_serdes_get_lane(struct mv88e6xxx_chip *chip, int port);
  96. int mv88e6390_serdes_get_lane(struct mv88e6xxx_chip *chip, int port);
  97. int mv88e6390x_serdes_get_lane(struct mv88e6xxx_chip *chip, int port);
  98. int mv88e6393x_serdes_get_lane(struct mv88e6xxx_chip *chip, int port);
  99. int mv88e6352_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
  100. int lane, unsigned int mode,
  101. phy_interface_t interface,
  102. const unsigned long *advertise);
  103. int mv88e6390_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
  104. int lane, unsigned int mode,
  105. phy_interface_t interface,
  106. const unsigned long *advertise);
  107. int mv88e6185_serdes_pcs_get_state(struct mv88e6xxx_chip *chip, int port,
  108. int lane, struct phylink_link_state *state);
  109. int mv88e6352_serdes_pcs_get_state(struct mv88e6xxx_chip *chip, int port,
  110. int lane, struct phylink_link_state *state);
  111. int mv88e6390_serdes_pcs_get_state(struct mv88e6xxx_chip *chip, int port,
  112. int lane, struct phylink_link_state *state);
  113. int mv88e6393x_serdes_pcs_get_state(struct mv88e6xxx_chip *chip, int port,
  114. int lane, struct phylink_link_state *state);
  115. int mv88e6352_serdes_pcs_an_restart(struct mv88e6xxx_chip *chip, int port,
  116. int lane);
  117. int mv88e6390_serdes_pcs_an_restart(struct mv88e6xxx_chip *chip, int port,
  118. int lane);
  119. int mv88e6352_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
  120. int lane, int speed, int duplex);
  121. int mv88e6390_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
  122. int lane, int speed, int duplex);
  123. unsigned int mv88e6352_serdes_irq_mapping(struct mv88e6xxx_chip *chip,
  124. int port);
  125. unsigned int mv88e6390_serdes_irq_mapping(struct mv88e6xxx_chip *chip,
  126. int port);
  127. int mv88e6185_serdes_power(struct mv88e6xxx_chip *chip, int port, int lane,
  128. bool up);
  129. int mv88e6352_serdes_power(struct mv88e6xxx_chip *chip, int port, int lane,
  130. bool on);
  131. int mv88e6390_serdes_power(struct mv88e6xxx_chip *chip, int port, int lane,
  132. bool on);
  133. int mv88e6393x_serdes_power(struct mv88e6xxx_chip *chip, int port, int lane,
  134. bool on);
  135. int mv88e6393x_serdes_setup_errata(struct mv88e6xxx_chip *chip);
  136. int mv88e6097_serdes_irq_enable(struct mv88e6xxx_chip *chip, int port, int lane,
  137. bool enable);
  138. int mv88e6352_serdes_irq_enable(struct mv88e6xxx_chip *chip, int port, int lane,
  139. bool enable);
  140. int mv88e6390_serdes_irq_enable(struct mv88e6xxx_chip *chip, int port, int lane,
  141. bool enable);
  142. int mv88e6393x_serdes_irq_enable(struct mv88e6xxx_chip *chip, int port,
  143. int lane, bool enable);
  144. irqreturn_t mv88e6097_serdes_irq_status(struct mv88e6xxx_chip *chip, int port,
  145. int lane);
  146. irqreturn_t mv88e6352_serdes_irq_status(struct mv88e6xxx_chip *chip, int port,
  147. int lane);
  148. irqreturn_t mv88e6390_serdes_irq_status(struct mv88e6xxx_chip *chip, int port,
  149. int lane);
  150. irqreturn_t mv88e6393x_serdes_irq_status(struct mv88e6xxx_chip *chip, int port,
  151. int lane);
  152. int mv88e6352_serdes_get_sset_count(struct mv88e6xxx_chip *chip, int port);
  153. int mv88e6352_serdes_get_strings(struct mv88e6xxx_chip *chip,
  154. int port, uint8_t *data);
  155. int mv88e6352_serdes_get_stats(struct mv88e6xxx_chip *chip, int port,
  156. uint64_t *data);
  157. int mv88e6390_serdes_get_sset_count(struct mv88e6xxx_chip *chip, int port);
  158. int mv88e6390_serdes_get_strings(struct mv88e6xxx_chip *chip,
  159. int port, uint8_t *data);
  160. int mv88e6390_serdes_get_stats(struct mv88e6xxx_chip *chip, int port,
  161. uint64_t *data);
  162. int mv88e6352_serdes_get_regs_len(struct mv88e6xxx_chip *chip, int port);
  163. void mv88e6352_serdes_get_regs(struct mv88e6xxx_chip *chip, int port, void *_p);
  164. int mv88e6390_serdes_get_regs_len(struct mv88e6xxx_chip *chip, int port);
  165. void mv88e6390_serdes_get_regs(struct mv88e6xxx_chip *chip, int port, void *_p);
  166. int mv88e6352_serdes_set_tx_amplitude(struct mv88e6xxx_chip *chip, int port,
  167. int val);
  168. /* Return the (first) SERDES lane address a port is using, -errno otherwise. */
  169. static inline int mv88e6xxx_serdes_get_lane(struct mv88e6xxx_chip *chip,
  170. int port)
  171. {
  172. if (!chip->info->ops->serdes_get_lane)
  173. return -EOPNOTSUPP;
  174. return chip->info->ops->serdes_get_lane(chip, port);
  175. }
  176. static inline int mv88e6xxx_serdes_power_up(struct mv88e6xxx_chip *chip,
  177. int port, int lane)
  178. {
  179. if (!chip->info->ops->serdes_power)
  180. return -EOPNOTSUPP;
  181. return chip->info->ops->serdes_power(chip, port, lane, true);
  182. }
  183. static inline int mv88e6xxx_serdes_power_down(struct mv88e6xxx_chip *chip,
  184. int port, int lane)
  185. {
  186. if (!chip->info->ops->serdes_power)
  187. return -EOPNOTSUPP;
  188. return chip->info->ops->serdes_power(chip, port, lane, false);
  189. }
  190. static inline unsigned int
  191. mv88e6xxx_serdes_irq_mapping(struct mv88e6xxx_chip *chip, int port)
  192. {
  193. if (!chip->info->ops->serdes_irq_mapping)
  194. return 0;
  195. return chip->info->ops->serdes_irq_mapping(chip, port);
  196. }
  197. static inline int mv88e6xxx_serdes_irq_enable(struct mv88e6xxx_chip *chip,
  198. int port, int lane)
  199. {
  200. if (!chip->info->ops->serdes_irq_enable)
  201. return -EOPNOTSUPP;
  202. return chip->info->ops->serdes_irq_enable(chip, port, lane, true);
  203. }
  204. static inline int mv88e6xxx_serdes_irq_disable(struct mv88e6xxx_chip *chip,
  205. int port, int lane)
  206. {
  207. if (!chip->info->ops->serdes_irq_enable)
  208. return -EOPNOTSUPP;
  209. return chip->info->ops->serdes_irq_enable(chip, port, lane, false);
  210. }
  211. static inline irqreturn_t
  212. mv88e6xxx_serdes_irq_status(struct mv88e6xxx_chip *chip, int port, int lane)
  213. {
  214. if (!chip->info->ops->serdes_irq_status)
  215. return IRQ_NONE;
  216. return chip->info->ops->serdes_irq_status(chip, port, lane);
  217. }
  218. #endif