serdes.c 39 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Marvell 88E6xxx SERDES manipulation, via SMI bus
  4. *
  5. * Copyright (c) 2008 Marvell Semiconductor
  6. *
  7. * Copyright (c) 2017 Andrew Lunn <[email protected]>
  8. */
  9. #include <linux/interrupt.h>
  10. #include <linux/irqdomain.h>
  11. #include <linux/mii.h>
  12. #include "chip.h"
  13. #include "global2.h"
  14. #include "phy.h"
  15. #include "port.h"
  16. #include "serdes.h"
  17. static int mv88e6352_serdes_read(struct mv88e6xxx_chip *chip, int reg,
  18. u16 *val)
  19. {
  20. return mv88e6xxx_phy_page_read(chip, MV88E6352_ADDR_SERDES,
  21. MV88E6352_SERDES_PAGE_FIBER,
  22. reg, val);
  23. }
  24. static int mv88e6352_serdes_write(struct mv88e6xxx_chip *chip, int reg,
  25. u16 val)
  26. {
  27. return mv88e6xxx_phy_page_write(chip, MV88E6352_ADDR_SERDES,
  28. MV88E6352_SERDES_PAGE_FIBER,
  29. reg, val);
  30. }
  31. static int mv88e6390_serdes_read(struct mv88e6xxx_chip *chip,
  32. int lane, int device, int reg, u16 *val)
  33. {
  34. int reg_c45 = MII_ADDR_C45 | device << 16 | reg;
  35. return mv88e6xxx_phy_read(chip, lane, reg_c45, val);
  36. }
  37. static int mv88e6390_serdes_write(struct mv88e6xxx_chip *chip,
  38. int lane, int device, int reg, u16 val)
  39. {
  40. int reg_c45 = MII_ADDR_C45 | device << 16 | reg;
  41. return mv88e6xxx_phy_write(chip, lane, reg_c45, val);
  42. }
  43. static int mv88e6xxx_serdes_pcs_get_state(struct mv88e6xxx_chip *chip,
  44. u16 bmsr, u16 lpa, u16 status,
  45. struct phylink_link_state *state)
  46. {
  47. state->link = false;
  48. /* If the BMSR reports that the link had failed, report this to
  49. * phylink.
  50. */
  51. if (!(bmsr & BMSR_LSTATUS))
  52. return 0;
  53. state->link = !!(status & MV88E6390_SGMII_PHY_STATUS_LINK);
  54. state->an_complete = !!(bmsr & BMSR_ANEGCOMPLETE);
  55. if (status & MV88E6390_SGMII_PHY_STATUS_SPD_DPL_VALID) {
  56. /* The Spped and Duplex Resolved register is 1 if AN is enabled
  57. * and complete, or if AN is disabled. So with disabled AN we
  58. * still get here on link up.
  59. */
  60. state->duplex = status &
  61. MV88E6390_SGMII_PHY_STATUS_DUPLEX_FULL ?
  62. DUPLEX_FULL : DUPLEX_HALF;
  63. if (status & MV88E6390_SGMII_PHY_STATUS_TX_PAUSE)
  64. state->pause |= MLO_PAUSE_TX;
  65. if (status & MV88E6390_SGMII_PHY_STATUS_RX_PAUSE)
  66. state->pause |= MLO_PAUSE_RX;
  67. switch (status & MV88E6390_SGMII_PHY_STATUS_SPEED_MASK) {
  68. case MV88E6390_SGMII_PHY_STATUS_SPEED_1000:
  69. if (state->interface == PHY_INTERFACE_MODE_2500BASEX)
  70. state->speed = SPEED_2500;
  71. else
  72. state->speed = SPEED_1000;
  73. break;
  74. case MV88E6390_SGMII_PHY_STATUS_SPEED_100:
  75. state->speed = SPEED_100;
  76. break;
  77. case MV88E6390_SGMII_PHY_STATUS_SPEED_10:
  78. state->speed = SPEED_10;
  79. break;
  80. default:
  81. dev_err(chip->dev, "invalid PHY speed\n");
  82. return -EINVAL;
  83. }
  84. } else if (state->link &&
  85. state->interface != PHY_INTERFACE_MODE_SGMII) {
  86. /* If Speed and Duplex Resolved register is 0 and link is up, it
  87. * means that AN was enabled, but link partner had it disabled
  88. * and the PHY invoked the Auto-Negotiation Bypass feature and
  89. * linked anyway.
  90. */
  91. state->duplex = DUPLEX_FULL;
  92. if (state->interface == PHY_INTERFACE_MODE_2500BASEX)
  93. state->speed = SPEED_2500;
  94. else
  95. state->speed = SPEED_1000;
  96. } else {
  97. state->link = false;
  98. }
  99. if (state->interface == PHY_INTERFACE_MODE_2500BASEX)
  100. mii_lpa_mod_linkmode_x(state->lp_advertising, lpa,
  101. ETHTOOL_LINK_MODE_2500baseX_Full_BIT);
  102. else if (state->interface == PHY_INTERFACE_MODE_1000BASEX)
  103. mii_lpa_mod_linkmode_x(state->lp_advertising, lpa,
  104. ETHTOOL_LINK_MODE_1000baseX_Full_BIT);
  105. return 0;
  106. }
  107. int mv88e6352_serdes_power(struct mv88e6xxx_chip *chip, int port, int lane,
  108. bool up)
  109. {
  110. u16 val, new_val;
  111. int err;
  112. err = mv88e6352_serdes_read(chip, MII_BMCR, &val);
  113. if (err)
  114. return err;
  115. if (up)
  116. new_val = val & ~BMCR_PDOWN;
  117. else
  118. new_val = val | BMCR_PDOWN;
  119. if (val != new_val)
  120. err = mv88e6352_serdes_write(chip, MII_BMCR, new_val);
  121. return err;
  122. }
  123. int mv88e6352_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
  124. int lane, unsigned int mode,
  125. phy_interface_t interface,
  126. const unsigned long *advertise)
  127. {
  128. u16 adv, bmcr, val;
  129. bool changed;
  130. int err;
  131. switch (interface) {
  132. case PHY_INTERFACE_MODE_SGMII:
  133. adv = 0x0001;
  134. break;
  135. case PHY_INTERFACE_MODE_1000BASEX:
  136. adv = linkmode_adv_to_mii_adv_x(advertise,
  137. ETHTOOL_LINK_MODE_1000baseX_Full_BIT);
  138. break;
  139. default:
  140. return 0;
  141. }
  142. err = mv88e6352_serdes_read(chip, MII_ADVERTISE, &val);
  143. if (err)
  144. return err;
  145. changed = val != adv;
  146. if (changed) {
  147. err = mv88e6352_serdes_write(chip, MII_ADVERTISE, adv);
  148. if (err)
  149. return err;
  150. }
  151. err = mv88e6352_serdes_read(chip, MII_BMCR, &val);
  152. if (err)
  153. return err;
  154. if (phylink_autoneg_inband(mode))
  155. bmcr = val | BMCR_ANENABLE;
  156. else
  157. bmcr = val & ~BMCR_ANENABLE;
  158. if (bmcr == val)
  159. return changed;
  160. return mv88e6352_serdes_write(chip, MII_BMCR, bmcr);
  161. }
  162. int mv88e6352_serdes_pcs_get_state(struct mv88e6xxx_chip *chip, int port,
  163. int lane, struct phylink_link_state *state)
  164. {
  165. u16 bmsr, lpa, status;
  166. int err;
  167. err = mv88e6352_serdes_read(chip, MII_BMSR, &bmsr);
  168. if (err) {
  169. dev_err(chip->dev, "can't read Serdes PHY BMSR: %d\n", err);
  170. return err;
  171. }
  172. err = mv88e6352_serdes_read(chip, 0x11, &status);
  173. if (err) {
  174. dev_err(chip->dev, "can't read Serdes PHY status: %d\n", err);
  175. return err;
  176. }
  177. err = mv88e6352_serdes_read(chip, MII_LPA, &lpa);
  178. if (err) {
  179. dev_err(chip->dev, "can't read Serdes PHY LPA: %d\n", err);
  180. return err;
  181. }
  182. return mv88e6xxx_serdes_pcs_get_state(chip, bmsr, lpa, status, state);
  183. }
  184. int mv88e6352_serdes_pcs_an_restart(struct mv88e6xxx_chip *chip, int port,
  185. int lane)
  186. {
  187. u16 bmcr;
  188. int err;
  189. err = mv88e6352_serdes_read(chip, MII_BMCR, &bmcr);
  190. if (err)
  191. return err;
  192. return mv88e6352_serdes_write(chip, MII_BMCR, bmcr | BMCR_ANRESTART);
  193. }
  194. int mv88e6352_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
  195. int lane, int speed, int duplex)
  196. {
  197. u16 val, bmcr;
  198. int err;
  199. err = mv88e6352_serdes_read(chip, MII_BMCR, &val);
  200. if (err)
  201. return err;
  202. bmcr = val & ~(BMCR_SPEED100 | BMCR_FULLDPLX | BMCR_SPEED1000);
  203. switch (speed) {
  204. case SPEED_1000:
  205. bmcr |= BMCR_SPEED1000;
  206. break;
  207. case SPEED_100:
  208. bmcr |= BMCR_SPEED100;
  209. break;
  210. case SPEED_10:
  211. break;
  212. }
  213. if (duplex == DUPLEX_FULL)
  214. bmcr |= BMCR_FULLDPLX;
  215. if (bmcr == val)
  216. return 0;
  217. return mv88e6352_serdes_write(chip, MII_BMCR, bmcr);
  218. }
  219. int mv88e6352_serdes_get_lane(struct mv88e6xxx_chip *chip, int port)
  220. {
  221. u8 cmode = chip->ports[port].cmode;
  222. int lane = -ENODEV;
  223. if ((cmode == MV88E6XXX_PORT_STS_CMODE_100BASEX) ||
  224. (cmode == MV88E6XXX_PORT_STS_CMODE_1000BASEX) ||
  225. (cmode == MV88E6XXX_PORT_STS_CMODE_SGMII))
  226. lane = 0xff; /* Unused */
  227. return lane;
  228. }
  229. struct mv88e6352_serdes_hw_stat {
  230. char string[ETH_GSTRING_LEN];
  231. int sizeof_stat;
  232. int reg;
  233. };
  234. static struct mv88e6352_serdes_hw_stat mv88e6352_serdes_hw_stats[] = {
  235. { "serdes_fibre_rx_error", 16, 21 },
  236. { "serdes_PRBS_error", 32, 24 },
  237. };
  238. int mv88e6352_serdes_get_sset_count(struct mv88e6xxx_chip *chip, int port)
  239. {
  240. int err;
  241. err = mv88e6352_g2_scratch_port_has_serdes(chip, port);
  242. if (err <= 0)
  243. return err;
  244. return ARRAY_SIZE(mv88e6352_serdes_hw_stats);
  245. }
  246. int mv88e6352_serdes_get_strings(struct mv88e6xxx_chip *chip,
  247. int port, uint8_t *data)
  248. {
  249. struct mv88e6352_serdes_hw_stat *stat;
  250. int err, i;
  251. err = mv88e6352_g2_scratch_port_has_serdes(chip, port);
  252. if (err <= 0)
  253. return err;
  254. for (i = 0; i < ARRAY_SIZE(mv88e6352_serdes_hw_stats); i++) {
  255. stat = &mv88e6352_serdes_hw_stats[i];
  256. memcpy(data + i * ETH_GSTRING_LEN, stat->string,
  257. ETH_GSTRING_LEN);
  258. }
  259. return ARRAY_SIZE(mv88e6352_serdes_hw_stats);
  260. }
  261. static uint64_t mv88e6352_serdes_get_stat(struct mv88e6xxx_chip *chip,
  262. struct mv88e6352_serdes_hw_stat *stat)
  263. {
  264. u64 val = 0;
  265. u16 reg;
  266. int err;
  267. err = mv88e6352_serdes_read(chip, stat->reg, &reg);
  268. if (err) {
  269. dev_err(chip->dev, "failed to read statistic\n");
  270. return 0;
  271. }
  272. val = reg;
  273. if (stat->sizeof_stat == 32) {
  274. err = mv88e6352_serdes_read(chip, stat->reg + 1, &reg);
  275. if (err) {
  276. dev_err(chip->dev, "failed to read statistic\n");
  277. return 0;
  278. }
  279. val = val << 16 | reg;
  280. }
  281. return val;
  282. }
  283. int mv88e6352_serdes_get_stats(struct mv88e6xxx_chip *chip, int port,
  284. uint64_t *data)
  285. {
  286. struct mv88e6xxx_port *mv88e6xxx_port = &chip->ports[port];
  287. struct mv88e6352_serdes_hw_stat *stat;
  288. int i, err;
  289. u64 value;
  290. err = mv88e6352_g2_scratch_port_has_serdes(chip, port);
  291. if (err <= 0)
  292. return err;
  293. BUILD_BUG_ON(ARRAY_SIZE(mv88e6352_serdes_hw_stats) >
  294. ARRAY_SIZE(mv88e6xxx_port->serdes_stats));
  295. for (i = 0; i < ARRAY_SIZE(mv88e6352_serdes_hw_stats); i++) {
  296. stat = &mv88e6352_serdes_hw_stats[i];
  297. value = mv88e6352_serdes_get_stat(chip, stat);
  298. mv88e6xxx_port->serdes_stats[i] += value;
  299. data[i] = mv88e6xxx_port->serdes_stats[i];
  300. }
  301. return ARRAY_SIZE(mv88e6352_serdes_hw_stats);
  302. }
  303. static void mv88e6352_serdes_irq_link(struct mv88e6xxx_chip *chip, int port)
  304. {
  305. u16 bmsr;
  306. int err;
  307. /* If the link has dropped, we want to know about it. */
  308. err = mv88e6352_serdes_read(chip, MII_BMSR, &bmsr);
  309. if (err) {
  310. dev_err(chip->dev, "can't read Serdes BMSR: %d\n", err);
  311. return;
  312. }
  313. dsa_port_phylink_mac_change(chip->ds, port, !!(bmsr & BMSR_LSTATUS));
  314. }
  315. irqreturn_t mv88e6352_serdes_irq_status(struct mv88e6xxx_chip *chip, int port,
  316. int lane)
  317. {
  318. irqreturn_t ret = IRQ_NONE;
  319. u16 status;
  320. int err;
  321. err = mv88e6352_serdes_read(chip, MV88E6352_SERDES_INT_STATUS, &status);
  322. if (err)
  323. return ret;
  324. if (status & MV88E6352_SERDES_INT_LINK_CHANGE) {
  325. ret = IRQ_HANDLED;
  326. mv88e6352_serdes_irq_link(chip, port);
  327. }
  328. return ret;
  329. }
  330. int mv88e6352_serdes_irq_enable(struct mv88e6xxx_chip *chip, int port, int lane,
  331. bool enable)
  332. {
  333. u16 val = 0;
  334. if (enable)
  335. val |= MV88E6352_SERDES_INT_LINK_CHANGE;
  336. return mv88e6352_serdes_write(chip, MV88E6352_SERDES_INT_ENABLE, val);
  337. }
  338. unsigned int mv88e6352_serdes_irq_mapping(struct mv88e6xxx_chip *chip, int port)
  339. {
  340. return irq_find_mapping(chip->g2_irq.domain, MV88E6352_SERDES_IRQ);
  341. }
  342. int mv88e6352_serdes_get_regs_len(struct mv88e6xxx_chip *chip, int port)
  343. {
  344. int err;
  345. mv88e6xxx_reg_lock(chip);
  346. err = mv88e6352_g2_scratch_port_has_serdes(chip, port);
  347. mv88e6xxx_reg_unlock(chip);
  348. if (err <= 0)
  349. return err;
  350. return 32 * sizeof(u16);
  351. }
  352. void mv88e6352_serdes_get_regs(struct mv88e6xxx_chip *chip, int port, void *_p)
  353. {
  354. u16 *p = _p;
  355. u16 reg;
  356. int err;
  357. int i;
  358. err = mv88e6352_g2_scratch_port_has_serdes(chip, port);
  359. if (err <= 0)
  360. return;
  361. for (i = 0 ; i < 32; i++) {
  362. err = mv88e6352_serdes_read(chip, i, &reg);
  363. if (!err)
  364. p[i] = reg;
  365. }
  366. }
  367. int mv88e6341_serdes_get_lane(struct mv88e6xxx_chip *chip, int port)
  368. {
  369. u8 cmode = chip->ports[port].cmode;
  370. int lane = -ENODEV;
  371. switch (port) {
  372. case 5:
  373. if (cmode == MV88E6XXX_PORT_STS_CMODE_1000BASEX ||
  374. cmode == MV88E6XXX_PORT_STS_CMODE_SGMII ||
  375. cmode == MV88E6XXX_PORT_STS_CMODE_2500BASEX)
  376. lane = MV88E6341_PORT5_LANE;
  377. break;
  378. }
  379. return lane;
  380. }
  381. int mv88e6185_serdes_power(struct mv88e6xxx_chip *chip, int port, int lane,
  382. bool up)
  383. {
  384. /* The serdes power can't be controlled on this switch chip but we need
  385. * to supply this function to avoid returning -EOPNOTSUPP in
  386. * mv88e6xxx_serdes_power_up/mv88e6xxx_serdes_power_down
  387. */
  388. return 0;
  389. }
  390. int mv88e6185_serdes_get_lane(struct mv88e6xxx_chip *chip, int port)
  391. {
  392. /* There are no configurable serdes lanes on this switch chip but we
  393. * need to return a non-negative lane number so that callers of
  394. * mv88e6xxx_serdes_get_lane() know this is a serdes port.
  395. */
  396. switch (chip->ports[port].cmode) {
  397. case MV88E6185_PORT_STS_CMODE_SERDES:
  398. case MV88E6185_PORT_STS_CMODE_1000BASE_X:
  399. return 0;
  400. default:
  401. return -ENODEV;
  402. }
  403. }
  404. int mv88e6185_serdes_pcs_get_state(struct mv88e6xxx_chip *chip, int port,
  405. int lane, struct phylink_link_state *state)
  406. {
  407. int err;
  408. u16 status;
  409. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &status);
  410. if (err)
  411. return err;
  412. state->link = !!(status & MV88E6XXX_PORT_STS_LINK);
  413. if (state->link) {
  414. state->duplex = status & MV88E6XXX_PORT_STS_DUPLEX ? DUPLEX_FULL : DUPLEX_HALF;
  415. switch (status & MV88E6XXX_PORT_STS_SPEED_MASK) {
  416. case MV88E6XXX_PORT_STS_SPEED_1000:
  417. state->speed = SPEED_1000;
  418. break;
  419. case MV88E6XXX_PORT_STS_SPEED_100:
  420. state->speed = SPEED_100;
  421. break;
  422. case MV88E6XXX_PORT_STS_SPEED_10:
  423. state->speed = SPEED_10;
  424. break;
  425. default:
  426. dev_err(chip->dev, "invalid PHY speed\n");
  427. return -EINVAL;
  428. }
  429. } else {
  430. state->duplex = DUPLEX_UNKNOWN;
  431. state->speed = SPEED_UNKNOWN;
  432. }
  433. return 0;
  434. }
  435. int mv88e6097_serdes_irq_enable(struct mv88e6xxx_chip *chip, int port, int lane,
  436. bool enable)
  437. {
  438. u8 cmode = chip->ports[port].cmode;
  439. /* The serdes interrupts are enabled in the G2_INT_MASK register. We
  440. * need to return 0 to avoid returning -EOPNOTSUPP in
  441. * mv88e6xxx_serdes_irq_enable/mv88e6xxx_serdes_irq_disable
  442. */
  443. switch (cmode) {
  444. case MV88E6185_PORT_STS_CMODE_SERDES:
  445. case MV88E6185_PORT_STS_CMODE_1000BASE_X:
  446. return 0;
  447. }
  448. return -EOPNOTSUPP;
  449. }
  450. static void mv88e6097_serdes_irq_link(struct mv88e6xxx_chip *chip, int port)
  451. {
  452. u16 status;
  453. int err;
  454. err = mv88e6xxx_port_read(chip, port, MV88E6XXX_PORT_STS, &status);
  455. if (err) {
  456. dev_err(chip->dev, "can't read port status: %d\n", err);
  457. return;
  458. }
  459. dsa_port_phylink_mac_change(chip->ds, port, !!(status & MV88E6XXX_PORT_STS_LINK));
  460. }
  461. irqreturn_t mv88e6097_serdes_irq_status(struct mv88e6xxx_chip *chip, int port,
  462. int lane)
  463. {
  464. u8 cmode = chip->ports[port].cmode;
  465. switch (cmode) {
  466. case MV88E6185_PORT_STS_CMODE_SERDES:
  467. case MV88E6185_PORT_STS_CMODE_1000BASE_X:
  468. mv88e6097_serdes_irq_link(chip, port);
  469. return IRQ_HANDLED;
  470. }
  471. return IRQ_NONE;
  472. }
  473. int mv88e6390_serdes_get_lane(struct mv88e6xxx_chip *chip, int port)
  474. {
  475. u8 cmode = chip->ports[port].cmode;
  476. int lane = -ENODEV;
  477. switch (port) {
  478. case 9:
  479. if (cmode == MV88E6XXX_PORT_STS_CMODE_1000BASEX ||
  480. cmode == MV88E6XXX_PORT_STS_CMODE_SGMII ||
  481. cmode == MV88E6XXX_PORT_STS_CMODE_2500BASEX)
  482. lane = MV88E6390_PORT9_LANE0;
  483. break;
  484. case 10:
  485. if (cmode == MV88E6XXX_PORT_STS_CMODE_1000BASEX ||
  486. cmode == MV88E6XXX_PORT_STS_CMODE_SGMII ||
  487. cmode == MV88E6XXX_PORT_STS_CMODE_2500BASEX)
  488. lane = MV88E6390_PORT10_LANE0;
  489. break;
  490. }
  491. return lane;
  492. }
  493. int mv88e6390x_serdes_get_lane(struct mv88e6xxx_chip *chip, int port)
  494. {
  495. u8 cmode_port = chip->ports[port].cmode;
  496. u8 cmode_port10 = chip->ports[10].cmode;
  497. u8 cmode_port9 = chip->ports[9].cmode;
  498. int lane = -ENODEV;
  499. switch (port) {
  500. case 2:
  501. if (cmode_port9 == MV88E6XXX_PORT_STS_CMODE_1000BASEX ||
  502. cmode_port9 == MV88E6XXX_PORT_STS_CMODE_SGMII ||
  503. cmode_port9 == MV88E6XXX_PORT_STS_CMODE_2500BASEX)
  504. if (cmode_port == MV88E6XXX_PORT_STS_CMODE_1000BASEX)
  505. lane = MV88E6390_PORT9_LANE1;
  506. break;
  507. case 3:
  508. if (cmode_port9 == MV88E6XXX_PORT_STS_CMODE_1000BASEX ||
  509. cmode_port9 == MV88E6XXX_PORT_STS_CMODE_SGMII ||
  510. cmode_port9 == MV88E6XXX_PORT_STS_CMODE_2500BASEX ||
  511. cmode_port9 == MV88E6XXX_PORT_STS_CMODE_RXAUI)
  512. if (cmode_port == MV88E6XXX_PORT_STS_CMODE_1000BASEX)
  513. lane = MV88E6390_PORT9_LANE2;
  514. break;
  515. case 4:
  516. if (cmode_port9 == MV88E6XXX_PORT_STS_CMODE_1000BASEX ||
  517. cmode_port9 == MV88E6XXX_PORT_STS_CMODE_SGMII ||
  518. cmode_port9 == MV88E6XXX_PORT_STS_CMODE_2500BASEX ||
  519. cmode_port9 == MV88E6XXX_PORT_STS_CMODE_RXAUI)
  520. if (cmode_port == MV88E6XXX_PORT_STS_CMODE_1000BASEX)
  521. lane = MV88E6390_PORT9_LANE3;
  522. break;
  523. case 5:
  524. if (cmode_port10 == MV88E6XXX_PORT_STS_CMODE_1000BASEX ||
  525. cmode_port10 == MV88E6XXX_PORT_STS_CMODE_SGMII ||
  526. cmode_port10 == MV88E6XXX_PORT_STS_CMODE_2500BASEX)
  527. if (cmode_port == MV88E6XXX_PORT_STS_CMODE_1000BASEX)
  528. lane = MV88E6390_PORT10_LANE1;
  529. break;
  530. case 6:
  531. if (cmode_port10 == MV88E6XXX_PORT_STS_CMODE_1000BASEX ||
  532. cmode_port10 == MV88E6XXX_PORT_STS_CMODE_SGMII ||
  533. cmode_port10 == MV88E6XXX_PORT_STS_CMODE_2500BASEX ||
  534. cmode_port10 == MV88E6XXX_PORT_STS_CMODE_RXAUI)
  535. if (cmode_port == MV88E6XXX_PORT_STS_CMODE_1000BASEX)
  536. lane = MV88E6390_PORT10_LANE2;
  537. break;
  538. case 7:
  539. if (cmode_port10 == MV88E6XXX_PORT_STS_CMODE_1000BASEX ||
  540. cmode_port10 == MV88E6XXX_PORT_STS_CMODE_SGMII ||
  541. cmode_port10 == MV88E6XXX_PORT_STS_CMODE_2500BASEX ||
  542. cmode_port10 == MV88E6XXX_PORT_STS_CMODE_RXAUI)
  543. if (cmode_port == MV88E6XXX_PORT_STS_CMODE_1000BASEX)
  544. lane = MV88E6390_PORT10_LANE3;
  545. break;
  546. case 9:
  547. if (cmode_port9 == MV88E6XXX_PORT_STS_CMODE_1000BASEX ||
  548. cmode_port9 == MV88E6XXX_PORT_STS_CMODE_SGMII ||
  549. cmode_port9 == MV88E6XXX_PORT_STS_CMODE_2500BASEX ||
  550. cmode_port9 == MV88E6XXX_PORT_STS_CMODE_XAUI ||
  551. cmode_port9 == MV88E6XXX_PORT_STS_CMODE_RXAUI)
  552. lane = MV88E6390_PORT9_LANE0;
  553. break;
  554. case 10:
  555. if (cmode_port10 == MV88E6XXX_PORT_STS_CMODE_1000BASEX ||
  556. cmode_port10 == MV88E6XXX_PORT_STS_CMODE_SGMII ||
  557. cmode_port10 == MV88E6XXX_PORT_STS_CMODE_2500BASEX ||
  558. cmode_port10 == MV88E6XXX_PORT_STS_CMODE_XAUI ||
  559. cmode_port10 == MV88E6XXX_PORT_STS_CMODE_RXAUI)
  560. lane = MV88E6390_PORT10_LANE0;
  561. break;
  562. }
  563. return lane;
  564. }
  565. /* Only Ports 0, 9 and 10 have SERDES lanes. Return the SERDES lane address
  566. * a port is using else Returns -ENODEV.
  567. */
  568. int mv88e6393x_serdes_get_lane(struct mv88e6xxx_chip *chip, int port)
  569. {
  570. u8 cmode = chip->ports[port].cmode;
  571. int lane = -ENODEV;
  572. if (port != 0 && port != 9 && port != 10)
  573. return -EOPNOTSUPP;
  574. if (cmode == MV88E6XXX_PORT_STS_CMODE_1000BASEX ||
  575. cmode == MV88E6XXX_PORT_STS_CMODE_SGMII ||
  576. cmode == MV88E6XXX_PORT_STS_CMODE_2500BASEX ||
  577. cmode == MV88E6393X_PORT_STS_CMODE_5GBASER ||
  578. cmode == MV88E6393X_PORT_STS_CMODE_10GBASER)
  579. lane = port;
  580. return lane;
  581. }
  582. /* Set power up/down for 10GBASE-R and 10GBASE-X4/X2 */
  583. static int mv88e6390_serdes_power_10g(struct mv88e6xxx_chip *chip, int lane,
  584. bool up)
  585. {
  586. u16 val, new_val;
  587. int err;
  588. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  589. MV88E6390_10G_CTRL1, &val);
  590. if (err)
  591. return err;
  592. if (up)
  593. new_val = val & ~(MDIO_CTRL1_RESET |
  594. MDIO_PCS_CTRL1_LOOPBACK |
  595. MDIO_CTRL1_LPOWER);
  596. else
  597. new_val = val | MDIO_CTRL1_LPOWER;
  598. if (val != new_val)
  599. err = mv88e6390_serdes_write(chip, lane, MDIO_MMD_PHYXS,
  600. MV88E6390_10G_CTRL1, new_val);
  601. return err;
  602. }
  603. /* Set power up/down for SGMII and 1000Base-X */
  604. static int mv88e6390_serdes_power_sgmii(struct mv88e6xxx_chip *chip, int lane,
  605. bool up)
  606. {
  607. u16 val, new_val;
  608. int err;
  609. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  610. MV88E6390_SGMII_BMCR, &val);
  611. if (err)
  612. return err;
  613. if (up)
  614. new_val = val & ~(BMCR_RESET | BMCR_LOOPBACK | BMCR_PDOWN);
  615. else
  616. new_val = val | BMCR_PDOWN;
  617. if (val != new_val)
  618. err = mv88e6390_serdes_write(chip, lane, MDIO_MMD_PHYXS,
  619. MV88E6390_SGMII_BMCR, new_val);
  620. return err;
  621. }
  622. struct mv88e6390_serdes_hw_stat {
  623. char string[ETH_GSTRING_LEN];
  624. int reg;
  625. };
  626. static struct mv88e6390_serdes_hw_stat mv88e6390_serdes_hw_stats[] = {
  627. { "serdes_rx_pkts", 0xf021 },
  628. { "serdes_rx_bytes", 0xf024 },
  629. { "serdes_rx_pkts_error", 0xf027 },
  630. };
  631. int mv88e6390_serdes_get_sset_count(struct mv88e6xxx_chip *chip, int port)
  632. {
  633. if (mv88e6xxx_serdes_get_lane(chip, port) < 0)
  634. return 0;
  635. return ARRAY_SIZE(mv88e6390_serdes_hw_stats);
  636. }
  637. int mv88e6390_serdes_get_strings(struct mv88e6xxx_chip *chip,
  638. int port, uint8_t *data)
  639. {
  640. struct mv88e6390_serdes_hw_stat *stat;
  641. int i;
  642. if (mv88e6xxx_serdes_get_lane(chip, port) < 0)
  643. return 0;
  644. for (i = 0; i < ARRAY_SIZE(mv88e6390_serdes_hw_stats); i++) {
  645. stat = &mv88e6390_serdes_hw_stats[i];
  646. memcpy(data + i * ETH_GSTRING_LEN, stat->string,
  647. ETH_GSTRING_LEN);
  648. }
  649. return ARRAY_SIZE(mv88e6390_serdes_hw_stats);
  650. }
  651. static uint64_t mv88e6390_serdes_get_stat(struct mv88e6xxx_chip *chip, int lane,
  652. struct mv88e6390_serdes_hw_stat *stat)
  653. {
  654. u16 reg[3];
  655. int err, i;
  656. for (i = 0; i < 3; i++) {
  657. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  658. stat->reg + i, &reg[i]);
  659. if (err) {
  660. dev_err(chip->dev, "failed to read statistic\n");
  661. return 0;
  662. }
  663. }
  664. return reg[0] | ((u64)reg[1] << 16) | ((u64)reg[2] << 32);
  665. }
  666. int mv88e6390_serdes_get_stats(struct mv88e6xxx_chip *chip, int port,
  667. uint64_t *data)
  668. {
  669. struct mv88e6390_serdes_hw_stat *stat;
  670. int lane;
  671. int i;
  672. lane = mv88e6xxx_serdes_get_lane(chip, port);
  673. if (lane < 0)
  674. return 0;
  675. for (i = 0; i < ARRAY_SIZE(mv88e6390_serdes_hw_stats); i++) {
  676. stat = &mv88e6390_serdes_hw_stats[i];
  677. data[i] = mv88e6390_serdes_get_stat(chip, lane, stat);
  678. }
  679. return ARRAY_SIZE(mv88e6390_serdes_hw_stats);
  680. }
  681. static int mv88e6390_serdes_enable_checker(struct mv88e6xxx_chip *chip, int lane)
  682. {
  683. u16 reg;
  684. int err;
  685. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  686. MV88E6390_PG_CONTROL, &reg);
  687. if (err)
  688. return err;
  689. reg |= MV88E6390_PG_CONTROL_ENABLE_PC;
  690. return mv88e6390_serdes_write(chip, lane, MDIO_MMD_PHYXS,
  691. MV88E6390_PG_CONTROL, reg);
  692. }
  693. int mv88e6390_serdes_power(struct mv88e6xxx_chip *chip, int port, int lane,
  694. bool up)
  695. {
  696. u8 cmode = chip->ports[port].cmode;
  697. int err;
  698. switch (cmode) {
  699. case MV88E6XXX_PORT_STS_CMODE_SGMII:
  700. case MV88E6XXX_PORT_STS_CMODE_1000BASEX:
  701. case MV88E6XXX_PORT_STS_CMODE_2500BASEX:
  702. err = mv88e6390_serdes_power_sgmii(chip, lane, up);
  703. break;
  704. case MV88E6XXX_PORT_STS_CMODE_XAUI:
  705. case MV88E6XXX_PORT_STS_CMODE_RXAUI:
  706. err = mv88e6390_serdes_power_10g(chip, lane, up);
  707. break;
  708. default:
  709. err = -EINVAL;
  710. break;
  711. }
  712. if (!err && up)
  713. err = mv88e6390_serdes_enable_checker(chip, lane);
  714. return err;
  715. }
  716. int mv88e6390_serdes_pcs_config(struct mv88e6xxx_chip *chip, int port,
  717. int lane, unsigned int mode,
  718. phy_interface_t interface,
  719. const unsigned long *advertise)
  720. {
  721. u16 val, bmcr, adv;
  722. bool changed;
  723. int err;
  724. switch (interface) {
  725. case PHY_INTERFACE_MODE_SGMII:
  726. adv = 0x0001;
  727. break;
  728. case PHY_INTERFACE_MODE_1000BASEX:
  729. adv = linkmode_adv_to_mii_adv_x(advertise,
  730. ETHTOOL_LINK_MODE_1000baseX_Full_BIT);
  731. break;
  732. case PHY_INTERFACE_MODE_2500BASEX:
  733. adv = linkmode_adv_to_mii_adv_x(advertise,
  734. ETHTOOL_LINK_MODE_2500baseX_Full_BIT);
  735. break;
  736. default:
  737. return 0;
  738. }
  739. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  740. MV88E6390_SGMII_ADVERTISE, &val);
  741. if (err)
  742. return err;
  743. changed = val != adv;
  744. if (changed) {
  745. err = mv88e6390_serdes_write(chip, lane, MDIO_MMD_PHYXS,
  746. MV88E6390_SGMII_ADVERTISE, adv);
  747. if (err)
  748. return err;
  749. }
  750. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  751. MV88E6390_SGMII_BMCR, &val);
  752. if (err)
  753. return err;
  754. if (phylink_autoneg_inband(mode))
  755. bmcr = val | BMCR_ANENABLE;
  756. else
  757. bmcr = val & ~BMCR_ANENABLE;
  758. /* setting ANENABLE triggers a restart of negotiation */
  759. if (bmcr == val)
  760. return changed;
  761. return mv88e6390_serdes_write(chip, lane, MDIO_MMD_PHYXS,
  762. MV88E6390_SGMII_BMCR, bmcr);
  763. }
  764. static int mv88e6390_serdes_pcs_get_state_sgmii(struct mv88e6xxx_chip *chip,
  765. int port, int lane, struct phylink_link_state *state)
  766. {
  767. u16 bmsr, lpa, status;
  768. int err;
  769. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  770. MV88E6390_SGMII_BMSR, &bmsr);
  771. if (err) {
  772. dev_err(chip->dev, "can't read Serdes PHY BMSR: %d\n", err);
  773. return err;
  774. }
  775. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  776. MV88E6390_SGMII_PHY_STATUS, &status);
  777. if (err) {
  778. dev_err(chip->dev, "can't read Serdes PHY status: %d\n", err);
  779. return err;
  780. }
  781. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  782. MV88E6390_SGMII_LPA, &lpa);
  783. if (err) {
  784. dev_err(chip->dev, "can't read Serdes PHY LPA: %d\n", err);
  785. return err;
  786. }
  787. return mv88e6xxx_serdes_pcs_get_state(chip, bmsr, lpa, status, state);
  788. }
  789. static int mv88e6390_serdes_pcs_get_state_10g(struct mv88e6xxx_chip *chip,
  790. int port, int lane, struct phylink_link_state *state)
  791. {
  792. u16 status;
  793. int err;
  794. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  795. MV88E6390_10G_STAT1, &status);
  796. if (err)
  797. return err;
  798. state->link = !!(status & MDIO_STAT1_LSTATUS);
  799. if (state->link) {
  800. state->speed = SPEED_10000;
  801. state->duplex = DUPLEX_FULL;
  802. }
  803. return 0;
  804. }
  805. static int mv88e6393x_serdes_pcs_get_state_10g(struct mv88e6xxx_chip *chip,
  806. int port, int lane,
  807. struct phylink_link_state *state)
  808. {
  809. u16 status;
  810. int err;
  811. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  812. MV88E6390_10G_STAT1, &status);
  813. if (err)
  814. return err;
  815. state->link = !!(status & MDIO_STAT1_LSTATUS);
  816. if (state->link) {
  817. if (state->interface == PHY_INTERFACE_MODE_5GBASER)
  818. state->speed = SPEED_5000;
  819. else
  820. state->speed = SPEED_10000;
  821. state->duplex = DUPLEX_FULL;
  822. }
  823. return 0;
  824. }
  825. int mv88e6390_serdes_pcs_get_state(struct mv88e6xxx_chip *chip, int port,
  826. int lane, struct phylink_link_state *state)
  827. {
  828. switch (state->interface) {
  829. case PHY_INTERFACE_MODE_SGMII:
  830. case PHY_INTERFACE_MODE_1000BASEX:
  831. case PHY_INTERFACE_MODE_2500BASEX:
  832. return mv88e6390_serdes_pcs_get_state_sgmii(chip, port, lane,
  833. state);
  834. case PHY_INTERFACE_MODE_XAUI:
  835. case PHY_INTERFACE_MODE_RXAUI:
  836. return mv88e6390_serdes_pcs_get_state_10g(chip, port, lane,
  837. state);
  838. default:
  839. return -EOPNOTSUPP;
  840. }
  841. }
  842. int mv88e6393x_serdes_pcs_get_state(struct mv88e6xxx_chip *chip, int port,
  843. int lane, struct phylink_link_state *state)
  844. {
  845. switch (state->interface) {
  846. case PHY_INTERFACE_MODE_SGMII:
  847. case PHY_INTERFACE_MODE_1000BASEX:
  848. case PHY_INTERFACE_MODE_2500BASEX:
  849. return mv88e6390_serdes_pcs_get_state_sgmii(chip, port, lane,
  850. state);
  851. case PHY_INTERFACE_MODE_5GBASER:
  852. case PHY_INTERFACE_MODE_10GBASER:
  853. return mv88e6393x_serdes_pcs_get_state_10g(chip, port, lane,
  854. state);
  855. default:
  856. return -EOPNOTSUPP;
  857. }
  858. }
  859. int mv88e6390_serdes_pcs_an_restart(struct mv88e6xxx_chip *chip, int port,
  860. int lane)
  861. {
  862. u16 bmcr;
  863. int err;
  864. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  865. MV88E6390_SGMII_BMCR, &bmcr);
  866. if (err)
  867. return err;
  868. return mv88e6390_serdes_write(chip, lane, MDIO_MMD_PHYXS,
  869. MV88E6390_SGMII_BMCR,
  870. bmcr | BMCR_ANRESTART);
  871. }
  872. int mv88e6390_serdes_pcs_link_up(struct mv88e6xxx_chip *chip, int port,
  873. int lane, int speed, int duplex)
  874. {
  875. u16 val, bmcr;
  876. int err;
  877. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  878. MV88E6390_SGMII_BMCR, &val);
  879. if (err)
  880. return err;
  881. bmcr = val & ~(BMCR_SPEED100 | BMCR_FULLDPLX | BMCR_SPEED1000);
  882. switch (speed) {
  883. case SPEED_2500:
  884. case SPEED_1000:
  885. bmcr |= BMCR_SPEED1000;
  886. break;
  887. case SPEED_100:
  888. bmcr |= BMCR_SPEED100;
  889. break;
  890. case SPEED_10:
  891. break;
  892. }
  893. if (duplex == DUPLEX_FULL)
  894. bmcr |= BMCR_FULLDPLX;
  895. if (bmcr == val)
  896. return 0;
  897. return mv88e6390_serdes_write(chip, lane, MDIO_MMD_PHYXS,
  898. MV88E6390_SGMII_BMCR, bmcr);
  899. }
  900. static void mv88e6390_serdes_irq_link_sgmii(struct mv88e6xxx_chip *chip,
  901. int port, int lane)
  902. {
  903. u16 bmsr;
  904. int err;
  905. /* If the link has dropped, we want to know about it. */
  906. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  907. MV88E6390_SGMII_BMSR, &bmsr);
  908. if (err) {
  909. dev_err(chip->dev, "can't read Serdes BMSR: %d\n", err);
  910. return;
  911. }
  912. dsa_port_phylink_mac_change(chip->ds, port, !!(bmsr & BMSR_LSTATUS));
  913. }
  914. static void mv88e6393x_serdes_irq_link_10g(struct mv88e6xxx_chip *chip,
  915. int port, u8 lane)
  916. {
  917. u16 status;
  918. int err;
  919. /* If the link has dropped, we want to know about it. */
  920. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  921. MV88E6390_10G_STAT1, &status);
  922. if (err) {
  923. dev_err(chip->dev, "can't read Serdes STAT1: %d\n", err);
  924. return;
  925. }
  926. dsa_port_phylink_mac_change(chip->ds, port, !!(status & MDIO_STAT1_LSTATUS));
  927. }
  928. static int mv88e6390_serdes_irq_enable_sgmii(struct mv88e6xxx_chip *chip,
  929. int lane, bool enable)
  930. {
  931. u16 val = 0;
  932. if (enable)
  933. val |= MV88E6390_SGMII_INT_LINK_DOWN |
  934. MV88E6390_SGMII_INT_LINK_UP;
  935. return mv88e6390_serdes_write(chip, lane, MDIO_MMD_PHYXS,
  936. MV88E6390_SGMII_INT_ENABLE, val);
  937. }
  938. int mv88e6390_serdes_irq_enable(struct mv88e6xxx_chip *chip, int port, int lane,
  939. bool enable)
  940. {
  941. u8 cmode = chip->ports[port].cmode;
  942. switch (cmode) {
  943. case MV88E6XXX_PORT_STS_CMODE_SGMII:
  944. case MV88E6XXX_PORT_STS_CMODE_1000BASEX:
  945. case MV88E6XXX_PORT_STS_CMODE_2500BASEX:
  946. return mv88e6390_serdes_irq_enable_sgmii(chip, lane, enable);
  947. }
  948. return 0;
  949. }
  950. static int mv88e6390_serdes_irq_status_sgmii(struct mv88e6xxx_chip *chip,
  951. int lane, u16 *status)
  952. {
  953. int err;
  954. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  955. MV88E6390_SGMII_INT_STATUS, status);
  956. return err;
  957. }
  958. static int mv88e6393x_serdes_irq_enable_10g(struct mv88e6xxx_chip *chip,
  959. u8 lane, bool enable)
  960. {
  961. u16 val = 0;
  962. if (enable)
  963. val |= MV88E6393X_10G_INT_LINK_CHANGE;
  964. return mv88e6390_serdes_write(chip, lane, MDIO_MMD_PHYXS,
  965. MV88E6393X_10G_INT_ENABLE, val);
  966. }
  967. int mv88e6393x_serdes_irq_enable(struct mv88e6xxx_chip *chip, int port,
  968. int lane, bool enable)
  969. {
  970. u8 cmode = chip->ports[port].cmode;
  971. switch (cmode) {
  972. case MV88E6XXX_PORT_STS_CMODE_SGMII:
  973. case MV88E6XXX_PORT_STS_CMODE_1000BASEX:
  974. case MV88E6XXX_PORT_STS_CMODE_2500BASEX:
  975. return mv88e6390_serdes_irq_enable_sgmii(chip, lane, enable);
  976. case MV88E6393X_PORT_STS_CMODE_5GBASER:
  977. case MV88E6393X_PORT_STS_CMODE_10GBASER:
  978. return mv88e6393x_serdes_irq_enable_10g(chip, lane, enable);
  979. }
  980. return 0;
  981. }
  982. static int mv88e6393x_serdes_irq_status_10g(struct mv88e6xxx_chip *chip,
  983. u8 lane, u16 *status)
  984. {
  985. int err;
  986. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  987. MV88E6393X_10G_INT_STATUS, status);
  988. return err;
  989. }
  990. irqreturn_t mv88e6393x_serdes_irq_status(struct mv88e6xxx_chip *chip, int port,
  991. int lane)
  992. {
  993. u8 cmode = chip->ports[port].cmode;
  994. irqreturn_t ret = IRQ_NONE;
  995. u16 status;
  996. int err;
  997. switch (cmode) {
  998. case MV88E6XXX_PORT_STS_CMODE_SGMII:
  999. case MV88E6XXX_PORT_STS_CMODE_1000BASEX:
  1000. case MV88E6XXX_PORT_STS_CMODE_2500BASEX:
  1001. err = mv88e6390_serdes_irq_status_sgmii(chip, lane, &status);
  1002. if (err)
  1003. return ret;
  1004. if (status & (MV88E6390_SGMII_INT_LINK_DOWN |
  1005. MV88E6390_SGMII_INT_LINK_UP)) {
  1006. ret = IRQ_HANDLED;
  1007. mv88e6390_serdes_irq_link_sgmii(chip, port, lane);
  1008. }
  1009. break;
  1010. case MV88E6393X_PORT_STS_CMODE_5GBASER:
  1011. case MV88E6393X_PORT_STS_CMODE_10GBASER:
  1012. err = mv88e6393x_serdes_irq_status_10g(chip, lane, &status);
  1013. if (err)
  1014. return err;
  1015. if (status & MV88E6393X_10G_INT_LINK_CHANGE) {
  1016. ret = IRQ_HANDLED;
  1017. mv88e6393x_serdes_irq_link_10g(chip, port, lane);
  1018. }
  1019. break;
  1020. }
  1021. return ret;
  1022. }
  1023. irqreturn_t mv88e6390_serdes_irq_status(struct mv88e6xxx_chip *chip, int port,
  1024. int lane)
  1025. {
  1026. u8 cmode = chip->ports[port].cmode;
  1027. irqreturn_t ret = IRQ_NONE;
  1028. u16 status;
  1029. int err;
  1030. switch (cmode) {
  1031. case MV88E6XXX_PORT_STS_CMODE_SGMII:
  1032. case MV88E6XXX_PORT_STS_CMODE_1000BASEX:
  1033. case MV88E6XXX_PORT_STS_CMODE_2500BASEX:
  1034. err = mv88e6390_serdes_irq_status_sgmii(chip, lane, &status);
  1035. if (err)
  1036. return ret;
  1037. if (status & (MV88E6390_SGMII_INT_LINK_DOWN |
  1038. MV88E6390_SGMII_INT_LINK_UP)) {
  1039. ret = IRQ_HANDLED;
  1040. mv88e6390_serdes_irq_link_sgmii(chip, port, lane);
  1041. }
  1042. }
  1043. return ret;
  1044. }
  1045. unsigned int mv88e6390_serdes_irq_mapping(struct mv88e6xxx_chip *chip, int port)
  1046. {
  1047. return irq_find_mapping(chip->g2_irq.domain, port);
  1048. }
  1049. static const u16 mv88e6390_serdes_regs[] = {
  1050. /* SERDES common registers */
  1051. 0xf00a, 0xf00b, 0xf00c,
  1052. 0xf010, 0xf011, 0xf012, 0xf013,
  1053. 0xf016, 0xf017, 0xf018,
  1054. 0xf01b, 0xf01c, 0xf01d, 0xf01e, 0xf01f,
  1055. 0xf020, 0xf021, 0xf022, 0xf023, 0xf024, 0xf025, 0xf026, 0xf027,
  1056. 0xf028, 0xf029,
  1057. 0xf030, 0xf031, 0xf032, 0xf033, 0xf034, 0xf035, 0xf036, 0xf037,
  1058. 0xf038, 0xf039,
  1059. /* SGMII */
  1060. 0x2000, 0x2001, 0x2002, 0x2003, 0x2004, 0x2005, 0x2006, 0x2007,
  1061. 0x2008,
  1062. 0x200f,
  1063. 0xa000, 0xa001, 0xa002, 0xa003,
  1064. /* 10Gbase-X */
  1065. 0x1000, 0x1001, 0x1002, 0x1003, 0x1004, 0x1005, 0x1006, 0x1007,
  1066. 0x1008,
  1067. 0x100e, 0x100f,
  1068. 0x1018, 0x1019,
  1069. 0x9000, 0x9001, 0x9002, 0x9003, 0x9004,
  1070. 0x9006,
  1071. 0x9010, 0x9011, 0x9012, 0x9013, 0x9014, 0x9015, 0x9016,
  1072. /* 10Gbase-R */
  1073. 0x1020, 0x1021, 0x1022, 0x1023, 0x1024, 0x1025, 0x1026, 0x1027,
  1074. 0x1028, 0x1029, 0x102a, 0x102b,
  1075. };
  1076. int mv88e6390_serdes_get_regs_len(struct mv88e6xxx_chip *chip, int port)
  1077. {
  1078. if (mv88e6xxx_serdes_get_lane(chip, port) < 0)
  1079. return 0;
  1080. return ARRAY_SIZE(mv88e6390_serdes_regs) * sizeof(u16);
  1081. }
  1082. void mv88e6390_serdes_get_regs(struct mv88e6xxx_chip *chip, int port, void *_p)
  1083. {
  1084. u16 *p = _p;
  1085. int lane;
  1086. u16 reg;
  1087. int err;
  1088. int i;
  1089. lane = mv88e6xxx_serdes_get_lane(chip, port);
  1090. if (lane < 0)
  1091. return;
  1092. for (i = 0 ; i < ARRAY_SIZE(mv88e6390_serdes_regs); i++) {
  1093. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  1094. mv88e6390_serdes_regs[i], &reg);
  1095. if (!err)
  1096. p[i] = reg;
  1097. }
  1098. }
  1099. static const int mv88e6352_serdes_p2p_to_reg[] = {
  1100. /* Index of value in microvolts corresponds to the register value */
  1101. 14000, 112000, 210000, 308000, 406000, 504000, 602000, 700000,
  1102. };
  1103. int mv88e6352_serdes_set_tx_amplitude(struct mv88e6xxx_chip *chip, int port,
  1104. int val)
  1105. {
  1106. bool found = false;
  1107. u16 ctrl, reg;
  1108. int err;
  1109. int i;
  1110. err = mv88e6352_g2_scratch_port_has_serdes(chip, port);
  1111. if (err <= 0)
  1112. return err;
  1113. for (i = 0; i < ARRAY_SIZE(mv88e6352_serdes_p2p_to_reg); ++i) {
  1114. if (mv88e6352_serdes_p2p_to_reg[i] == val) {
  1115. reg = i;
  1116. found = true;
  1117. break;
  1118. }
  1119. }
  1120. if (!found)
  1121. return -EINVAL;
  1122. err = mv88e6352_serdes_read(chip, MV88E6352_SERDES_SPEC_CTRL2, &ctrl);
  1123. if (err)
  1124. return err;
  1125. ctrl &= ~MV88E6352_SERDES_OUT_AMP_MASK;
  1126. ctrl |= reg;
  1127. return mv88e6352_serdes_write(chip, MV88E6352_SERDES_SPEC_CTRL2, ctrl);
  1128. }
  1129. static int mv88e6393x_serdes_power_lane(struct mv88e6xxx_chip *chip, int lane,
  1130. bool on)
  1131. {
  1132. u16 reg;
  1133. int err;
  1134. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  1135. MV88E6393X_SERDES_CTRL1, &reg);
  1136. if (err)
  1137. return err;
  1138. if (on)
  1139. reg &= ~(MV88E6393X_SERDES_CTRL1_TX_PDOWN |
  1140. MV88E6393X_SERDES_CTRL1_RX_PDOWN);
  1141. else
  1142. reg |= MV88E6393X_SERDES_CTRL1_TX_PDOWN |
  1143. MV88E6393X_SERDES_CTRL1_RX_PDOWN;
  1144. return mv88e6390_serdes_write(chip, lane, MDIO_MMD_PHYXS,
  1145. MV88E6393X_SERDES_CTRL1, reg);
  1146. }
  1147. static int mv88e6393x_serdes_erratum_4_6(struct mv88e6xxx_chip *chip, int lane)
  1148. {
  1149. u16 reg;
  1150. int err;
  1151. /* mv88e6393x family errata 4.6:
  1152. * Cannot clear PwrDn bit on SERDES if device is configured CPU_MGD
  1153. * mode or P0_mode is configured for [x]MII.
  1154. * Workaround: Set SERDES register 4.F002 bit 5=0 and bit 15=1.
  1155. *
  1156. * It seems that after this workaround the SERDES is automatically
  1157. * powered up (the bit is cleared), so power it down.
  1158. */
  1159. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  1160. MV88E6393X_SERDES_POC, &reg);
  1161. if (err)
  1162. return err;
  1163. reg &= ~MV88E6393X_SERDES_POC_PDOWN;
  1164. reg |= MV88E6393X_SERDES_POC_RESET;
  1165. err = mv88e6390_serdes_write(chip, lane, MDIO_MMD_PHYXS,
  1166. MV88E6393X_SERDES_POC, reg);
  1167. if (err)
  1168. return err;
  1169. err = mv88e6390_serdes_power_sgmii(chip, lane, false);
  1170. if (err)
  1171. return err;
  1172. return mv88e6393x_serdes_power_lane(chip, lane, false);
  1173. }
  1174. int mv88e6393x_serdes_setup_errata(struct mv88e6xxx_chip *chip)
  1175. {
  1176. int err;
  1177. err = mv88e6393x_serdes_erratum_4_6(chip, MV88E6393X_PORT0_LANE);
  1178. if (err)
  1179. return err;
  1180. err = mv88e6393x_serdes_erratum_4_6(chip, MV88E6393X_PORT9_LANE);
  1181. if (err)
  1182. return err;
  1183. return mv88e6393x_serdes_erratum_4_6(chip, MV88E6393X_PORT10_LANE);
  1184. }
  1185. static int mv88e6393x_serdes_erratum_4_8(struct mv88e6xxx_chip *chip, int lane)
  1186. {
  1187. u16 reg, pcs;
  1188. int err;
  1189. /* mv88e6393x family errata 4.8:
  1190. * When a SERDES port is operating in 1000BASE-X or SGMII mode link may
  1191. * not come up after hardware reset or software reset of SERDES core.
  1192. * Workaround is to write SERDES register 4.F074.14=1 for only those
  1193. * modes and 0 in all other modes.
  1194. */
  1195. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  1196. MV88E6393X_SERDES_POC, &pcs);
  1197. if (err)
  1198. return err;
  1199. pcs &= MV88E6393X_SERDES_POC_PCS_MASK;
  1200. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  1201. MV88E6393X_ERRATA_4_8_REG, &reg);
  1202. if (err)
  1203. return err;
  1204. if (pcs == MV88E6393X_SERDES_POC_PCS_1000BASEX ||
  1205. pcs == MV88E6393X_SERDES_POC_PCS_SGMII_PHY ||
  1206. pcs == MV88E6393X_SERDES_POC_PCS_SGMII_MAC)
  1207. reg |= MV88E6393X_ERRATA_4_8_BIT;
  1208. else
  1209. reg &= ~MV88E6393X_ERRATA_4_8_BIT;
  1210. return mv88e6390_serdes_write(chip, lane, MDIO_MMD_PHYXS,
  1211. MV88E6393X_ERRATA_4_8_REG, reg);
  1212. }
  1213. static int mv88e6393x_serdes_erratum_5_2(struct mv88e6xxx_chip *chip, int lane,
  1214. u8 cmode)
  1215. {
  1216. static const struct {
  1217. u16 dev, reg, val, mask;
  1218. } fixes[] = {
  1219. { MDIO_MMD_VEND1, 0x8093, 0xcb5a, 0xffff },
  1220. { MDIO_MMD_VEND1, 0x8171, 0x7088, 0xffff },
  1221. { MDIO_MMD_VEND1, 0x80c9, 0x311a, 0xffff },
  1222. { MDIO_MMD_VEND1, 0x80a2, 0x8000, 0xff7f },
  1223. { MDIO_MMD_VEND1, 0x80a9, 0x0000, 0xfff0 },
  1224. { MDIO_MMD_VEND1, 0x80a3, 0x0000, 0xf8ff },
  1225. { MDIO_MMD_PHYXS, MV88E6393X_SERDES_POC,
  1226. MV88E6393X_SERDES_POC_RESET, MV88E6393X_SERDES_POC_RESET },
  1227. };
  1228. int err, i;
  1229. u16 reg;
  1230. /* mv88e6393x family errata 5.2:
  1231. * For optimal signal integrity the following sequence should be applied
  1232. * to SERDES operating in 10G mode. These registers only apply to 10G
  1233. * operation and have no effect on other speeds.
  1234. */
  1235. if (cmode != MV88E6393X_PORT_STS_CMODE_10GBASER)
  1236. return 0;
  1237. for (i = 0; i < ARRAY_SIZE(fixes); ++i) {
  1238. err = mv88e6390_serdes_read(chip, lane, fixes[i].dev,
  1239. fixes[i].reg, &reg);
  1240. if (err)
  1241. return err;
  1242. reg &= ~fixes[i].mask;
  1243. reg |= fixes[i].val;
  1244. err = mv88e6390_serdes_write(chip, lane, fixes[i].dev,
  1245. fixes[i].reg, reg);
  1246. if (err)
  1247. return err;
  1248. }
  1249. return 0;
  1250. }
  1251. static int mv88e6393x_serdes_fix_2500basex_an(struct mv88e6xxx_chip *chip,
  1252. int lane, u8 cmode, bool on)
  1253. {
  1254. u16 reg;
  1255. int err;
  1256. if (cmode != MV88E6XXX_PORT_STS_CMODE_2500BASEX)
  1257. return 0;
  1258. /* Inband AN is broken on Amethyst in 2500base-x mode when set by
  1259. * standard mechanism (via cmode).
  1260. * We can get around this by configuring the PCS mode to 1000base-x
  1261. * and then writing value 0x58 to register 1e.8000. (This must be done
  1262. * while SerDes receiver and transmitter are disabled, which is, when
  1263. * this function is called.)
  1264. * It seem that when we do this configuration to 2500base-x mode (by
  1265. * changing PCS mode to 1000base-x and frequency to 3.125 GHz from
  1266. * 1.25 GHz) and then configure to sgmii or 1000base-x, the device
  1267. * thinks that it already has SerDes at 1.25 GHz and does not change
  1268. * the 1e.8000 register, leaving SerDes at 3.125 GHz.
  1269. * To avoid this, change PCS mode back to 2500base-x when disabling
  1270. * SerDes from 2500base-x mode.
  1271. */
  1272. err = mv88e6390_serdes_read(chip, lane, MDIO_MMD_PHYXS,
  1273. MV88E6393X_SERDES_POC, &reg);
  1274. if (err)
  1275. return err;
  1276. reg &= ~(MV88E6393X_SERDES_POC_PCS_MASK | MV88E6393X_SERDES_POC_AN);
  1277. if (on)
  1278. reg |= MV88E6393X_SERDES_POC_PCS_1000BASEX |
  1279. MV88E6393X_SERDES_POC_AN;
  1280. else
  1281. reg |= MV88E6393X_SERDES_POC_PCS_2500BASEX;
  1282. reg |= MV88E6393X_SERDES_POC_RESET;
  1283. err = mv88e6390_serdes_write(chip, lane, MDIO_MMD_PHYXS,
  1284. MV88E6393X_SERDES_POC, reg);
  1285. if (err)
  1286. return err;
  1287. err = mv88e6390_serdes_write(chip, lane, MDIO_MMD_VEND1, 0x8000, 0x58);
  1288. if (err)
  1289. return err;
  1290. return 0;
  1291. }
  1292. int mv88e6393x_serdes_power(struct mv88e6xxx_chip *chip, int port, int lane,
  1293. bool on)
  1294. {
  1295. u8 cmode = chip->ports[port].cmode;
  1296. int err;
  1297. if (port != 0 && port != 9 && port != 10)
  1298. return -EOPNOTSUPP;
  1299. if (on) {
  1300. err = mv88e6393x_serdes_erratum_4_8(chip, lane);
  1301. if (err)
  1302. return err;
  1303. err = mv88e6393x_serdes_erratum_5_2(chip, lane, cmode);
  1304. if (err)
  1305. return err;
  1306. err = mv88e6393x_serdes_fix_2500basex_an(chip, lane, cmode,
  1307. true);
  1308. if (err)
  1309. return err;
  1310. err = mv88e6393x_serdes_power_lane(chip, lane, true);
  1311. if (err)
  1312. return err;
  1313. }
  1314. switch (cmode) {
  1315. case MV88E6XXX_PORT_STS_CMODE_SGMII:
  1316. case MV88E6XXX_PORT_STS_CMODE_1000BASEX:
  1317. case MV88E6XXX_PORT_STS_CMODE_2500BASEX:
  1318. err = mv88e6390_serdes_power_sgmii(chip, lane, on);
  1319. break;
  1320. case MV88E6393X_PORT_STS_CMODE_5GBASER:
  1321. case MV88E6393X_PORT_STS_CMODE_10GBASER:
  1322. err = mv88e6390_serdes_power_10g(chip, lane, on);
  1323. break;
  1324. default:
  1325. err = -EINVAL;
  1326. break;
  1327. }
  1328. if (err)
  1329. return err;
  1330. if (!on) {
  1331. err = mv88e6393x_serdes_power_lane(chip, lane, false);
  1332. if (err)
  1333. return err;
  1334. err = mv88e6393x_serdes_fix_2500basex_an(chip, lane, cmode,
  1335. false);
  1336. }
  1337. return err;
  1338. }