global2.h 15 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381
  1. /* SPDX-License-Identifier: GPL-2.0-or-later */
  2. /*
  3. * Marvell 88E6xxx Switch Global 2 Registers support
  4. *
  5. * Copyright (c) 2008 Marvell Semiconductor
  6. *
  7. * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
  8. * Vivien Didelot <[email protected]>
  9. */
  10. #ifndef _MV88E6XXX_GLOBAL2_H
  11. #define _MV88E6XXX_GLOBAL2_H
  12. #include "chip.h"
  13. /* Offset 0x00: Interrupt Source Register */
  14. #define MV88E6XXX_G2_INT_SRC 0x00
  15. #define MV88E6XXX_G2_INT_SRC_WDOG 0x8000
  16. #define MV88E6XXX_G2_INT_SRC_JAM_LIMIT 0x4000
  17. #define MV88E6XXX_G2_INT_SRC_DUPLEX_MISMATCH 0x2000
  18. #define MV88E6XXX_G2_INT_SRC_WAKE_EVENT 0x1000
  19. #define MV88E6352_G2_INT_SRC_SERDES 0x0800
  20. #define MV88E6352_G2_INT_SRC_PHY 0x001f
  21. #define MV88E6390_G2_INT_SRC_PHY 0x07fe
  22. #define MV88E6XXX_G2_INT_SOURCE_WATCHDOG 15
  23. /* Offset 0x01: Interrupt Mask Register */
  24. #define MV88E6XXX_G2_INT_MASK 0x01
  25. #define MV88E6XXX_G2_INT_MASK_WDOG 0x8000
  26. #define MV88E6XXX_G2_INT_MASK_JAM_LIMIT 0x4000
  27. #define MV88E6XXX_G2_INT_MASK_DUPLEX_MISMATCH 0x2000
  28. #define MV88E6XXX_G2_INT_MASK_WAKE_EVENT 0x1000
  29. #define MV88E6352_G2_INT_MASK_SERDES 0x0800
  30. #define MV88E6352_G2_INT_MASK_PHY 0x001f
  31. #define MV88E6390_G2_INT_MASK_PHY 0x07fe
  32. /* Offset 0x02: MGMT Enable Register 2x */
  33. #define MV88E6XXX_G2_MGMT_EN_2X 0x02
  34. /* Offset 0x02: MAC LINK change IRQ Register for MV88E6393X */
  35. #define MV88E6393X_G2_MACLINK_INT_SRC 0x02
  36. /* Offset 0x03: MGMT Enable Register 0x */
  37. #define MV88E6XXX_G2_MGMT_EN_0X 0x03
  38. /* Offset 0x03: MAC LINK change IRQ Mask Register for MV88E6393X */
  39. #define MV88E6393X_G2_MACLINK_INT_MASK 0x03
  40. /* Offset 0x04: Flow Control Delay Register */
  41. #define MV88E6XXX_G2_FLOW_CTL 0x04
  42. /* Offset 0x05: Switch Management Register */
  43. #define MV88E6XXX_G2_SWITCH_MGMT 0x05
  44. #define MV88E6XXX_G2_SWITCH_MGMT_USE_DOUBLE_TAG_DATA 0x8000
  45. #define MV88E6XXX_G2_SWITCH_MGMT_PREVENT_LOOPS 0x4000
  46. #define MV88E6XXX_G2_SWITCH_MGMT_FLOW_CTL_MSG 0x2000
  47. #define MV88E6XXX_G2_SWITCH_MGMT_FORCE_FLOW_CTL_PRI 0x0080
  48. #define MV88E6XXX_G2_SWITCH_MGMT_RSVD2CPU 0x0008
  49. #define MV88E6393X_G2_EGRESS_MONITOR_DEST 0x05
  50. /* Offset 0x06: Device Mapping Table Register */
  51. #define MV88E6XXX_G2_DEVICE_MAPPING 0x06
  52. #define MV88E6XXX_G2_DEVICE_MAPPING_UPDATE 0x8000
  53. #define MV88E6XXX_G2_DEVICE_MAPPING_DEV_MASK 0x1f00
  54. #define MV88E6352_G2_DEVICE_MAPPING_PORT_MASK 0x000f
  55. #define MV88E6390_G2_DEVICE_MAPPING_PORT_MASK 0x001f
  56. /* Offset 0x07: Trunk Mask Table Register */
  57. #define MV88E6XXX_G2_TRUNK_MASK 0x07
  58. #define MV88E6XXX_G2_TRUNK_MASK_UPDATE 0x8000
  59. #define MV88E6XXX_G2_TRUNK_MASK_NUM_MASK 0x7000
  60. #define MV88E6XXX_G2_TRUNK_MASK_HASH 0x0800
  61. /* Offset 0x08: Trunk Mapping Table Register */
  62. #define MV88E6XXX_G2_TRUNK_MAPPING 0x08
  63. #define MV88E6XXX_G2_TRUNK_MAPPING_UPDATE 0x8000
  64. #define MV88E6XXX_G2_TRUNK_MAPPING_ID_MASK 0x7800
  65. /* Offset 0x09: Ingress Rate Command Register */
  66. #define MV88E6XXX_G2_IRL_CMD 0x09
  67. #define MV88E6XXX_G2_IRL_CMD_BUSY 0x8000
  68. #define MV88E6352_G2_IRL_CMD_OP_MASK 0x7000
  69. #define MV88E6352_G2_IRL_CMD_OP_NOOP 0x0000
  70. #define MV88E6352_G2_IRL_CMD_OP_INIT_ALL 0x1000
  71. #define MV88E6352_G2_IRL_CMD_OP_INIT_RES 0x2000
  72. #define MV88E6352_G2_IRL_CMD_OP_WRITE_REG 0x3000
  73. #define MV88E6352_G2_IRL_CMD_OP_READ_REG 0x4000
  74. #define MV88E6390_G2_IRL_CMD_OP_MASK 0x6000
  75. #define MV88E6390_G2_IRL_CMD_OP_READ_REG 0x0000
  76. #define MV88E6390_G2_IRL_CMD_OP_INIT_ALL 0x2000
  77. #define MV88E6390_G2_IRL_CMD_OP_INIT_RES 0x4000
  78. #define MV88E6390_G2_IRL_CMD_OP_WRITE_REG 0x6000
  79. #define MV88E6352_G2_IRL_CMD_PORT_MASK 0x0f00
  80. #define MV88E6390_G2_IRL_CMD_PORT_MASK 0x1f00
  81. #define MV88E6XXX_G2_IRL_CMD_RES_MASK 0x00e0
  82. #define MV88E6XXX_G2_IRL_CMD_REG_MASK 0x000f
  83. /* Offset 0x0A: Ingress Rate Data Register */
  84. #define MV88E6XXX_G2_IRL_DATA 0x0a
  85. #define MV88E6XXX_G2_IRL_DATA_MASK 0xffff
  86. /* Offset 0x0B: Cross-chip Port VLAN Register */
  87. #define MV88E6XXX_G2_PVT_ADDR 0x0b
  88. #define MV88E6XXX_G2_PVT_ADDR_BUSY 0x8000
  89. #define MV88E6XXX_G2_PVT_ADDR_OP_MASK 0x7000
  90. #define MV88E6XXX_G2_PVT_ADDR_OP_INIT_ONES 0x1000
  91. #define MV88E6XXX_G2_PVT_ADDR_OP_WRITE_PVLAN 0x3000
  92. #define MV88E6XXX_G2_PVT_ADDR_OP_READ 0x4000
  93. #define MV88E6XXX_G2_PVT_ADDR_PTR_MASK 0x01ff
  94. #define MV88E6XXX_G2_PVT_ADDR_DEV_TRUNK 0x1f
  95. /* Offset 0x0C: Cross-chip Port VLAN Data Register */
  96. #define MV88E6XXX_G2_PVT_DATA 0x0c
  97. #define MV88E6XXX_G2_PVT_DATA_MASK 0x7f
  98. /* Offset 0x0D: Switch MAC/WoL/WoF Register */
  99. #define MV88E6XXX_G2_SWITCH_MAC 0x0d
  100. #define MV88E6XXX_G2_SWITCH_MAC_UPDATE 0x8000
  101. #define MV88E6XXX_G2_SWITCH_MAC_PTR_MASK 0x1f00
  102. #define MV88E6XXX_G2_SWITCH_MAC_DATA_MASK 0x00ff
  103. /* Offset 0x0E: ATU Stats Register */
  104. #define MV88E6XXX_G2_ATU_STATS 0x0e
  105. #define MV88E6XXX_G2_ATU_STATS_BIN_0 (0x0 << 14)
  106. #define MV88E6XXX_G2_ATU_STATS_BIN_1 (0x1 << 14)
  107. #define MV88E6XXX_G2_ATU_STATS_BIN_2 (0x2 << 14)
  108. #define MV88E6XXX_G2_ATU_STATS_BIN_3 (0x3 << 14)
  109. #define MV88E6XXX_G2_ATU_STATS_MODE_ALL (0x0 << 12)
  110. #define MV88E6XXX_G2_ATU_STATS_MODE_ALL_DYNAMIC (0x1 << 12)
  111. #define MV88E6XXX_G2_ATU_STATS_MODE_FID_ALL (0x2 << 12)
  112. #define MV88E6XXX_G2_ATU_STATS_MODE_FID_ALL_DYNAMIC (0x3 << 12)
  113. #define MV88E6XXX_G2_ATU_STATS_MASK 0x0fff
  114. /* Offset 0x0F: Priority Override Table */
  115. #define MV88E6XXX_G2_PRIO_OVERRIDE 0x0f
  116. #define MV88E6XXX_G2_PRIO_OVERRIDE_UPDATE 0x8000
  117. #define MV88E6XXX_G2_PRIO_OVERRIDE_FPRISET 0x1000
  118. #define MV88E6XXX_G2_PRIO_OVERRIDE_PTR_MASK 0x0f00
  119. #define MV88E6352_G2_PRIO_OVERRIDE_QPRIAVBEN 0x0080
  120. #define MV88E6352_G2_PRIO_OVERRIDE_DATAAVB_MASK 0x0030
  121. #define MV88E6XXX_G2_PRIO_OVERRIDE_QFPRIEN 0x0008
  122. #define MV88E6XXX_G2_PRIO_OVERRIDE_DATA_MASK 0x0007
  123. /* Offset 0x14: EEPROM Command */
  124. #define MV88E6XXX_G2_EEPROM_CMD 0x14
  125. #define MV88E6XXX_G2_EEPROM_CMD_BUSY 0x8000
  126. #define MV88E6XXX_G2_EEPROM_CMD_OP_MASK 0x7000
  127. #define MV88E6XXX_G2_EEPROM_CMD_OP_WRITE 0x3000
  128. #define MV88E6XXX_G2_EEPROM_CMD_OP_READ 0x4000
  129. #define MV88E6XXX_G2_EEPROM_CMD_OP_LOAD 0x6000
  130. #define MV88E6XXX_G2_EEPROM_CMD_RUNNING 0x0800
  131. #define MV88E6XXX_G2_EEPROM_CMD_WRITE_EN 0x0400
  132. #define MV88E6352_G2_EEPROM_CMD_ADDR_MASK 0x00ff
  133. #define MV88E6390_G2_EEPROM_CMD_DATA_MASK 0x00ff
  134. /* Offset 0x15: EEPROM Data */
  135. #define MV88E6352_G2_EEPROM_DATA 0x15
  136. #define MV88E6352_G2_EEPROM_DATA_MASK 0xffff
  137. /* Offset 0x15: EEPROM Addr */
  138. #define MV88E6390_G2_EEPROM_ADDR 0x15
  139. #define MV88E6390_G2_EEPROM_ADDR_MASK 0xffff
  140. /* Offset 0x16: AVB Command Register */
  141. #define MV88E6352_G2_AVB_CMD 0x16
  142. #define MV88E6352_G2_AVB_CMD_BUSY 0x8000
  143. #define MV88E6352_G2_AVB_CMD_OP_READ 0x4000
  144. #define MV88E6352_G2_AVB_CMD_OP_READ_INCR 0x6000
  145. #define MV88E6352_G2_AVB_CMD_OP_WRITE 0x3000
  146. #define MV88E6390_G2_AVB_CMD_OP_READ 0x0000
  147. #define MV88E6390_G2_AVB_CMD_OP_READ_INCR 0x4000
  148. #define MV88E6390_G2_AVB_CMD_OP_WRITE 0x6000
  149. #define MV88E6352_G2_AVB_CMD_PORT_MASK 0x0f00
  150. #define MV88E6352_G2_AVB_CMD_PORT_TAIGLOBAL 0xe
  151. #define MV88E6165_G2_AVB_CMD_PORT_PTPGLOBAL 0xf
  152. #define MV88E6352_G2_AVB_CMD_PORT_PTPGLOBAL 0xf
  153. #define MV88E6390_G2_AVB_CMD_PORT_MASK 0x1f00
  154. #define MV88E6390_G2_AVB_CMD_PORT_TAIGLOBAL 0x1e
  155. #define MV88E6390_G2_AVB_CMD_PORT_PTPGLOBAL 0x1f
  156. #define MV88E6352_G2_AVB_CMD_BLOCK_PTP 0
  157. #define MV88E6352_G2_AVB_CMD_BLOCK_AVB 1
  158. #define MV88E6352_G2_AVB_CMD_BLOCK_QAV 2
  159. #define MV88E6352_G2_AVB_CMD_BLOCK_QVB 3
  160. #define MV88E6352_G2_AVB_CMD_BLOCK_MASK 0x00e0
  161. #define MV88E6352_G2_AVB_CMD_ADDR_MASK 0x001f
  162. /* Offset 0x17: AVB Data Register */
  163. #define MV88E6352_G2_AVB_DATA 0x17
  164. /* Offset 0x18: SMI PHY Command Register */
  165. #define MV88E6XXX_G2_SMI_PHY_CMD 0x18
  166. #define MV88E6XXX_G2_SMI_PHY_CMD_BUSY 0x8000
  167. #define MV88E6390_G2_SMI_PHY_CMD_FUNC_MASK 0x6000
  168. #define MV88E6390_G2_SMI_PHY_CMD_FUNC_INTERNAL 0x0000
  169. #define MV88E6390_G2_SMI_PHY_CMD_FUNC_EXTERNAL 0x2000
  170. #define MV88E6390_G2_SMI_PHY_CMD_FUNC_SETUP 0x4000
  171. #define MV88E6XXX_G2_SMI_PHY_CMD_MODE_MASK 0x1000
  172. #define MV88E6XXX_G2_SMI_PHY_CMD_MODE_45 0x0000
  173. #define MV88E6XXX_G2_SMI_PHY_CMD_MODE_22 0x1000
  174. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_MASK 0x0c00
  175. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_22_WRITE_DATA 0x0400
  176. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_22_READ_DATA 0x0800
  177. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_ADDR 0x0000
  178. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_DATA 0x0400
  179. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_READ_DATA_INC 0x0800
  180. #define MV88E6XXX_G2_SMI_PHY_CMD_OP_45_READ_DATA 0x0c00
  181. #define MV88E6XXX_G2_SMI_PHY_CMD_DEV_ADDR_MASK 0x03e0
  182. #define MV88E6XXX_G2_SMI_PHY_CMD_REG_ADDR_MASK 0x001f
  183. #define MV88E6XXX_G2_SMI_PHY_CMD_SETUP_PTR_MASK 0x03ff
  184. /* Offset 0x19: SMI PHY Data Register */
  185. #define MV88E6XXX_G2_SMI_PHY_DATA 0x19
  186. /* Offset 0x1A: Scratch and Misc. Register */
  187. #define MV88E6XXX_G2_SCRATCH_MISC_MISC 0x1a
  188. #define MV88E6XXX_G2_SCRATCH_MISC_UPDATE 0x8000
  189. #define MV88E6XXX_G2_SCRATCH_MISC_PTR_MASK 0x7f00
  190. #define MV88E6XXX_G2_SCRATCH_MISC_DATA_MASK 0x00ff
  191. /* Offset 0x1B: Watch Dog Control Register */
  192. #define MV88E6250_G2_WDOG_CTL 0x1b
  193. #define MV88E6250_G2_WDOG_CTL_QC_HISTORY 0x0100
  194. #define MV88E6250_G2_WDOG_CTL_QC_EVENT 0x0080
  195. #define MV88E6250_G2_WDOG_CTL_QC_ENABLE 0x0040
  196. #define MV88E6250_G2_WDOG_CTL_EGRESS_HISTORY 0x0020
  197. #define MV88E6250_G2_WDOG_CTL_EGRESS_EVENT 0x0010
  198. #define MV88E6250_G2_WDOG_CTL_EGRESS_ENABLE 0x0008
  199. #define MV88E6250_G2_WDOG_CTL_FORCE_IRQ 0x0004
  200. #define MV88E6250_G2_WDOG_CTL_HISTORY 0x0002
  201. #define MV88E6250_G2_WDOG_CTL_SWRESET 0x0001
  202. /* Offset 0x1B: Watch Dog Control Register */
  203. #define MV88E6352_G2_WDOG_CTL 0x1b
  204. #define MV88E6352_G2_WDOG_CTL_EGRESS_EVENT 0x0080
  205. #define MV88E6352_G2_WDOG_CTL_RMU_TIMEOUT 0x0040
  206. #define MV88E6352_G2_WDOG_CTL_QC_ENABLE 0x0020
  207. #define MV88E6352_G2_WDOG_CTL_EGRESS_HISTORY 0x0010
  208. #define MV88E6352_G2_WDOG_CTL_EGRESS_ENABLE 0x0008
  209. #define MV88E6352_G2_WDOG_CTL_FORCE_IRQ 0x0004
  210. #define MV88E6352_G2_WDOG_CTL_HISTORY 0x0002
  211. #define MV88E6352_G2_WDOG_CTL_SWRESET 0x0001
  212. /* Offset 0x1B: Watch Dog Control Register */
  213. #define MV88E6390_G2_WDOG_CTL 0x1b
  214. #define MV88E6390_G2_WDOG_CTL_UPDATE 0x8000
  215. #define MV88E6390_G2_WDOG_CTL_PTR_MASK 0x7f00
  216. #define MV88E6390_G2_WDOG_CTL_PTR_INT_SOURCE 0x0000
  217. #define MV88E6390_G2_WDOG_CTL_PTR_INT_STS 0x1000
  218. #define MV88E6390_G2_WDOG_CTL_PTR_INT_ENABLE 0x1100
  219. #define MV88E6390_G2_WDOG_CTL_PTR_EVENT 0x1200
  220. #define MV88E6390_G2_WDOG_CTL_PTR_HISTORY 0x1300
  221. #define MV88E6390_G2_WDOG_CTL_DATA_MASK 0x00ff
  222. #define MV88E6390_G2_WDOG_CTL_CUT_THROUGH 0x0008
  223. #define MV88E6390_G2_WDOG_CTL_QUEUE_CONTROLLER 0x0004
  224. #define MV88E6390_G2_WDOG_CTL_EGRESS 0x0002
  225. #define MV88E6390_G2_WDOG_CTL_FORCE_IRQ 0x0001
  226. /* Offset 0x1C: QoS Weights Register */
  227. #define MV88E6XXX_G2_QOS_WEIGHTS 0x1c
  228. #define MV88E6XXX_G2_QOS_WEIGHTS_UPDATE 0x8000
  229. #define MV88E6352_G2_QOS_WEIGHTS_PTR_MASK 0x3f00
  230. #define MV88E6390_G2_QOS_WEIGHTS_PTR_MASK 0x7f00
  231. #define MV88E6XXX_G2_QOS_WEIGHTS_DATA_MASK 0x00ff
  232. /* Offset 0x1D: Misc Register */
  233. #define MV88E6XXX_G2_MISC 0x1d
  234. #define MV88E6XXX_G2_MISC_5_BIT_PORT 0x4000
  235. #define MV88E6352_G2_NOEGR_POLICY 0x2000
  236. #define MV88E6390_G2_LAG_ID_4 0x2000
  237. /* Scratch/Misc registers accessed through MV88E6XXX_G2_SCRATCH_MISC */
  238. /* Offset 0x02: Misc Configuration */
  239. #define MV88E6352_G2_SCRATCH_MISC_CFG 0x02
  240. #define MV88E6352_G2_SCRATCH_MISC_CFG_NORMALSMI 0x80
  241. /* Offset 0x60-0x61: GPIO Configuration */
  242. #define MV88E6352_G2_SCRATCH_GPIO_CFG0 0x60
  243. #define MV88E6352_G2_SCRATCH_GPIO_CFG1 0x61
  244. /* Offset 0x62-0x63: GPIO Direction */
  245. #define MV88E6352_G2_SCRATCH_GPIO_DIR0 0x62
  246. #define MV88E6352_G2_SCRATCH_GPIO_DIR1 0x63
  247. #define MV88E6352_G2_SCRATCH_GPIO_DIR_OUT 0
  248. #define MV88E6352_G2_SCRATCH_GPIO_DIR_IN 1
  249. /* Offset 0x64-0x65: GPIO Data */
  250. #define MV88E6352_G2_SCRATCH_GPIO_DATA0 0x64
  251. #define MV88E6352_G2_SCRATCH_GPIO_DATA1 0x65
  252. /* Offset 0x68-0x6F: GPIO Pin Control */
  253. #define MV88E6352_G2_SCRATCH_GPIO_PCTL0 0x68
  254. #define MV88E6352_G2_SCRATCH_GPIO_PCTL1 0x69
  255. #define MV88E6352_G2_SCRATCH_GPIO_PCTL2 0x6A
  256. #define MV88E6352_G2_SCRATCH_GPIO_PCTL3 0x6B
  257. #define MV88E6352_G2_SCRATCH_GPIO_PCTL4 0x6C
  258. #define MV88E6352_G2_SCRATCH_GPIO_PCTL5 0x6D
  259. #define MV88E6352_G2_SCRATCH_GPIO_PCTL6 0x6E
  260. #define MV88E6352_G2_SCRATCH_GPIO_PCTL7 0x6F
  261. #define MV88E6352_G2_SCRATCH_CONFIG_DATA0 0x70
  262. #define MV88E6352_G2_SCRATCH_CONFIG_DATA1 0x71
  263. #define MV88E6352_G2_SCRATCH_CONFIG_DATA1_NO_CPU BIT(2)
  264. #define MV88E6352_G2_SCRATCH_CONFIG_DATA2 0x72
  265. #define MV88E6352_G2_SCRATCH_CONFIG_DATA2_P0_MODE_MASK 0xf
  266. #define MV88E6352_G2_SCRATCH_CONFIG_DATA3 0x73
  267. #define MV88E6352_G2_SCRATCH_CONFIG_DATA3_S_SEL BIT(1)
  268. #define MV88E6352_G2_SCRATCH_GPIO_PCTL_GPIO 0
  269. #define MV88E6352_G2_SCRATCH_GPIO_PCTL_TRIG 1
  270. #define MV88E6352_G2_SCRATCH_GPIO_PCTL_EVREQ 2
  271. int mv88e6xxx_g2_read(struct mv88e6xxx_chip *chip, int reg, u16 *val);
  272. int mv88e6xxx_g2_write(struct mv88e6xxx_chip *chip, int reg, u16 val);
  273. int mv88e6xxx_g2_wait_bit(struct mv88e6xxx_chip *chip, int reg,
  274. int bit, int val);
  275. int mv88e6352_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port);
  276. int mv88e6390_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port);
  277. int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip,
  278. struct mii_bus *bus,
  279. int addr, int reg, u16 *val);
  280. int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip,
  281. struct mii_bus *bus,
  282. int addr, int reg, u16 val);
  283. int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr);
  284. int mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip,
  285. struct ethtool_eeprom *eeprom, u8 *data);
  286. int mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip,
  287. struct ethtool_eeprom *eeprom, u8 *data);
  288. int mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip,
  289. struct ethtool_eeprom *eeprom, u8 *data);
  290. int mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip,
  291. struct ethtool_eeprom *eeprom, u8 *data);
  292. int mv88e6xxx_g2_pvt_read(struct mv88e6xxx_chip *chip, int src_dev,
  293. int src_port, u16 *data);
  294. int mv88e6xxx_g2_pvt_write(struct mv88e6xxx_chip *chip, int src_dev,
  295. int src_port, u16 data);
  296. int mv88e6xxx_g2_misc_4_bit_port(struct mv88e6xxx_chip *chip);
  297. int mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip);
  298. void mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip);
  299. int mv88e6xxx_g2_irq_mdio_setup(struct mv88e6xxx_chip *chip,
  300. struct mii_bus *bus);
  301. void mv88e6xxx_g2_irq_mdio_free(struct mv88e6xxx_chip *chip,
  302. struct mii_bus *bus);
  303. int mv88e6185_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip);
  304. int mv88e6352_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip);
  305. int mv88e6xxx_g2_pot_clear(struct mv88e6xxx_chip *chip);
  306. int mv88e6xxx_g2_trunk_mask_write(struct mv88e6xxx_chip *chip, int num,
  307. bool hash, u16 mask);
  308. int mv88e6xxx_g2_trunk_mapping_write(struct mv88e6xxx_chip *chip, int id,
  309. u16 map);
  310. int mv88e6xxx_g2_trunk_clear(struct mv88e6xxx_chip *chip);
  311. int mv88e6xxx_g2_device_mapping_write(struct mv88e6xxx_chip *chip, int target,
  312. int port);
  313. int mv88e6xxx_g2_eeprom_wait(struct mv88e6xxx_chip *chip);
  314. extern const struct mv88e6xxx_irq_ops mv88e6097_watchdog_ops;
  315. extern const struct mv88e6xxx_irq_ops mv88e6250_watchdog_ops;
  316. extern const struct mv88e6xxx_irq_ops mv88e6390_watchdog_ops;
  317. extern const struct mv88e6xxx_irq_ops mv88e6393x_watchdog_ops;
  318. extern const struct mv88e6xxx_avb_ops mv88e6165_avb_ops;
  319. extern const struct mv88e6xxx_avb_ops mv88e6352_avb_ops;
  320. extern const struct mv88e6xxx_avb_ops mv88e6390_avb_ops;
  321. extern const struct mv88e6xxx_gpio_ops mv88e6352_gpio_ops;
  322. int mv88e6xxx_g2_scratch_gpio_set_smi(struct mv88e6xxx_chip *chip,
  323. bool external);
  324. int mv88e6352_g2_scratch_port_has_serdes(struct mv88e6xxx_chip *chip, int port);
  325. int mv88e6xxx_g2_atu_stats_set(struct mv88e6xxx_chip *chip, u16 kind, u16 bin);
  326. int mv88e6xxx_g2_atu_stats_get(struct mv88e6xxx_chip *chip, u16 *stats);
  327. #endif /* _MV88E6XXX_GLOBAL2_H */