12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214 |
- // SPDX-License-Identifier: GPL-2.0-or-later
- /*
- * Marvell 88E6xxx Switch Global 2 Registers support
- *
- * Copyright (c) 2008 Marvell Semiconductor
- *
- * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
- * Vivien Didelot <[email protected]>
- */
- #include <linux/bitfield.h>
- #include <linux/interrupt.h>
- #include <linux/irqdomain.h>
- #include "chip.h"
- #include "global1.h" /* for MV88E6XXX_G1_STS_IRQ_DEVICE */
- #include "global2.h"
- int mv88e6xxx_g2_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
- {
- return mv88e6xxx_read(chip, chip->info->global2_addr, reg, val);
- }
- int mv88e6xxx_g2_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
- {
- return mv88e6xxx_write(chip, chip->info->global2_addr, reg, val);
- }
- int mv88e6xxx_g2_wait_bit(struct mv88e6xxx_chip *chip, int reg, int
- bit, int val)
- {
- return mv88e6xxx_wait_bit(chip, chip->info->global2_addr, reg,
- bit, val);
- }
- /* Offset 0x00: Interrupt Source Register */
- static int mv88e6xxx_g2_int_source(struct mv88e6xxx_chip *chip, u16 *src)
- {
- /* Read (and clear most of) the Interrupt Source bits */
- return mv88e6xxx_g2_read(chip, MV88E6XXX_G2_INT_SRC, src);
- }
- /* Offset 0x01: Interrupt Mask Register */
- static int mv88e6xxx_g2_int_mask(struct mv88e6xxx_chip *chip, u16 mask)
- {
- return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_INT_MASK, mask);
- }
- /* Offset 0x02: Management Enable 2x */
- static int mv88e6xxx_g2_mgmt_enable_2x(struct mv88e6xxx_chip *chip, u16 en2x)
- {
- return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_MGMT_EN_2X, en2x);
- }
- /* Offset 0x03: Management Enable 0x */
- static int mv88e6xxx_g2_mgmt_enable_0x(struct mv88e6xxx_chip *chip, u16 en0x)
- {
- return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_MGMT_EN_0X, en0x);
- }
- /* Offset 0x05: Switch Management Register */
- static int mv88e6xxx_g2_switch_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip,
- bool enable)
- {
- u16 val;
- int err;
- err = mv88e6xxx_g2_read(chip, MV88E6XXX_G2_SWITCH_MGMT, &val);
- if (err)
- return err;
- if (enable)
- val |= MV88E6XXX_G2_SWITCH_MGMT_RSVD2CPU;
- else
- val &= ~MV88E6XXX_G2_SWITCH_MGMT_RSVD2CPU;
- return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SWITCH_MGMT, val);
- }
- int mv88e6185_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
- {
- int err;
- /* Consider the frames with reserved multicast destination
- * addresses matching 01:80:c2:00:00:0x as MGMT.
- */
- err = mv88e6xxx_g2_mgmt_enable_0x(chip, 0xffff);
- if (err)
- return err;
- return mv88e6xxx_g2_switch_mgmt_rsvd2cpu(chip, true);
- }
- int mv88e6352_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
- {
- int err;
- /* Consider the frames with reserved multicast destination
- * addresses matching 01:80:c2:00:00:2x as MGMT.
- */
- err = mv88e6xxx_g2_mgmt_enable_2x(chip, 0xffff);
- if (err)
- return err;
- return mv88e6185_g2_mgmt_rsvd2cpu(chip);
- }
- /* Offset 0x06: Device Mapping Table register */
- int mv88e6xxx_g2_device_mapping_write(struct mv88e6xxx_chip *chip, int target,
- int port)
- {
- u16 val = (target << 8) | (port & 0x1f);
- /* Modern chips use 5 bits to define a device mapping port,
- * but bit 4 is reserved on older chips, so it is safe to use.
- */
- return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_DEVICE_MAPPING,
- MV88E6XXX_G2_DEVICE_MAPPING_UPDATE | val);
- }
- /* Offset 0x07: Trunk Mask Table register */
- int mv88e6xxx_g2_trunk_mask_write(struct mv88e6xxx_chip *chip, int num,
- bool hash, u16 mask)
- {
- u16 val = (num << 12) | (mask & mv88e6xxx_port_mask(chip));
- if (hash)
- val |= MV88E6XXX_G2_TRUNK_MASK_HASH;
- return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_TRUNK_MASK,
- MV88E6XXX_G2_TRUNK_MASK_UPDATE | val);
- }
- /* Offset 0x08: Trunk Mapping Table register */
- int mv88e6xxx_g2_trunk_mapping_write(struct mv88e6xxx_chip *chip, int id,
- u16 map)
- {
- const u16 port_mask = BIT(mv88e6xxx_num_ports(chip)) - 1;
- u16 val = (id << 11) | (map & port_mask);
- return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_TRUNK_MAPPING,
- MV88E6XXX_G2_TRUNK_MAPPING_UPDATE | val);
- }
- int mv88e6xxx_g2_trunk_clear(struct mv88e6xxx_chip *chip)
- {
- const u16 port_mask = BIT(mv88e6xxx_num_ports(chip)) - 1;
- int i, err;
- /* Clear all eight possible Trunk Mask vectors */
- for (i = 0; i < 8; ++i) {
- err = mv88e6xxx_g2_trunk_mask_write(chip, i, false, port_mask);
- if (err)
- return err;
- }
- /* Clear all sixteen possible Trunk ID routing vectors */
- for (i = 0; i < 16; ++i) {
- err = mv88e6xxx_g2_trunk_mapping_write(chip, i, 0);
- if (err)
- return err;
- }
- return 0;
- }
- /* Offset 0x09: Ingress Rate Command register
- * Offset 0x0A: Ingress Rate Data register
- */
- static int mv88e6xxx_g2_irl_wait(struct mv88e6xxx_chip *chip)
- {
- int bit = __bf_shf(MV88E6XXX_G2_IRL_CMD_BUSY);
- return mv88e6xxx_g2_wait_bit(chip, MV88E6XXX_G2_IRL_CMD, bit, 0);
- }
- static int mv88e6xxx_g2_irl_op(struct mv88e6xxx_chip *chip, u16 op, int port,
- int res, int reg)
- {
- int err;
- err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_IRL_CMD,
- MV88E6XXX_G2_IRL_CMD_BUSY | op | (port << 8) |
- (res << 5) | reg);
- if (err)
- return err;
- return mv88e6xxx_g2_irl_wait(chip);
- }
- int mv88e6352_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port)
- {
- return mv88e6xxx_g2_irl_op(chip, MV88E6352_G2_IRL_CMD_OP_INIT_ALL, port,
- 0, 0);
- }
- int mv88e6390_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port)
- {
- return mv88e6xxx_g2_irl_op(chip, MV88E6390_G2_IRL_CMD_OP_INIT_ALL, port,
- 0, 0);
- }
- /* Offset 0x0B: Cross-chip Port VLAN (Addr) Register
- * Offset 0x0C: Cross-chip Port VLAN Data Register
- */
- static int mv88e6xxx_g2_pvt_op_wait(struct mv88e6xxx_chip *chip)
- {
- int bit = __bf_shf(MV88E6XXX_G2_PVT_ADDR_BUSY);
- return mv88e6xxx_g2_wait_bit(chip, MV88E6XXX_G2_PVT_ADDR, bit, 0);
- }
- static int mv88e6xxx_g2_pvt_op(struct mv88e6xxx_chip *chip, int src_dev,
- int src_port, u16 op)
- {
- int err;
- /* 9-bit Cross-chip PVT pointer: with MV88E6XXX_G2_MISC_5_BIT_PORT
- * cleared, source device is 5-bit, source port is 4-bit.
- */
- op |= MV88E6XXX_G2_PVT_ADDR_BUSY;
- op |= (src_dev & 0x1f) << 4;
- op |= (src_port & 0xf);
- err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_PVT_ADDR, op);
- if (err)
- return err;
- return mv88e6xxx_g2_pvt_op_wait(chip);
- }
- int mv88e6xxx_g2_pvt_read(struct mv88e6xxx_chip *chip, int src_dev,
- int src_port, u16 *data)
- {
- int err;
- err = mv88e6xxx_g2_pvt_op_wait(chip);
- if (err)
- return err;
- err = mv88e6xxx_g2_pvt_op(chip, src_dev, src_port,
- MV88E6XXX_G2_PVT_ADDR_OP_READ);
- if (err)
- return err;
- return mv88e6xxx_g2_read(chip, MV88E6XXX_G2_PVT_DATA, data);
- }
- int mv88e6xxx_g2_pvt_write(struct mv88e6xxx_chip *chip, int src_dev,
- int src_port, u16 data)
- {
- int err;
- err = mv88e6xxx_g2_pvt_op_wait(chip);
- if (err)
- return err;
- err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_PVT_DATA, data);
- if (err)
- return err;
- return mv88e6xxx_g2_pvt_op(chip, src_dev, src_port,
- MV88E6XXX_G2_PVT_ADDR_OP_WRITE_PVLAN);
- }
- /* Offset 0x0D: Switch MAC/WoL/WoF register */
- static int mv88e6xxx_g2_switch_mac_write(struct mv88e6xxx_chip *chip,
- unsigned int pointer, u8 data)
- {
- u16 val = (pointer << 8) | data;
- return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SWITCH_MAC,
- MV88E6XXX_G2_SWITCH_MAC_UPDATE | val);
- }
- int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
- {
- int i, err;
- for (i = 0; i < 6; i++) {
- err = mv88e6xxx_g2_switch_mac_write(chip, i, addr[i]);
- if (err)
- break;
- }
- return err;
- }
- /* Offset 0x0E: ATU Statistics */
- int mv88e6xxx_g2_atu_stats_set(struct mv88e6xxx_chip *chip, u16 kind, u16 bin)
- {
- return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_ATU_STATS,
- kind | bin);
- }
- int mv88e6xxx_g2_atu_stats_get(struct mv88e6xxx_chip *chip, u16 *stats)
- {
- return mv88e6xxx_g2_read(chip, MV88E6XXX_G2_ATU_STATS, stats);
- }
- /* Offset 0x0F: Priority Override Table */
- static int mv88e6xxx_g2_pot_write(struct mv88e6xxx_chip *chip, int pointer,
- u8 data)
- {
- u16 val = (pointer << 8) | (data & 0x7);
- return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_PRIO_OVERRIDE,
- MV88E6XXX_G2_PRIO_OVERRIDE_UPDATE | val);
- }
- int mv88e6xxx_g2_pot_clear(struct mv88e6xxx_chip *chip)
- {
- int i, err;
- /* Clear all sixteen possible Priority Override entries */
- for (i = 0; i < 16; i++) {
- err = mv88e6xxx_g2_pot_write(chip, i, 0);
- if (err)
- break;
- }
- return err;
- }
- /* Offset 0x14: EEPROM Command
- * Offset 0x15: EEPROM Data (for 16-bit data access)
- * Offset 0x15: EEPROM Addr (for 8-bit data access)
- */
- int mv88e6xxx_g2_eeprom_wait(struct mv88e6xxx_chip *chip)
- {
- int bit = __bf_shf(MV88E6XXX_G2_EEPROM_CMD_BUSY);
- int err;
- err = mv88e6xxx_g2_wait_bit(chip, MV88E6XXX_G2_EEPROM_CMD, bit, 0);
- if (err)
- return err;
- bit = __bf_shf(MV88E6XXX_G2_EEPROM_CMD_RUNNING);
- return mv88e6xxx_g2_wait_bit(chip, MV88E6XXX_G2_EEPROM_CMD, bit, 0);
- }
- static int mv88e6xxx_g2_eeprom_cmd(struct mv88e6xxx_chip *chip, u16 cmd)
- {
- int err;
- err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_EEPROM_CMD,
- MV88E6XXX_G2_EEPROM_CMD_BUSY | cmd);
- if (err)
- return err;
- return mv88e6xxx_g2_eeprom_wait(chip);
- }
- static int mv88e6xxx_g2_eeprom_read8(struct mv88e6xxx_chip *chip,
- u16 addr, u8 *data)
- {
- u16 cmd = MV88E6XXX_G2_EEPROM_CMD_OP_READ;
- int err;
- err = mv88e6xxx_g2_eeprom_wait(chip);
- if (err)
- return err;
- err = mv88e6xxx_g2_write(chip, MV88E6390_G2_EEPROM_ADDR, addr);
- if (err)
- return err;
- err = mv88e6xxx_g2_eeprom_cmd(chip, cmd);
- if (err)
- return err;
- err = mv88e6xxx_g2_read(chip, MV88E6XXX_G2_EEPROM_CMD, &cmd);
- if (err)
- return err;
- *data = cmd & 0xff;
- return 0;
- }
- static int mv88e6xxx_g2_eeprom_write8(struct mv88e6xxx_chip *chip,
- u16 addr, u8 data)
- {
- u16 cmd = MV88E6XXX_G2_EEPROM_CMD_OP_WRITE |
- MV88E6XXX_G2_EEPROM_CMD_WRITE_EN;
- int err;
- err = mv88e6xxx_g2_eeprom_wait(chip);
- if (err)
- return err;
- err = mv88e6xxx_g2_write(chip, MV88E6390_G2_EEPROM_ADDR, addr);
- if (err)
- return err;
- return mv88e6xxx_g2_eeprom_cmd(chip, cmd | data);
- }
- static int mv88e6xxx_g2_eeprom_read16(struct mv88e6xxx_chip *chip,
- u8 addr, u16 *data)
- {
- u16 cmd = MV88E6XXX_G2_EEPROM_CMD_OP_READ | addr;
- int err;
- err = mv88e6xxx_g2_eeprom_wait(chip);
- if (err)
- return err;
- err = mv88e6xxx_g2_eeprom_cmd(chip, cmd);
- if (err)
- return err;
- return mv88e6xxx_g2_read(chip, MV88E6352_G2_EEPROM_DATA, data);
- }
- static int mv88e6xxx_g2_eeprom_write16(struct mv88e6xxx_chip *chip,
- u8 addr, u16 data)
- {
- u16 cmd = MV88E6XXX_G2_EEPROM_CMD_OP_WRITE | addr;
- int err;
- err = mv88e6xxx_g2_eeprom_wait(chip);
- if (err)
- return err;
- err = mv88e6xxx_g2_write(chip, MV88E6352_G2_EEPROM_DATA, data);
- if (err)
- return err;
- return mv88e6xxx_g2_eeprom_cmd(chip, cmd);
- }
- int mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip,
- struct ethtool_eeprom *eeprom, u8 *data)
- {
- unsigned int offset = eeprom->offset;
- unsigned int len = eeprom->len;
- int err;
- eeprom->len = 0;
- while (len) {
- err = mv88e6xxx_g2_eeprom_read8(chip, offset, data);
- if (err)
- return err;
- eeprom->len++;
- offset++;
- data++;
- len--;
- }
- return 0;
- }
- int mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip,
- struct ethtool_eeprom *eeprom, u8 *data)
- {
- unsigned int offset = eeprom->offset;
- unsigned int len = eeprom->len;
- int err;
- eeprom->len = 0;
- while (len) {
- err = mv88e6xxx_g2_eeprom_write8(chip, offset, *data);
- if (err)
- return err;
- eeprom->len++;
- offset++;
- data++;
- len--;
- }
- return 0;
- }
- int mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip,
- struct ethtool_eeprom *eeprom, u8 *data)
- {
- unsigned int offset = eeprom->offset;
- unsigned int len = eeprom->len;
- u16 val;
- int err;
- eeprom->len = 0;
- if (offset & 1) {
- err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
- if (err)
- return err;
- *data++ = (val >> 8) & 0xff;
- offset++;
- len--;
- eeprom->len++;
- }
- while (len >= 2) {
- err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
- if (err)
- return err;
- *data++ = val & 0xff;
- *data++ = (val >> 8) & 0xff;
- offset += 2;
- len -= 2;
- eeprom->len += 2;
- }
- if (len) {
- err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
- if (err)
- return err;
- *data++ = val & 0xff;
- offset++;
- len--;
- eeprom->len++;
- }
- return 0;
- }
- int mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip,
- struct ethtool_eeprom *eeprom, u8 *data)
- {
- unsigned int offset = eeprom->offset;
- unsigned int len = eeprom->len;
- u16 val;
- int err;
- /* Ensure the RO WriteEn bit is set */
- err = mv88e6xxx_g2_read(chip, MV88E6XXX_G2_EEPROM_CMD, &val);
- if (err)
- return err;
- if (!(val & MV88E6XXX_G2_EEPROM_CMD_WRITE_EN))
- return -EROFS;
- eeprom->len = 0;
- if (offset & 1) {
- err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
- if (err)
- return err;
- val = (*data++ << 8) | (val & 0xff);
- err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
- if (err)
- return err;
- offset++;
- len--;
- eeprom->len++;
- }
- while (len >= 2) {
- val = *data++;
- val |= *data++ << 8;
- err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
- if (err)
- return err;
- offset += 2;
- len -= 2;
- eeprom->len += 2;
- }
- if (len) {
- err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
- if (err)
- return err;
- val = (val & 0xff00) | *data++;
- err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
- if (err)
- return err;
- offset++;
- len--;
- eeprom->len++;
- }
- return 0;
- }
- /* Offset 0x18: SMI PHY Command Register
- * Offset 0x19: SMI PHY Data Register
- */
- static int mv88e6xxx_g2_smi_phy_wait(struct mv88e6xxx_chip *chip)
- {
- int bit = __bf_shf(MV88E6XXX_G2_SMI_PHY_CMD_BUSY);
- return mv88e6xxx_g2_wait_bit(chip, MV88E6XXX_G2_SMI_PHY_CMD, bit, 0);
- }
- static int mv88e6xxx_g2_smi_phy_cmd(struct mv88e6xxx_chip *chip, u16 cmd)
- {
- int err;
- err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SMI_PHY_CMD,
- MV88E6XXX_G2_SMI_PHY_CMD_BUSY | cmd);
- if (err)
- return err;
- return mv88e6xxx_g2_smi_phy_wait(chip);
- }
- static int mv88e6xxx_g2_smi_phy_access(struct mv88e6xxx_chip *chip,
- bool external, bool c45, u16 op, int dev,
- int reg)
- {
- u16 cmd = op;
- if (external)
- cmd |= MV88E6390_G2_SMI_PHY_CMD_FUNC_EXTERNAL;
- else
- cmd |= MV88E6390_G2_SMI_PHY_CMD_FUNC_INTERNAL; /* empty mask */
- if (c45)
- cmd |= MV88E6XXX_G2_SMI_PHY_CMD_MODE_45; /* empty mask */
- else
- cmd |= MV88E6XXX_G2_SMI_PHY_CMD_MODE_22;
- dev <<= __bf_shf(MV88E6XXX_G2_SMI_PHY_CMD_DEV_ADDR_MASK);
- cmd |= dev & MV88E6XXX_G2_SMI_PHY_CMD_DEV_ADDR_MASK;
- cmd |= reg & MV88E6XXX_G2_SMI_PHY_CMD_REG_ADDR_MASK;
- return mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
- }
- static int mv88e6xxx_g2_smi_phy_access_c22(struct mv88e6xxx_chip *chip,
- bool external, u16 op, int dev,
- int reg)
- {
- return mv88e6xxx_g2_smi_phy_access(chip, external, false, op, dev, reg);
- }
- /* IEEE 802.3 Clause 22 Read Data Register */
- static int mv88e6xxx_g2_smi_phy_read_data_c22(struct mv88e6xxx_chip *chip,
- bool external, int dev, int reg,
- u16 *data)
- {
- u16 op = MV88E6XXX_G2_SMI_PHY_CMD_OP_22_READ_DATA;
- int err;
- err = mv88e6xxx_g2_smi_phy_wait(chip);
- if (err)
- return err;
- err = mv88e6xxx_g2_smi_phy_access_c22(chip, external, op, dev, reg);
- if (err)
- return err;
- return mv88e6xxx_g2_read(chip, MV88E6XXX_G2_SMI_PHY_DATA, data);
- }
- /* IEEE 802.3 Clause 22 Write Data Register */
- static int mv88e6xxx_g2_smi_phy_write_data_c22(struct mv88e6xxx_chip *chip,
- bool external, int dev, int reg,
- u16 data)
- {
- u16 op = MV88E6XXX_G2_SMI_PHY_CMD_OP_22_WRITE_DATA;
- int err;
- err = mv88e6xxx_g2_smi_phy_wait(chip);
- if (err)
- return err;
- err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SMI_PHY_DATA, data);
- if (err)
- return err;
- return mv88e6xxx_g2_smi_phy_access_c22(chip, external, op, dev, reg);
- }
- static int mv88e6xxx_g2_smi_phy_access_c45(struct mv88e6xxx_chip *chip,
- bool external, u16 op, int port,
- int dev)
- {
- return mv88e6xxx_g2_smi_phy_access(chip, external, true, op, port, dev);
- }
- /* IEEE 802.3 Clause 45 Write Address Register */
- static int mv88e6xxx_g2_smi_phy_write_addr_c45(struct mv88e6xxx_chip *chip,
- bool external, int port, int dev,
- int addr)
- {
- u16 op = MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_ADDR;
- int err;
- err = mv88e6xxx_g2_smi_phy_wait(chip);
- if (err)
- return err;
- err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SMI_PHY_DATA, addr);
- if (err)
- return err;
- return mv88e6xxx_g2_smi_phy_access_c45(chip, external, op, port, dev);
- }
- /* IEEE 802.3 Clause 45 Read Data Register */
- static int mv88e6xxx_g2_smi_phy_read_data_c45(struct mv88e6xxx_chip *chip,
- bool external, int port, int dev,
- u16 *data)
- {
- u16 op = MV88E6XXX_G2_SMI_PHY_CMD_OP_45_READ_DATA;
- int err;
- err = mv88e6xxx_g2_smi_phy_access_c45(chip, external, op, port, dev);
- if (err)
- return err;
- return mv88e6xxx_g2_read(chip, MV88E6XXX_G2_SMI_PHY_DATA, data);
- }
- static int mv88e6xxx_g2_smi_phy_read_c45(struct mv88e6xxx_chip *chip,
- bool external, int port, int reg,
- u16 *data)
- {
- int dev = (reg >> 16) & 0x1f;
- int addr = reg & 0xffff;
- int err;
- err = mv88e6xxx_g2_smi_phy_write_addr_c45(chip, external, port, dev,
- addr);
- if (err)
- return err;
- return mv88e6xxx_g2_smi_phy_read_data_c45(chip, external, port, dev,
- data);
- }
- /* IEEE 802.3 Clause 45 Write Data Register */
- static int mv88e6xxx_g2_smi_phy_write_data_c45(struct mv88e6xxx_chip *chip,
- bool external, int port, int dev,
- u16 data)
- {
- u16 op = MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_DATA;
- int err;
- err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SMI_PHY_DATA, data);
- if (err)
- return err;
- return mv88e6xxx_g2_smi_phy_access_c45(chip, external, op, port, dev);
- }
- static int mv88e6xxx_g2_smi_phy_write_c45(struct mv88e6xxx_chip *chip,
- bool external, int port, int reg,
- u16 data)
- {
- int dev = (reg >> 16) & 0x1f;
- int addr = reg & 0xffff;
- int err;
- err = mv88e6xxx_g2_smi_phy_write_addr_c45(chip, external, port, dev,
- addr);
- if (err)
- return err;
- return mv88e6xxx_g2_smi_phy_write_data_c45(chip, external, port, dev,
- data);
- }
- int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip, struct mii_bus *bus,
- int addr, int reg, u16 *val)
- {
- struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
- bool external = mdio_bus->external;
- if (reg & MII_ADDR_C45)
- return mv88e6xxx_g2_smi_phy_read_c45(chip, external, addr, reg,
- val);
- return mv88e6xxx_g2_smi_phy_read_data_c22(chip, external, addr, reg,
- val);
- }
- int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip, struct mii_bus *bus,
- int addr, int reg, u16 val)
- {
- struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
- bool external = mdio_bus->external;
- if (reg & MII_ADDR_C45)
- return mv88e6xxx_g2_smi_phy_write_c45(chip, external, addr, reg,
- val);
- return mv88e6xxx_g2_smi_phy_write_data_c22(chip, external, addr, reg,
- val);
- }
- /* Offset 0x1B: Watchdog Control */
- static int mv88e6097_watchdog_action(struct mv88e6xxx_chip *chip, int irq)
- {
- u16 reg;
- mv88e6xxx_g2_read(chip, MV88E6352_G2_WDOG_CTL, ®);
- dev_info(chip->dev, "Watchdog event: 0x%04x", reg);
- return IRQ_HANDLED;
- }
- static void mv88e6097_watchdog_free(struct mv88e6xxx_chip *chip)
- {
- u16 reg;
- mv88e6xxx_g2_read(chip, MV88E6352_G2_WDOG_CTL, ®);
- reg &= ~(MV88E6352_G2_WDOG_CTL_EGRESS_ENABLE |
- MV88E6352_G2_WDOG_CTL_QC_ENABLE);
- mv88e6xxx_g2_write(chip, MV88E6352_G2_WDOG_CTL, reg);
- }
- static int mv88e6097_watchdog_setup(struct mv88e6xxx_chip *chip)
- {
- return mv88e6xxx_g2_write(chip, MV88E6352_G2_WDOG_CTL,
- MV88E6352_G2_WDOG_CTL_EGRESS_ENABLE |
- MV88E6352_G2_WDOG_CTL_QC_ENABLE |
- MV88E6352_G2_WDOG_CTL_SWRESET);
- }
- const struct mv88e6xxx_irq_ops mv88e6097_watchdog_ops = {
- .irq_action = mv88e6097_watchdog_action,
- .irq_setup = mv88e6097_watchdog_setup,
- .irq_free = mv88e6097_watchdog_free,
- };
- static void mv88e6250_watchdog_free(struct mv88e6xxx_chip *chip)
- {
- u16 reg;
- mv88e6xxx_g2_read(chip, MV88E6250_G2_WDOG_CTL, ®);
- reg &= ~(MV88E6250_G2_WDOG_CTL_EGRESS_ENABLE |
- MV88E6250_G2_WDOG_CTL_QC_ENABLE);
- mv88e6xxx_g2_write(chip, MV88E6250_G2_WDOG_CTL, reg);
- }
- static int mv88e6250_watchdog_setup(struct mv88e6xxx_chip *chip)
- {
- return mv88e6xxx_g2_write(chip, MV88E6250_G2_WDOG_CTL,
- MV88E6250_G2_WDOG_CTL_EGRESS_ENABLE |
- MV88E6250_G2_WDOG_CTL_QC_ENABLE |
- MV88E6250_G2_WDOG_CTL_SWRESET);
- }
- const struct mv88e6xxx_irq_ops mv88e6250_watchdog_ops = {
- .irq_action = mv88e6097_watchdog_action,
- .irq_setup = mv88e6250_watchdog_setup,
- .irq_free = mv88e6250_watchdog_free,
- };
- static int mv88e6390_watchdog_setup(struct mv88e6xxx_chip *chip)
- {
- return mv88e6xxx_g2_write(chip, MV88E6390_G2_WDOG_CTL,
- MV88E6390_G2_WDOG_CTL_UPDATE |
- MV88E6390_G2_WDOG_CTL_PTR_INT_ENABLE |
- MV88E6390_G2_WDOG_CTL_CUT_THROUGH |
- MV88E6390_G2_WDOG_CTL_QUEUE_CONTROLLER |
- MV88E6390_G2_WDOG_CTL_EGRESS |
- MV88E6390_G2_WDOG_CTL_FORCE_IRQ);
- }
- static int mv88e6390_watchdog_action(struct mv88e6xxx_chip *chip, int irq)
- {
- u16 reg;
- mv88e6xxx_g2_write(chip, MV88E6390_G2_WDOG_CTL,
- MV88E6390_G2_WDOG_CTL_PTR_EVENT);
- mv88e6xxx_g2_read(chip, MV88E6390_G2_WDOG_CTL, ®);
- dev_info(chip->dev, "Watchdog event: 0x%04x",
- reg & MV88E6390_G2_WDOG_CTL_DATA_MASK);
- mv88e6xxx_g2_write(chip, MV88E6390_G2_WDOG_CTL,
- MV88E6390_G2_WDOG_CTL_PTR_HISTORY);
- mv88e6xxx_g2_read(chip, MV88E6390_G2_WDOG_CTL, ®);
- dev_info(chip->dev, "Watchdog history: 0x%04x",
- reg & MV88E6390_G2_WDOG_CTL_DATA_MASK);
- /* Trigger a software reset to try to recover the switch */
- if (chip->info->ops->reset)
- chip->info->ops->reset(chip);
- mv88e6390_watchdog_setup(chip);
- return IRQ_HANDLED;
- }
- static void mv88e6390_watchdog_free(struct mv88e6xxx_chip *chip)
- {
- mv88e6xxx_g2_write(chip, MV88E6390_G2_WDOG_CTL,
- MV88E6390_G2_WDOG_CTL_UPDATE |
- MV88E6390_G2_WDOG_CTL_PTR_INT_ENABLE);
- }
- const struct mv88e6xxx_irq_ops mv88e6390_watchdog_ops = {
- .irq_action = mv88e6390_watchdog_action,
- .irq_setup = mv88e6390_watchdog_setup,
- .irq_free = mv88e6390_watchdog_free,
- };
- static int mv88e6393x_watchdog_action(struct mv88e6xxx_chip *chip, int irq)
- {
- mv88e6390_watchdog_action(chip, irq);
- /* Fix for clearing the force WD event bit.
- * Unreleased erratum on mv88e6393x.
- */
- mv88e6xxx_g2_write(chip, MV88E6390_G2_WDOG_CTL,
- MV88E6390_G2_WDOG_CTL_UPDATE |
- MV88E6390_G2_WDOG_CTL_PTR_EVENT);
- return IRQ_HANDLED;
- }
- const struct mv88e6xxx_irq_ops mv88e6393x_watchdog_ops = {
- .irq_action = mv88e6393x_watchdog_action,
- .irq_setup = mv88e6390_watchdog_setup,
- .irq_free = mv88e6390_watchdog_free,
- };
- static irqreturn_t mv88e6xxx_g2_watchdog_thread_fn(int irq, void *dev_id)
- {
- struct mv88e6xxx_chip *chip = dev_id;
- irqreturn_t ret = IRQ_NONE;
- mv88e6xxx_reg_lock(chip);
- if (chip->info->ops->watchdog_ops->irq_action)
- ret = chip->info->ops->watchdog_ops->irq_action(chip, irq);
- mv88e6xxx_reg_unlock(chip);
- return ret;
- }
- static void mv88e6xxx_g2_watchdog_free(struct mv88e6xxx_chip *chip)
- {
- mv88e6xxx_reg_lock(chip);
- if (chip->info->ops->watchdog_ops->irq_free)
- chip->info->ops->watchdog_ops->irq_free(chip);
- mv88e6xxx_reg_unlock(chip);
- free_irq(chip->watchdog_irq, chip);
- irq_dispose_mapping(chip->watchdog_irq);
- }
- static int mv88e6xxx_g2_watchdog_setup(struct mv88e6xxx_chip *chip)
- {
- int err;
- chip->watchdog_irq = irq_find_mapping(chip->g2_irq.domain,
- MV88E6XXX_G2_INT_SOURCE_WATCHDOG);
- if (chip->watchdog_irq < 0)
- return chip->watchdog_irq;
- snprintf(chip->watchdog_irq_name, sizeof(chip->watchdog_irq_name),
- "mv88e6xxx-%s-watchdog", dev_name(chip->dev));
- err = request_threaded_irq(chip->watchdog_irq, NULL,
- mv88e6xxx_g2_watchdog_thread_fn,
- IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
- chip->watchdog_irq_name, chip);
- if (err)
- return err;
- mv88e6xxx_reg_lock(chip);
- if (chip->info->ops->watchdog_ops->irq_setup)
- err = chip->info->ops->watchdog_ops->irq_setup(chip);
- mv88e6xxx_reg_unlock(chip);
- return err;
- }
- /* Offset 0x1D: Misc Register */
- static int mv88e6xxx_g2_misc_5_bit_port(struct mv88e6xxx_chip *chip,
- bool port_5_bit)
- {
- u16 val;
- int err;
- err = mv88e6xxx_g2_read(chip, MV88E6XXX_G2_MISC, &val);
- if (err)
- return err;
- if (port_5_bit)
- val |= MV88E6XXX_G2_MISC_5_BIT_PORT;
- else
- val &= ~MV88E6XXX_G2_MISC_5_BIT_PORT;
- return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_MISC, val);
- }
- int mv88e6xxx_g2_misc_4_bit_port(struct mv88e6xxx_chip *chip)
- {
- return mv88e6xxx_g2_misc_5_bit_port(chip, false);
- }
- static void mv88e6xxx_g2_irq_mask(struct irq_data *d)
- {
- struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
- unsigned int n = d->hwirq;
- chip->g2_irq.masked |= (1 << n);
- }
- static void mv88e6xxx_g2_irq_unmask(struct irq_data *d)
- {
- struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
- unsigned int n = d->hwirq;
- chip->g2_irq.masked &= ~(1 << n);
- }
- static irqreturn_t mv88e6xxx_g2_irq_thread_fn(int irq, void *dev_id)
- {
- struct mv88e6xxx_chip *chip = dev_id;
- unsigned int nhandled = 0;
- unsigned int sub_irq;
- unsigned int n;
- int err;
- u16 reg;
- mv88e6xxx_reg_lock(chip);
- err = mv88e6xxx_g2_int_source(chip, ®);
- mv88e6xxx_reg_unlock(chip);
- if (err)
- goto out;
- for (n = 0; n < 16; ++n) {
- if (reg & (1 << n)) {
- sub_irq = irq_find_mapping(chip->g2_irq.domain, n);
- handle_nested_irq(sub_irq);
- ++nhandled;
- }
- }
- out:
- return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
- }
- static void mv88e6xxx_g2_irq_bus_lock(struct irq_data *d)
- {
- struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
- mv88e6xxx_reg_lock(chip);
- }
- static void mv88e6xxx_g2_irq_bus_sync_unlock(struct irq_data *d)
- {
- struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
- int err;
- err = mv88e6xxx_g2_int_mask(chip, ~chip->g2_irq.masked);
- if (err)
- dev_err(chip->dev, "failed to mask interrupts\n");
- mv88e6xxx_reg_unlock(chip);
- }
- static const struct irq_chip mv88e6xxx_g2_irq_chip = {
- .name = "mv88e6xxx-g2",
- .irq_mask = mv88e6xxx_g2_irq_mask,
- .irq_unmask = mv88e6xxx_g2_irq_unmask,
- .irq_bus_lock = mv88e6xxx_g2_irq_bus_lock,
- .irq_bus_sync_unlock = mv88e6xxx_g2_irq_bus_sync_unlock,
- };
- static int mv88e6xxx_g2_irq_domain_map(struct irq_domain *d,
- unsigned int irq,
- irq_hw_number_t hwirq)
- {
- struct mv88e6xxx_chip *chip = d->host_data;
- irq_set_chip_data(irq, d->host_data);
- irq_set_chip_and_handler(irq, &chip->g2_irq.chip, handle_level_irq);
- irq_set_noprobe(irq);
- return 0;
- }
- static const struct irq_domain_ops mv88e6xxx_g2_irq_domain_ops = {
- .map = mv88e6xxx_g2_irq_domain_map,
- .xlate = irq_domain_xlate_twocell,
- };
- void mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip)
- {
- int irq, virq;
- mv88e6xxx_g2_watchdog_free(chip);
- free_irq(chip->device_irq, chip);
- irq_dispose_mapping(chip->device_irq);
- for (irq = 0; irq < 16; irq++) {
- virq = irq_find_mapping(chip->g2_irq.domain, irq);
- irq_dispose_mapping(virq);
- }
- irq_domain_remove(chip->g2_irq.domain);
- }
- int mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip)
- {
- int err, irq, virq;
- chip->g2_irq.masked = ~0;
- mv88e6xxx_reg_lock(chip);
- err = mv88e6xxx_g2_int_mask(chip, ~chip->g2_irq.masked);
- mv88e6xxx_reg_unlock(chip);
- if (err)
- return err;
- chip->g2_irq.domain = irq_domain_add_simple(
- chip->dev->of_node, 16, 0, &mv88e6xxx_g2_irq_domain_ops, chip);
- if (!chip->g2_irq.domain)
- return -ENOMEM;
- for (irq = 0; irq < 16; irq++)
- irq_create_mapping(chip->g2_irq.domain, irq);
- chip->g2_irq.chip = mv88e6xxx_g2_irq_chip;
- chip->device_irq = irq_find_mapping(chip->g1_irq.domain,
- MV88E6XXX_G1_STS_IRQ_DEVICE);
- if (chip->device_irq < 0) {
- err = chip->device_irq;
- goto out;
- }
- snprintf(chip->device_irq_name, sizeof(chip->device_irq_name),
- "mv88e6xxx-%s-g2", dev_name(chip->dev));
- err = request_threaded_irq(chip->device_irq, NULL,
- mv88e6xxx_g2_irq_thread_fn,
- IRQF_ONESHOT, chip->device_irq_name, chip);
- if (err)
- goto out;
- return mv88e6xxx_g2_watchdog_setup(chip);
- out:
- for (irq = 0; irq < 16; irq++) {
- virq = irq_find_mapping(chip->g2_irq.domain, irq);
- irq_dispose_mapping(virq);
- }
- irq_domain_remove(chip->g2_irq.domain);
- return err;
- }
- int mv88e6xxx_g2_irq_mdio_setup(struct mv88e6xxx_chip *chip,
- struct mii_bus *bus)
- {
- int phy, irq, err, err_phy;
- for (phy = 0; phy < chip->info->num_internal_phys; phy++) {
- irq = irq_find_mapping(chip->g2_irq.domain, phy);
- if (irq < 0) {
- err = irq;
- goto out;
- }
- bus->irq[chip->info->phy_base_addr + phy] = irq;
- }
- return 0;
- out:
- err_phy = phy;
- for (phy = 0; phy < err_phy; phy++)
- irq_dispose_mapping(bus->irq[phy]);
- return err;
- }
- void mv88e6xxx_g2_irq_mdio_free(struct mv88e6xxx_chip *chip,
- struct mii_bus *bus)
- {
- int phy;
- for (phy = 0; phy < chip->info->num_internal_phys; phy++)
- irq_dispose_mapping(bus->irq[phy]);
- }
|