global2.c 28 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Marvell 88E6xxx Switch Global 2 Registers support
  4. *
  5. * Copyright (c) 2008 Marvell Semiconductor
  6. *
  7. * Copyright (c) 2016-2017 Savoir-faire Linux Inc.
  8. * Vivien Didelot <[email protected]>
  9. */
  10. #include <linux/bitfield.h>
  11. #include <linux/interrupt.h>
  12. #include <linux/irqdomain.h>
  13. #include "chip.h"
  14. #include "global1.h" /* for MV88E6XXX_G1_STS_IRQ_DEVICE */
  15. #include "global2.h"
  16. int mv88e6xxx_g2_read(struct mv88e6xxx_chip *chip, int reg, u16 *val)
  17. {
  18. return mv88e6xxx_read(chip, chip->info->global2_addr, reg, val);
  19. }
  20. int mv88e6xxx_g2_write(struct mv88e6xxx_chip *chip, int reg, u16 val)
  21. {
  22. return mv88e6xxx_write(chip, chip->info->global2_addr, reg, val);
  23. }
  24. int mv88e6xxx_g2_wait_bit(struct mv88e6xxx_chip *chip, int reg, int
  25. bit, int val)
  26. {
  27. return mv88e6xxx_wait_bit(chip, chip->info->global2_addr, reg,
  28. bit, val);
  29. }
  30. /* Offset 0x00: Interrupt Source Register */
  31. static int mv88e6xxx_g2_int_source(struct mv88e6xxx_chip *chip, u16 *src)
  32. {
  33. /* Read (and clear most of) the Interrupt Source bits */
  34. return mv88e6xxx_g2_read(chip, MV88E6XXX_G2_INT_SRC, src);
  35. }
  36. /* Offset 0x01: Interrupt Mask Register */
  37. static int mv88e6xxx_g2_int_mask(struct mv88e6xxx_chip *chip, u16 mask)
  38. {
  39. return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_INT_MASK, mask);
  40. }
  41. /* Offset 0x02: Management Enable 2x */
  42. static int mv88e6xxx_g2_mgmt_enable_2x(struct mv88e6xxx_chip *chip, u16 en2x)
  43. {
  44. return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_MGMT_EN_2X, en2x);
  45. }
  46. /* Offset 0x03: Management Enable 0x */
  47. static int mv88e6xxx_g2_mgmt_enable_0x(struct mv88e6xxx_chip *chip, u16 en0x)
  48. {
  49. return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_MGMT_EN_0X, en0x);
  50. }
  51. /* Offset 0x05: Switch Management Register */
  52. static int mv88e6xxx_g2_switch_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip,
  53. bool enable)
  54. {
  55. u16 val;
  56. int err;
  57. err = mv88e6xxx_g2_read(chip, MV88E6XXX_G2_SWITCH_MGMT, &val);
  58. if (err)
  59. return err;
  60. if (enable)
  61. val |= MV88E6XXX_G2_SWITCH_MGMT_RSVD2CPU;
  62. else
  63. val &= ~MV88E6XXX_G2_SWITCH_MGMT_RSVD2CPU;
  64. return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SWITCH_MGMT, val);
  65. }
  66. int mv88e6185_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
  67. {
  68. int err;
  69. /* Consider the frames with reserved multicast destination
  70. * addresses matching 01:80:c2:00:00:0x as MGMT.
  71. */
  72. err = mv88e6xxx_g2_mgmt_enable_0x(chip, 0xffff);
  73. if (err)
  74. return err;
  75. return mv88e6xxx_g2_switch_mgmt_rsvd2cpu(chip, true);
  76. }
  77. int mv88e6352_g2_mgmt_rsvd2cpu(struct mv88e6xxx_chip *chip)
  78. {
  79. int err;
  80. /* Consider the frames with reserved multicast destination
  81. * addresses matching 01:80:c2:00:00:2x as MGMT.
  82. */
  83. err = mv88e6xxx_g2_mgmt_enable_2x(chip, 0xffff);
  84. if (err)
  85. return err;
  86. return mv88e6185_g2_mgmt_rsvd2cpu(chip);
  87. }
  88. /* Offset 0x06: Device Mapping Table register */
  89. int mv88e6xxx_g2_device_mapping_write(struct mv88e6xxx_chip *chip, int target,
  90. int port)
  91. {
  92. u16 val = (target << 8) | (port & 0x1f);
  93. /* Modern chips use 5 bits to define a device mapping port,
  94. * but bit 4 is reserved on older chips, so it is safe to use.
  95. */
  96. return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_DEVICE_MAPPING,
  97. MV88E6XXX_G2_DEVICE_MAPPING_UPDATE | val);
  98. }
  99. /* Offset 0x07: Trunk Mask Table register */
  100. int mv88e6xxx_g2_trunk_mask_write(struct mv88e6xxx_chip *chip, int num,
  101. bool hash, u16 mask)
  102. {
  103. u16 val = (num << 12) | (mask & mv88e6xxx_port_mask(chip));
  104. if (hash)
  105. val |= MV88E6XXX_G2_TRUNK_MASK_HASH;
  106. return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_TRUNK_MASK,
  107. MV88E6XXX_G2_TRUNK_MASK_UPDATE | val);
  108. }
  109. /* Offset 0x08: Trunk Mapping Table register */
  110. int mv88e6xxx_g2_trunk_mapping_write(struct mv88e6xxx_chip *chip, int id,
  111. u16 map)
  112. {
  113. const u16 port_mask = BIT(mv88e6xxx_num_ports(chip)) - 1;
  114. u16 val = (id << 11) | (map & port_mask);
  115. return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_TRUNK_MAPPING,
  116. MV88E6XXX_G2_TRUNK_MAPPING_UPDATE | val);
  117. }
  118. int mv88e6xxx_g2_trunk_clear(struct mv88e6xxx_chip *chip)
  119. {
  120. const u16 port_mask = BIT(mv88e6xxx_num_ports(chip)) - 1;
  121. int i, err;
  122. /* Clear all eight possible Trunk Mask vectors */
  123. for (i = 0; i < 8; ++i) {
  124. err = mv88e6xxx_g2_trunk_mask_write(chip, i, false, port_mask);
  125. if (err)
  126. return err;
  127. }
  128. /* Clear all sixteen possible Trunk ID routing vectors */
  129. for (i = 0; i < 16; ++i) {
  130. err = mv88e6xxx_g2_trunk_mapping_write(chip, i, 0);
  131. if (err)
  132. return err;
  133. }
  134. return 0;
  135. }
  136. /* Offset 0x09: Ingress Rate Command register
  137. * Offset 0x0A: Ingress Rate Data register
  138. */
  139. static int mv88e6xxx_g2_irl_wait(struct mv88e6xxx_chip *chip)
  140. {
  141. int bit = __bf_shf(MV88E6XXX_G2_IRL_CMD_BUSY);
  142. return mv88e6xxx_g2_wait_bit(chip, MV88E6XXX_G2_IRL_CMD, bit, 0);
  143. }
  144. static int mv88e6xxx_g2_irl_op(struct mv88e6xxx_chip *chip, u16 op, int port,
  145. int res, int reg)
  146. {
  147. int err;
  148. err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_IRL_CMD,
  149. MV88E6XXX_G2_IRL_CMD_BUSY | op | (port << 8) |
  150. (res << 5) | reg);
  151. if (err)
  152. return err;
  153. return mv88e6xxx_g2_irl_wait(chip);
  154. }
  155. int mv88e6352_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port)
  156. {
  157. return mv88e6xxx_g2_irl_op(chip, MV88E6352_G2_IRL_CMD_OP_INIT_ALL, port,
  158. 0, 0);
  159. }
  160. int mv88e6390_g2_irl_init_all(struct mv88e6xxx_chip *chip, int port)
  161. {
  162. return mv88e6xxx_g2_irl_op(chip, MV88E6390_G2_IRL_CMD_OP_INIT_ALL, port,
  163. 0, 0);
  164. }
  165. /* Offset 0x0B: Cross-chip Port VLAN (Addr) Register
  166. * Offset 0x0C: Cross-chip Port VLAN Data Register
  167. */
  168. static int mv88e6xxx_g2_pvt_op_wait(struct mv88e6xxx_chip *chip)
  169. {
  170. int bit = __bf_shf(MV88E6XXX_G2_PVT_ADDR_BUSY);
  171. return mv88e6xxx_g2_wait_bit(chip, MV88E6XXX_G2_PVT_ADDR, bit, 0);
  172. }
  173. static int mv88e6xxx_g2_pvt_op(struct mv88e6xxx_chip *chip, int src_dev,
  174. int src_port, u16 op)
  175. {
  176. int err;
  177. /* 9-bit Cross-chip PVT pointer: with MV88E6XXX_G2_MISC_5_BIT_PORT
  178. * cleared, source device is 5-bit, source port is 4-bit.
  179. */
  180. op |= MV88E6XXX_G2_PVT_ADDR_BUSY;
  181. op |= (src_dev & 0x1f) << 4;
  182. op |= (src_port & 0xf);
  183. err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_PVT_ADDR, op);
  184. if (err)
  185. return err;
  186. return mv88e6xxx_g2_pvt_op_wait(chip);
  187. }
  188. int mv88e6xxx_g2_pvt_read(struct mv88e6xxx_chip *chip, int src_dev,
  189. int src_port, u16 *data)
  190. {
  191. int err;
  192. err = mv88e6xxx_g2_pvt_op_wait(chip);
  193. if (err)
  194. return err;
  195. err = mv88e6xxx_g2_pvt_op(chip, src_dev, src_port,
  196. MV88E6XXX_G2_PVT_ADDR_OP_READ);
  197. if (err)
  198. return err;
  199. return mv88e6xxx_g2_read(chip, MV88E6XXX_G2_PVT_DATA, data);
  200. }
  201. int mv88e6xxx_g2_pvt_write(struct mv88e6xxx_chip *chip, int src_dev,
  202. int src_port, u16 data)
  203. {
  204. int err;
  205. err = mv88e6xxx_g2_pvt_op_wait(chip);
  206. if (err)
  207. return err;
  208. err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_PVT_DATA, data);
  209. if (err)
  210. return err;
  211. return mv88e6xxx_g2_pvt_op(chip, src_dev, src_port,
  212. MV88E6XXX_G2_PVT_ADDR_OP_WRITE_PVLAN);
  213. }
  214. /* Offset 0x0D: Switch MAC/WoL/WoF register */
  215. static int mv88e6xxx_g2_switch_mac_write(struct mv88e6xxx_chip *chip,
  216. unsigned int pointer, u8 data)
  217. {
  218. u16 val = (pointer << 8) | data;
  219. return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SWITCH_MAC,
  220. MV88E6XXX_G2_SWITCH_MAC_UPDATE | val);
  221. }
  222. int mv88e6xxx_g2_set_switch_mac(struct mv88e6xxx_chip *chip, u8 *addr)
  223. {
  224. int i, err;
  225. for (i = 0; i < 6; i++) {
  226. err = mv88e6xxx_g2_switch_mac_write(chip, i, addr[i]);
  227. if (err)
  228. break;
  229. }
  230. return err;
  231. }
  232. /* Offset 0x0E: ATU Statistics */
  233. int mv88e6xxx_g2_atu_stats_set(struct mv88e6xxx_chip *chip, u16 kind, u16 bin)
  234. {
  235. return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_ATU_STATS,
  236. kind | bin);
  237. }
  238. int mv88e6xxx_g2_atu_stats_get(struct mv88e6xxx_chip *chip, u16 *stats)
  239. {
  240. return mv88e6xxx_g2_read(chip, MV88E6XXX_G2_ATU_STATS, stats);
  241. }
  242. /* Offset 0x0F: Priority Override Table */
  243. static int mv88e6xxx_g2_pot_write(struct mv88e6xxx_chip *chip, int pointer,
  244. u8 data)
  245. {
  246. u16 val = (pointer << 8) | (data & 0x7);
  247. return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_PRIO_OVERRIDE,
  248. MV88E6XXX_G2_PRIO_OVERRIDE_UPDATE | val);
  249. }
  250. int mv88e6xxx_g2_pot_clear(struct mv88e6xxx_chip *chip)
  251. {
  252. int i, err;
  253. /* Clear all sixteen possible Priority Override entries */
  254. for (i = 0; i < 16; i++) {
  255. err = mv88e6xxx_g2_pot_write(chip, i, 0);
  256. if (err)
  257. break;
  258. }
  259. return err;
  260. }
  261. /* Offset 0x14: EEPROM Command
  262. * Offset 0x15: EEPROM Data (for 16-bit data access)
  263. * Offset 0x15: EEPROM Addr (for 8-bit data access)
  264. */
  265. int mv88e6xxx_g2_eeprom_wait(struct mv88e6xxx_chip *chip)
  266. {
  267. int bit = __bf_shf(MV88E6XXX_G2_EEPROM_CMD_BUSY);
  268. int err;
  269. err = mv88e6xxx_g2_wait_bit(chip, MV88E6XXX_G2_EEPROM_CMD, bit, 0);
  270. if (err)
  271. return err;
  272. bit = __bf_shf(MV88E6XXX_G2_EEPROM_CMD_RUNNING);
  273. return mv88e6xxx_g2_wait_bit(chip, MV88E6XXX_G2_EEPROM_CMD, bit, 0);
  274. }
  275. static int mv88e6xxx_g2_eeprom_cmd(struct mv88e6xxx_chip *chip, u16 cmd)
  276. {
  277. int err;
  278. err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_EEPROM_CMD,
  279. MV88E6XXX_G2_EEPROM_CMD_BUSY | cmd);
  280. if (err)
  281. return err;
  282. return mv88e6xxx_g2_eeprom_wait(chip);
  283. }
  284. static int mv88e6xxx_g2_eeprom_read8(struct mv88e6xxx_chip *chip,
  285. u16 addr, u8 *data)
  286. {
  287. u16 cmd = MV88E6XXX_G2_EEPROM_CMD_OP_READ;
  288. int err;
  289. err = mv88e6xxx_g2_eeprom_wait(chip);
  290. if (err)
  291. return err;
  292. err = mv88e6xxx_g2_write(chip, MV88E6390_G2_EEPROM_ADDR, addr);
  293. if (err)
  294. return err;
  295. err = mv88e6xxx_g2_eeprom_cmd(chip, cmd);
  296. if (err)
  297. return err;
  298. err = mv88e6xxx_g2_read(chip, MV88E6XXX_G2_EEPROM_CMD, &cmd);
  299. if (err)
  300. return err;
  301. *data = cmd & 0xff;
  302. return 0;
  303. }
  304. static int mv88e6xxx_g2_eeprom_write8(struct mv88e6xxx_chip *chip,
  305. u16 addr, u8 data)
  306. {
  307. u16 cmd = MV88E6XXX_G2_EEPROM_CMD_OP_WRITE |
  308. MV88E6XXX_G2_EEPROM_CMD_WRITE_EN;
  309. int err;
  310. err = mv88e6xxx_g2_eeprom_wait(chip);
  311. if (err)
  312. return err;
  313. err = mv88e6xxx_g2_write(chip, MV88E6390_G2_EEPROM_ADDR, addr);
  314. if (err)
  315. return err;
  316. return mv88e6xxx_g2_eeprom_cmd(chip, cmd | data);
  317. }
  318. static int mv88e6xxx_g2_eeprom_read16(struct mv88e6xxx_chip *chip,
  319. u8 addr, u16 *data)
  320. {
  321. u16 cmd = MV88E6XXX_G2_EEPROM_CMD_OP_READ | addr;
  322. int err;
  323. err = mv88e6xxx_g2_eeprom_wait(chip);
  324. if (err)
  325. return err;
  326. err = mv88e6xxx_g2_eeprom_cmd(chip, cmd);
  327. if (err)
  328. return err;
  329. return mv88e6xxx_g2_read(chip, MV88E6352_G2_EEPROM_DATA, data);
  330. }
  331. static int mv88e6xxx_g2_eeprom_write16(struct mv88e6xxx_chip *chip,
  332. u8 addr, u16 data)
  333. {
  334. u16 cmd = MV88E6XXX_G2_EEPROM_CMD_OP_WRITE | addr;
  335. int err;
  336. err = mv88e6xxx_g2_eeprom_wait(chip);
  337. if (err)
  338. return err;
  339. err = mv88e6xxx_g2_write(chip, MV88E6352_G2_EEPROM_DATA, data);
  340. if (err)
  341. return err;
  342. return mv88e6xxx_g2_eeprom_cmd(chip, cmd);
  343. }
  344. int mv88e6xxx_g2_get_eeprom8(struct mv88e6xxx_chip *chip,
  345. struct ethtool_eeprom *eeprom, u8 *data)
  346. {
  347. unsigned int offset = eeprom->offset;
  348. unsigned int len = eeprom->len;
  349. int err;
  350. eeprom->len = 0;
  351. while (len) {
  352. err = mv88e6xxx_g2_eeprom_read8(chip, offset, data);
  353. if (err)
  354. return err;
  355. eeprom->len++;
  356. offset++;
  357. data++;
  358. len--;
  359. }
  360. return 0;
  361. }
  362. int mv88e6xxx_g2_set_eeprom8(struct mv88e6xxx_chip *chip,
  363. struct ethtool_eeprom *eeprom, u8 *data)
  364. {
  365. unsigned int offset = eeprom->offset;
  366. unsigned int len = eeprom->len;
  367. int err;
  368. eeprom->len = 0;
  369. while (len) {
  370. err = mv88e6xxx_g2_eeprom_write8(chip, offset, *data);
  371. if (err)
  372. return err;
  373. eeprom->len++;
  374. offset++;
  375. data++;
  376. len--;
  377. }
  378. return 0;
  379. }
  380. int mv88e6xxx_g2_get_eeprom16(struct mv88e6xxx_chip *chip,
  381. struct ethtool_eeprom *eeprom, u8 *data)
  382. {
  383. unsigned int offset = eeprom->offset;
  384. unsigned int len = eeprom->len;
  385. u16 val;
  386. int err;
  387. eeprom->len = 0;
  388. if (offset & 1) {
  389. err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
  390. if (err)
  391. return err;
  392. *data++ = (val >> 8) & 0xff;
  393. offset++;
  394. len--;
  395. eeprom->len++;
  396. }
  397. while (len >= 2) {
  398. err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
  399. if (err)
  400. return err;
  401. *data++ = val & 0xff;
  402. *data++ = (val >> 8) & 0xff;
  403. offset += 2;
  404. len -= 2;
  405. eeprom->len += 2;
  406. }
  407. if (len) {
  408. err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
  409. if (err)
  410. return err;
  411. *data++ = val & 0xff;
  412. offset++;
  413. len--;
  414. eeprom->len++;
  415. }
  416. return 0;
  417. }
  418. int mv88e6xxx_g2_set_eeprom16(struct mv88e6xxx_chip *chip,
  419. struct ethtool_eeprom *eeprom, u8 *data)
  420. {
  421. unsigned int offset = eeprom->offset;
  422. unsigned int len = eeprom->len;
  423. u16 val;
  424. int err;
  425. /* Ensure the RO WriteEn bit is set */
  426. err = mv88e6xxx_g2_read(chip, MV88E6XXX_G2_EEPROM_CMD, &val);
  427. if (err)
  428. return err;
  429. if (!(val & MV88E6XXX_G2_EEPROM_CMD_WRITE_EN))
  430. return -EROFS;
  431. eeprom->len = 0;
  432. if (offset & 1) {
  433. err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
  434. if (err)
  435. return err;
  436. val = (*data++ << 8) | (val & 0xff);
  437. err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
  438. if (err)
  439. return err;
  440. offset++;
  441. len--;
  442. eeprom->len++;
  443. }
  444. while (len >= 2) {
  445. val = *data++;
  446. val |= *data++ << 8;
  447. err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
  448. if (err)
  449. return err;
  450. offset += 2;
  451. len -= 2;
  452. eeprom->len += 2;
  453. }
  454. if (len) {
  455. err = mv88e6xxx_g2_eeprom_read16(chip, offset >> 1, &val);
  456. if (err)
  457. return err;
  458. val = (val & 0xff00) | *data++;
  459. err = mv88e6xxx_g2_eeprom_write16(chip, offset >> 1, val);
  460. if (err)
  461. return err;
  462. offset++;
  463. len--;
  464. eeprom->len++;
  465. }
  466. return 0;
  467. }
  468. /* Offset 0x18: SMI PHY Command Register
  469. * Offset 0x19: SMI PHY Data Register
  470. */
  471. static int mv88e6xxx_g2_smi_phy_wait(struct mv88e6xxx_chip *chip)
  472. {
  473. int bit = __bf_shf(MV88E6XXX_G2_SMI_PHY_CMD_BUSY);
  474. return mv88e6xxx_g2_wait_bit(chip, MV88E6XXX_G2_SMI_PHY_CMD, bit, 0);
  475. }
  476. static int mv88e6xxx_g2_smi_phy_cmd(struct mv88e6xxx_chip *chip, u16 cmd)
  477. {
  478. int err;
  479. err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SMI_PHY_CMD,
  480. MV88E6XXX_G2_SMI_PHY_CMD_BUSY | cmd);
  481. if (err)
  482. return err;
  483. return mv88e6xxx_g2_smi_phy_wait(chip);
  484. }
  485. static int mv88e6xxx_g2_smi_phy_access(struct mv88e6xxx_chip *chip,
  486. bool external, bool c45, u16 op, int dev,
  487. int reg)
  488. {
  489. u16 cmd = op;
  490. if (external)
  491. cmd |= MV88E6390_G2_SMI_PHY_CMD_FUNC_EXTERNAL;
  492. else
  493. cmd |= MV88E6390_G2_SMI_PHY_CMD_FUNC_INTERNAL; /* empty mask */
  494. if (c45)
  495. cmd |= MV88E6XXX_G2_SMI_PHY_CMD_MODE_45; /* empty mask */
  496. else
  497. cmd |= MV88E6XXX_G2_SMI_PHY_CMD_MODE_22;
  498. dev <<= __bf_shf(MV88E6XXX_G2_SMI_PHY_CMD_DEV_ADDR_MASK);
  499. cmd |= dev & MV88E6XXX_G2_SMI_PHY_CMD_DEV_ADDR_MASK;
  500. cmd |= reg & MV88E6XXX_G2_SMI_PHY_CMD_REG_ADDR_MASK;
  501. return mv88e6xxx_g2_smi_phy_cmd(chip, cmd);
  502. }
  503. static int mv88e6xxx_g2_smi_phy_access_c22(struct mv88e6xxx_chip *chip,
  504. bool external, u16 op, int dev,
  505. int reg)
  506. {
  507. return mv88e6xxx_g2_smi_phy_access(chip, external, false, op, dev, reg);
  508. }
  509. /* IEEE 802.3 Clause 22 Read Data Register */
  510. static int mv88e6xxx_g2_smi_phy_read_data_c22(struct mv88e6xxx_chip *chip,
  511. bool external, int dev, int reg,
  512. u16 *data)
  513. {
  514. u16 op = MV88E6XXX_G2_SMI_PHY_CMD_OP_22_READ_DATA;
  515. int err;
  516. err = mv88e6xxx_g2_smi_phy_wait(chip);
  517. if (err)
  518. return err;
  519. err = mv88e6xxx_g2_smi_phy_access_c22(chip, external, op, dev, reg);
  520. if (err)
  521. return err;
  522. return mv88e6xxx_g2_read(chip, MV88E6XXX_G2_SMI_PHY_DATA, data);
  523. }
  524. /* IEEE 802.3 Clause 22 Write Data Register */
  525. static int mv88e6xxx_g2_smi_phy_write_data_c22(struct mv88e6xxx_chip *chip,
  526. bool external, int dev, int reg,
  527. u16 data)
  528. {
  529. u16 op = MV88E6XXX_G2_SMI_PHY_CMD_OP_22_WRITE_DATA;
  530. int err;
  531. err = mv88e6xxx_g2_smi_phy_wait(chip);
  532. if (err)
  533. return err;
  534. err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SMI_PHY_DATA, data);
  535. if (err)
  536. return err;
  537. return mv88e6xxx_g2_smi_phy_access_c22(chip, external, op, dev, reg);
  538. }
  539. static int mv88e6xxx_g2_smi_phy_access_c45(struct mv88e6xxx_chip *chip,
  540. bool external, u16 op, int port,
  541. int dev)
  542. {
  543. return mv88e6xxx_g2_smi_phy_access(chip, external, true, op, port, dev);
  544. }
  545. /* IEEE 802.3 Clause 45 Write Address Register */
  546. static int mv88e6xxx_g2_smi_phy_write_addr_c45(struct mv88e6xxx_chip *chip,
  547. bool external, int port, int dev,
  548. int addr)
  549. {
  550. u16 op = MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_ADDR;
  551. int err;
  552. err = mv88e6xxx_g2_smi_phy_wait(chip);
  553. if (err)
  554. return err;
  555. err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SMI_PHY_DATA, addr);
  556. if (err)
  557. return err;
  558. return mv88e6xxx_g2_smi_phy_access_c45(chip, external, op, port, dev);
  559. }
  560. /* IEEE 802.3 Clause 45 Read Data Register */
  561. static int mv88e6xxx_g2_smi_phy_read_data_c45(struct mv88e6xxx_chip *chip,
  562. bool external, int port, int dev,
  563. u16 *data)
  564. {
  565. u16 op = MV88E6XXX_G2_SMI_PHY_CMD_OP_45_READ_DATA;
  566. int err;
  567. err = mv88e6xxx_g2_smi_phy_access_c45(chip, external, op, port, dev);
  568. if (err)
  569. return err;
  570. return mv88e6xxx_g2_read(chip, MV88E6XXX_G2_SMI_PHY_DATA, data);
  571. }
  572. static int mv88e6xxx_g2_smi_phy_read_c45(struct mv88e6xxx_chip *chip,
  573. bool external, int port, int reg,
  574. u16 *data)
  575. {
  576. int dev = (reg >> 16) & 0x1f;
  577. int addr = reg & 0xffff;
  578. int err;
  579. err = mv88e6xxx_g2_smi_phy_write_addr_c45(chip, external, port, dev,
  580. addr);
  581. if (err)
  582. return err;
  583. return mv88e6xxx_g2_smi_phy_read_data_c45(chip, external, port, dev,
  584. data);
  585. }
  586. /* IEEE 802.3 Clause 45 Write Data Register */
  587. static int mv88e6xxx_g2_smi_phy_write_data_c45(struct mv88e6xxx_chip *chip,
  588. bool external, int port, int dev,
  589. u16 data)
  590. {
  591. u16 op = MV88E6XXX_G2_SMI_PHY_CMD_OP_45_WRITE_DATA;
  592. int err;
  593. err = mv88e6xxx_g2_write(chip, MV88E6XXX_G2_SMI_PHY_DATA, data);
  594. if (err)
  595. return err;
  596. return mv88e6xxx_g2_smi_phy_access_c45(chip, external, op, port, dev);
  597. }
  598. static int mv88e6xxx_g2_smi_phy_write_c45(struct mv88e6xxx_chip *chip,
  599. bool external, int port, int reg,
  600. u16 data)
  601. {
  602. int dev = (reg >> 16) & 0x1f;
  603. int addr = reg & 0xffff;
  604. int err;
  605. err = mv88e6xxx_g2_smi_phy_write_addr_c45(chip, external, port, dev,
  606. addr);
  607. if (err)
  608. return err;
  609. return mv88e6xxx_g2_smi_phy_write_data_c45(chip, external, port, dev,
  610. data);
  611. }
  612. int mv88e6xxx_g2_smi_phy_read(struct mv88e6xxx_chip *chip, struct mii_bus *bus,
  613. int addr, int reg, u16 *val)
  614. {
  615. struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
  616. bool external = mdio_bus->external;
  617. if (reg & MII_ADDR_C45)
  618. return mv88e6xxx_g2_smi_phy_read_c45(chip, external, addr, reg,
  619. val);
  620. return mv88e6xxx_g2_smi_phy_read_data_c22(chip, external, addr, reg,
  621. val);
  622. }
  623. int mv88e6xxx_g2_smi_phy_write(struct mv88e6xxx_chip *chip, struct mii_bus *bus,
  624. int addr, int reg, u16 val)
  625. {
  626. struct mv88e6xxx_mdio_bus *mdio_bus = bus->priv;
  627. bool external = mdio_bus->external;
  628. if (reg & MII_ADDR_C45)
  629. return mv88e6xxx_g2_smi_phy_write_c45(chip, external, addr, reg,
  630. val);
  631. return mv88e6xxx_g2_smi_phy_write_data_c22(chip, external, addr, reg,
  632. val);
  633. }
  634. /* Offset 0x1B: Watchdog Control */
  635. static int mv88e6097_watchdog_action(struct mv88e6xxx_chip *chip, int irq)
  636. {
  637. u16 reg;
  638. mv88e6xxx_g2_read(chip, MV88E6352_G2_WDOG_CTL, &reg);
  639. dev_info(chip->dev, "Watchdog event: 0x%04x", reg);
  640. return IRQ_HANDLED;
  641. }
  642. static void mv88e6097_watchdog_free(struct mv88e6xxx_chip *chip)
  643. {
  644. u16 reg;
  645. mv88e6xxx_g2_read(chip, MV88E6352_G2_WDOG_CTL, &reg);
  646. reg &= ~(MV88E6352_G2_WDOG_CTL_EGRESS_ENABLE |
  647. MV88E6352_G2_WDOG_CTL_QC_ENABLE);
  648. mv88e6xxx_g2_write(chip, MV88E6352_G2_WDOG_CTL, reg);
  649. }
  650. static int mv88e6097_watchdog_setup(struct mv88e6xxx_chip *chip)
  651. {
  652. return mv88e6xxx_g2_write(chip, MV88E6352_G2_WDOG_CTL,
  653. MV88E6352_G2_WDOG_CTL_EGRESS_ENABLE |
  654. MV88E6352_G2_WDOG_CTL_QC_ENABLE |
  655. MV88E6352_G2_WDOG_CTL_SWRESET);
  656. }
  657. const struct mv88e6xxx_irq_ops mv88e6097_watchdog_ops = {
  658. .irq_action = mv88e6097_watchdog_action,
  659. .irq_setup = mv88e6097_watchdog_setup,
  660. .irq_free = mv88e6097_watchdog_free,
  661. };
  662. static void mv88e6250_watchdog_free(struct mv88e6xxx_chip *chip)
  663. {
  664. u16 reg;
  665. mv88e6xxx_g2_read(chip, MV88E6250_G2_WDOG_CTL, &reg);
  666. reg &= ~(MV88E6250_G2_WDOG_CTL_EGRESS_ENABLE |
  667. MV88E6250_G2_WDOG_CTL_QC_ENABLE);
  668. mv88e6xxx_g2_write(chip, MV88E6250_G2_WDOG_CTL, reg);
  669. }
  670. static int mv88e6250_watchdog_setup(struct mv88e6xxx_chip *chip)
  671. {
  672. return mv88e6xxx_g2_write(chip, MV88E6250_G2_WDOG_CTL,
  673. MV88E6250_G2_WDOG_CTL_EGRESS_ENABLE |
  674. MV88E6250_G2_WDOG_CTL_QC_ENABLE |
  675. MV88E6250_G2_WDOG_CTL_SWRESET);
  676. }
  677. const struct mv88e6xxx_irq_ops mv88e6250_watchdog_ops = {
  678. .irq_action = mv88e6097_watchdog_action,
  679. .irq_setup = mv88e6250_watchdog_setup,
  680. .irq_free = mv88e6250_watchdog_free,
  681. };
  682. static int mv88e6390_watchdog_setup(struct mv88e6xxx_chip *chip)
  683. {
  684. return mv88e6xxx_g2_write(chip, MV88E6390_G2_WDOG_CTL,
  685. MV88E6390_G2_WDOG_CTL_UPDATE |
  686. MV88E6390_G2_WDOG_CTL_PTR_INT_ENABLE |
  687. MV88E6390_G2_WDOG_CTL_CUT_THROUGH |
  688. MV88E6390_G2_WDOG_CTL_QUEUE_CONTROLLER |
  689. MV88E6390_G2_WDOG_CTL_EGRESS |
  690. MV88E6390_G2_WDOG_CTL_FORCE_IRQ);
  691. }
  692. static int mv88e6390_watchdog_action(struct mv88e6xxx_chip *chip, int irq)
  693. {
  694. u16 reg;
  695. mv88e6xxx_g2_write(chip, MV88E6390_G2_WDOG_CTL,
  696. MV88E6390_G2_WDOG_CTL_PTR_EVENT);
  697. mv88e6xxx_g2_read(chip, MV88E6390_G2_WDOG_CTL, &reg);
  698. dev_info(chip->dev, "Watchdog event: 0x%04x",
  699. reg & MV88E6390_G2_WDOG_CTL_DATA_MASK);
  700. mv88e6xxx_g2_write(chip, MV88E6390_G2_WDOG_CTL,
  701. MV88E6390_G2_WDOG_CTL_PTR_HISTORY);
  702. mv88e6xxx_g2_read(chip, MV88E6390_G2_WDOG_CTL, &reg);
  703. dev_info(chip->dev, "Watchdog history: 0x%04x",
  704. reg & MV88E6390_G2_WDOG_CTL_DATA_MASK);
  705. /* Trigger a software reset to try to recover the switch */
  706. if (chip->info->ops->reset)
  707. chip->info->ops->reset(chip);
  708. mv88e6390_watchdog_setup(chip);
  709. return IRQ_HANDLED;
  710. }
  711. static void mv88e6390_watchdog_free(struct mv88e6xxx_chip *chip)
  712. {
  713. mv88e6xxx_g2_write(chip, MV88E6390_G2_WDOG_CTL,
  714. MV88E6390_G2_WDOG_CTL_UPDATE |
  715. MV88E6390_G2_WDOG_CTL_PTR_INT_ENABLE);
  716. }
  717. const struct mv88e6xxx_irq_ops mv88e6390_watchdog_ops = {
  718. .irq_action = mv88e6390_watchdog_action,
  719. .irq_setup = mv88e6390_watchdog_setup,
  720. .irq_free = mv88e6390_watchdog_free,
  721. };
  722. static int mv88e6393x_watchdog_action(struct mv88e6xxx_chip *chip, int irq)
  723. {
  724. mv88e6390_watchdog_action(chip, irq);
  725. /* Fix for clearing the force WD event bit.
  726. * Unreleased erratum on mv88e6393x.
  727. */
  728. mv88e6xxx_g2_write(chip, MV88E6390_G2_WDOG_CTL,
  729. MV88E6390_G2_WDOG_CTL_UPDATE |
  730. MV88E6390_G2_WDOG_CTL_PTR_EVENT);
  731. return IRQ_HANDLED;
  732. }
  733. const struct mv88e6xxx_irq_ops mv88e6393x_watchdog_ops = {
  734. .irq_action = mv88e6393x_watchdog_action,
  735. .irq_setup = mv88e6390_watchdog_setup,
  736. .irq_free = mv88e6390_watchdog_free,
  737. };
  738. static irqreturn_t mv88e6xxx_g2_watchdog_thread_fn(int irq, void *dev_id)
  739. {
  740. struct mv88e6xxx_chip *chip = dev_id;
  741. irqreturn_t ret = IRQ_NONE;
  742. mv88e6xxx_reg_lock(chip);
  743. if (chip->info->ops->watchdog_ops->irq_action)
  744. ret = chip->info->ops->watchdog_ops->irq_action(chip, irq);
  745. mv88e6xxx_reg_unlock(chip);
  746. return ret;
  747. }
  748. static void mv88e6xxx_g2_watchdog_free(struct mv88e6xxx_chip *chip)
  749. {
  750. mv88e6xxx_reg_lock(chip);
  751. if (chip->info->ops->watchdog_ops->irq_free)
  752. chip->info->ops->watchdog_ops->irq_free(chip);
  753. mv88e6xxx_reg_unlock(chip);
  754. free_irq(chip->watchdog_irq, chip);
  755. irq_dispose_mapping(chip->watchdog_irq);
  756. }
  757. static int mv88e6xxx_g2_watchdog_setup(struct mv88e6xxx_chip *chip)
  758. {
  759. int err;
  760. chip->watchdog_irq = irq_find_mapping(chip->g2_irq.domain,
  761. MV88E6XXX_G2_INT_SOURCE_WATCHDOG);
  762. if (chip->watchdog_irq < 0)
  763. return chip->watchdog_irq;
  764. snprintf(chip->watchdog_irq_name, sizeof(chip->watchdog_irq_name),
  765. "mv88e6xxx-%s-watchdog", dev_name(chip->dev));
  766. err = request_threaded_irq(chip->watchdog_irq, NULL,
  767. mv88e6xxx_g2_watchdog_thread_fn,
  768. IRQF_ONESHOT | IRQF_TRIGGER_FALLING,
  769. chip->watchdog_irq_name, chip);
  770. if (err)
  771. return err;
  772. mv88e6xxx_reg_lock(chip);
  773. if (chip->info->ops->watchdog_ops->irq_setup)
  774. err = chip->info->ops->watchdog_ops->irq_setup(chip);
  775. mv88e6xxx_reg_unlock(chip);
  776. return err;
  777. }
  778. /* Offset 0x1D: Misc Register */
  779. static int mv88e6xxx_g2_misc_5_bit_port(struct mv88e6xxx_chip *chip,
  780. bool port_5_bit)
  781. {
  782. u16 val;
  783. int err;
  784. err = mv88e6xxx_g2_read(chip, MV88E6XXX_G2_MISC, &val);
  785. if (err)
  786. return err;
  787. if (port_5_bit)
  788. val |= MV88E6XXX_G2_MISC_5_BIT_PORT;
  789. else
  790. val &= ~MV88E6XXX_G2_MISC_5_BIT_PORT;
  791. return mv88e6xxx_g2_write(chip, MV88E6XXX_G2_MISC, val);
  792. }
  793. int mv88e6xxx_g2_misc_4_bit_port(struct mv88e6xxx_chip *chip)
  794. {
  795. return mv88e6xxx_g2_misc_5_bit_port(chip, false);
  796. }
  797. static void mv88e6xxx_g2_irq_mask(struct irq_data *d)
  798. {
  799. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  800. unsigned int n = d->hwirq;
  801. chip->g2_irq.masked |= (1 << n);
  802. }
  803. static void mv88e6xxx_g2_irq_unmask(struct irq_data *d)
  804. {
  805. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  806. unsigned int n = d->hwirq;
  807. chip->g2_irq.masked &= ~(1 << n);
  808. }
  809. static irqreturn_t mv88e6xxx_g2_irq_thread_fn(int irq, void *dev_id)
  810. {
  811. struct mv88e6xxx_chip *chip = dev_id;
  812. unsigned int nhandled = 0;
  813. unsigned int sub_irq;
  814. unsigned int n;
  815. int err;
  816. u16 reg;
  817. mv88e6xxx_reg_lock(chip);
  818. err = mv88e6xxx_g2_int_source(chip, &reg);
  819. mv88e6xxx_reg_unlock(chip);
  820. if (err)
  821. goto out;
  822. for (n = 0; n < 16; ++n) {
  823. if (reg & (1 << n)) {
  824. sub_irq = irq_find_mapping(chip->g2_irq.domain, n);
  825. handle_nested_irq(sub_irq);
  826. ++nhandled;
  827. }
  828. }
  829. out:
  830. return (nhandled > 0 ? IRQ_HANDLED : IRQ_NONE);
  831. }
  832. static void mv88e6xxx_g2_irq_bus_lock(struct irq_data *d)
  833. {
  834. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  835. mv88e6xxx_reg_lock(chip);
  836. }
  837. static void mv88e6xxx_g2_irq_bus_sync_unlock(struct irq_data *d)
  838. {
  839. struct mv88e6xxx_chip *chip = irq_data_get_irq_chip_data(d);
  840. int err;
  841. err = mv88e6xxx_g2_int_mask(chip, ~chip->g2_irq.masked);
  842. if (err)
  843. dev_err(chip->dev, "failed to mask interrupts\n");
  844. mv88e6xxx_reg_unlock(chip);
  845. }
  846. static const struct irq_chip mv88e6xxx_g2_irq_chip = {
  847. .name = "mv88e6xxx-g2",
  848. .irq_mask = mv88e6xxx_g2_irq_mask,
  849. .irq_unmask = mv88e6xxx_g2_irq_unmask,
  850. .irq_bus_lock = mv88e6xxx_g2_irq_bus_lock,
  851. .irq_bus_sync_unlock = mv88e6xxx_g2_irq_bus_sync_unlock,
  852. };
  853. static int mv88e6xxx_g2_irq_domain_map(struct irq_domain *d,
  854. unsigned int irq,
  855. irq_hw_number_t hwirq)
  856. {
  857. struct mv88e6xxx_chip *chip = d->host_data;
  858. irq_set_chip_data(irq, d->host_data);
  859. irq_set_chip_and_handler(irq, &chip->g2_irq.chip, handle_level_irq);
  860. irq_set_noprobe(irq);
  861. return 0;
  862. }
  863. static const struct irq_domain_ops mv88e6xxx_g2_irq_domain_ops = {
  864. .map = mv88e6xxx_g2_irq_domain_map,
  865. .xlate = irq_domain_xlate_twocell,
  866. };
  867. void mv88e6xxx_g2_irq_free(struct mv88e6xxx_chip *chip)
  868. {
  869. int irq, virq;
  870. mv88e6xxx_g2_watchdog_free(chip);
  871. free_irq(chip->device_irq, chip);
  872. irq_dispose_mapping(chip->device_irq);
  873. for (irq = 0; irq < 16; irq++) {
  874. virq = irq_find_mapping(chip->g2_irq.domain, irq);
  875. irq_dispose_mapping(virq);
  876. }
  877. irq_domain_remove(chip->g2_irq.domain);
  878. }
  879. int mv88e6xxx_g2_irq_setup(struct mv88e6xxx_chip *chip)
  880. {
  881. int err, irq, virq;
  882. chip->g2_irq.masked = ~0;
  883. mv88e6xxx_reg_lock(chip);
  884. err = mv88e6xxx_g2_int_mask(chip, ~chip->g2_irq.masked);
  885. mv88e6xxx_reg_unlock(chip);
  886. if (err)
  887. return err;
  888. chip->g2_irq.domain = irq_domain_add_simple(
  889. chip->dev->of_node, 16, 0, &mv88e6xxx_g2_irq_domain_ops, chip);
  890. if (!chip->g2_irq.domain)
  891. return -ENOMEM;
  892. for (irq = 0; irq < 16; irq++)
  893. irq_create_mapping(chip->g2_irq.domain, irq);
  894. chip->g2_irq.chip = mv88e6xxx_g2_irq_chip;
  895. chip->device_irq = irq_find_mapping(chip->g1_irq.domain,
  896. MV88E6XXX_G1_STS_IRQ_DEVICE);
  897. if (chip->device_irq < 0) {
  898. err = chip->device_irq;
  899. goto out;
  900. }
  901. snprintf(chip->device_irq_name, sizeof(chip->device_irq_name),
  902. "mv88e6xxx-%s-g2", dev_name(chip->dev));
  903. err = request_threaded_irq(chip->device_irq, NULL,
  904. mv88e6xxx_g2_irq_thread_fn,
  905. IRQF_ONESHOT, chip->device_irq_name, chip);
  906. if (err)
  907. goto out;
  908. return mv88e6xxx_g2_watchdog_setup(chip);
  909. out:
  910. for (irq = 0; irq < 16; irq++) {
  911. virq = irq_find_mapping(chip->g2_irq.domain, irq);
  912. irq_dispose_mapping(virq);
  913. }
  914. irq_domain_remove(chip->g2_irq.domain);
  915. return err;
  916. }
  917. int mv88e6xxx_g2_irq_mdio_setup(struct mv88e6xxx_chip *chip,
  918. struct mii_bus *bus)
  919. {
  920. int phy, irq, err, err_phy;
  921. for (phy = 0; phy < chip->info->num_internal_phys; phy++) {
  922. irq = irq_find_mapping(chip->g2_irq.domain, phy);
  923. if (irq < 0) {
  924. err = irq;
  925. goto out;
  926. }
  927. bus->irq[chip->info->phy_base_addr + phy] = irq;
  928. }
  929. return 0;
  930. out:
  931. err_phy = phy;
  932. for (phy = 0; phy < err_phy; phy++)
  933. irq_dispose_mapping(bus->irq[phy]);
  934. return err;
  935. }
  936. void mv88e6xxx_g2_irq_mdio_free(struct mv88e6xxx_chip *chip,
  937. struct mii_bus *bus)
  938. {
  939. int phy;
  940. for (phy = 0; phy < chip->info->num_internal_phys; phy++)
  941. irq_dispose_mapping(bus->irq[phy]);
  942. }