lan937x_main.c 9.3 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391
  1. // SPDX-License-Identifier: GPL-2.0
  2. /* Microchip LAN937X switch driver main logic
  3. * Copyright (C) 2019-2022 Microchip Technology Inc.
  4. */
  5. #include <linux/kernel.h>
  6. #include <linux/module.h>
  7. #include <linux/iopoll.h>
  8. #include <linux/phy.h>
  9. #include <linux/of_net.h>
  10. #include <linux/if_bridge.h>
  11. #include <linux/if_vlan.h>
  12. #include <linux/math.h>
  13. #include <net/dsa.h>
  14. #include <net/switchdev.h>
  15. #include "lan937x_reg.h"
  16. #include "ksz_common.h"
  17. #include "lan937x.h"
  18. static int lan937x_cfg(struct ksz_device *dev, u32 addr, u8 bits, bool set)
  19. {
  20. return regmap_update_bits(dev->regmap[0], addr, bits, set ? bits : 0);
  21. }
  22. static int lan937x_port_cfg(struct ksz_device *dev, int port, int offset,
  23. u8 bits, bool set)
  24. {
  25. return regmap_update_bits(dev->regmap[0], PORT_CTRL_ADDR(port, offset),
  26. bits, set ? bits : 0);
  27. }
  28. static int lan937x_enable_spi_indirect_access(struct ksz_device *dev)
  29. {
  30. u16 data16;
  31. int ret;
  32. /* Enable Phy access through SPI */
  33. ret = lan937x_cfg(dev, REG_GLOBAL_CTRL_0, SW_PHY_REG_BLOCK, false);
  34. if (ret < 0)
  35. return ret;
  36. ret = ksz_read16(dev, REG_VPHY_SPECIAL_CTRL__2, &data16);
  37. if (ret < 0)
  38. return ret;
  39. /* Allow SPI access */
  40. data16 |= VPHY_SPI_INDIRECT_ENABLE;
  41. return ksz_write16(dev, REG_VPHY_SPECIAL_CTRL__2, data16);
  42. }
  43. static int lan937x_vphy_ind_addr_wr(struct ksz_device *dev, int addr, int reg)
  44. {
  45. u16 addr_base = REG_PORT_T1_PHY_CTRL_BASE;
  46. u16 temp;
  47. /* get register address based on the logical port */
  48. temp = PORT_CTRL_ADDR(addr, (addr_base + (reg << 2)));
  49. return ksz_write16(dev, REG_VPHY_IND_ADDR__2, temp);
  50. }
  51. static int lan937x_internal_phy_write(struct ksz_device *dev, int addr, int reg,
  52. u16 val)
  53. {
  54. unsigned int value;
  55. int ret;
  56. /* Check for internal phy port */
  57. if (!dev->info->internal_phy[addr])
  58. return -EOPNOTSUPP;
  59. ret = lan937x_vphy_ind_addr_wr(dev, addr, reg);
  60. if (ret < 0)
  61. return ret;
  62. /* Write the data to be written to the VPHY reg */
  63. ret = ksz_write16(dev, REG_VPHY_IND_DATA__2, val);
  64. if (ret < 0)
  65. return ret;
  66. /* Write the Write En and Busy bit */
  67. ret = ksz_write16(dev, REG_VPHY_IND_CTRL__2,
  68. (VPHY_IND_WRITE | VPHY_IND_BUSY));
  69. if (ret < 0)
  70. return ret;
  71. ret = regmap_read_poll_timeout(dev->regmap[1], REG_VPHY_IND_CTRL__2,
  72. value, !(value & VPHY_IND_BUSY), 10,
  73. 1000);
  74. if (ret < 0) {
  75. dev_err(dev->dev, "Failed to write phy register\n");
  76. return ret;
  77. }
  78. return 0;
  79. }
  80. static int lan937x_internal_phy_read(struct ksz_device *dev, int addr, int reg,
  81. u16 *val)
  82. {
  83. unsigned int value;
  84. int ret;
  85. /* Check for internal phy port, return 0xffff for non-existent phy */
  86. if (!dev->info->internal_phy[addr])
  87. return 0xffff;
  88. ret = lan937x_vphy_ind_addr_wr(dev, addr, reg);
  89. if (ret < 0)
  90. return ret;
  91. /* Write Read and Busy bit to start the transaction */
  92. ret = ksz_write16(dev, REG_VPHY_IND_CTRL__2, VPHY_IND_BUSY);
  93. if (ret < 0)
  94. return ret;
  95. ret = regmap_read_poll_timeout(dev->regmap[1], REG_VPHY_IND_CTRL__2,
  96. value, !(value & VPHY_IND_BUSY), 10,
  97. 1000);
  98. if (ret < 0) {
  99. dev_err(dev->dev, "Failed to read phy register\n");
  100. return ret;
  101. }
  102. /* Read the VPHY register which has the PHY data */
  103. return ksz_read16(dev, REG_VPHY_IND_DATA__2, val);
  104. }
  105. int lan937x_r_phy(struct ksz_device *dev, u16 addr, u16 reg, u16 *data)
  106. {
  107. return lan937x_internal_phy_read(dev, addr, reg, data);
  108. }
  109. int lan937x_w_phy(struct ksz_device *dev, u16 addr, u16 reg, u16 val)
  110. {
  111. return lan937x_internal_phy_write(dev, addr, reg, val);
  112. }
  113. int lan937x_reset_switch(struct ksz_device *dev)
  114. {
  115. u32 data32;
  116. int ret;
  117. /* reset switch */
  118. ret = lan937x_cfg(dev, REG_SW_OPERATION, SW_RESET, true);
  119. if (ret < 0)
  120. return ret;
  121. /* Enable Auto Aging */
  122. ret = lan937x_cfg(dev, REG_SW_LUE_CTRL_1, SW_LINK_AUTO_AGING, true);
  123. if (ret < 0)
  124. return ret;
  125. /* disable interrupts */
  126. ret = ksz_write32(dev, REG_SW_INT_MASK__4, SWITCH_INT_MASK);
  127. if (ret < 0)
  128. return ret;
  129. ret = ksz_write32(dev, REG_SW_INT_STATUS__4, POR_READY_INT);
  130. if (ret < 0)
  131. return ret;
  132. ret = ksz_write32(dev, REG_SW_PORT_INT_MASK__4, 0xFF);
  133. if (ret < 0)
  134. return ret;
  135. return ksz_read32(dev, REG_SW_PORT_INT_STATUS__4, &data32);
  136. }
  137. void lan937x_port_setup(struct ksz_device *dev, int port, bool cpu_port)
  138. {
  139. const u32 *masks = dev->info->masks;
  140. const u16 *regs = dev->info->regs;
  141. struct dsa_switch *ds = dev->ds;
  142. u8 member;
  143. /* enable tag tail for host port */
  144. if (cpu_port)
  145. lan937x_port_cfg(dev, port, REG_PORT_CTRL_0,
  146. PORT_TAIL_TAG_ENABLE, true);
  147. /* set back pressure for half duplex */
  148. lan937x_port_cfg(dev, port, REG_PORT_MAC_CTRL_1, PORT_BACK_PRESSURE,
  149. true);
  150. /* enable 802.1p priority */
  151. lan937x_port_cfg(dev, port, P_PRIO_CTRL, PORT_802_1P_PRIO_ENABLE, true);
  152. if (!dev->info->internal_phy[port])
  153. lan937x_port_cfg(dev, port, regs[P_XMII_CTRL_0],
  154. masks[P_MII_TX_FLOW_CTRL] |
  155. masks[P_MII_RX_FLOW_CTRL],
  156. true);
  157. if (cpu_port)
  158. member = dsa_user_ports(ds);
  159. else
  160. member = BIT(dsa_upstream_port(ds, port));
  161. dev->dev_ops->cfg_port_member(dev, port, member);
  162. }
  163. void lan937x_config_cpu_port(struct dsa_switch *ds)
  164. {
  165. struct ksz_device *dev = ds->priv;
  166. struct dsa_port *dp;
  167. dsa_switch_for_each_cpu_port(dp, ds) {
  168. if (dev->info->cpu_ports & (1 << dp->index)) {
  169. dev->cpu_port = dp->index;
  170. /* enable cpu port */
  171. lan937x_port_setup(dev, dp->index, true);
  172. }
  173. }
  174. dsa_switch_for_each_user_port(dp, ds) {
  175. ksz_port_stp_state_set(ds, dp->index, BR_STATE_DISABLED);
  176. }
  177. }
  178. int lan937x_change_mtu(struct ksz_device *dev, int port, int new_mtu)
  179. {
  180. struct dsa_switch *ds = dev->ds;
  181. int ret;
  182. new_mtu += VLAN_ETH_HLEN + ETH_FCS_LEN;
  183. if (dsa_is_cpu_port(ds, port))
  184. new_mtu += LAN937X_TAG_LEN;
  185. if (new_mtu >= FR_MIN_SIZE)
  186. ret = lan937x_port_cfg(dev, port, REG_PORT_MAC_CTRL_0,
  187. PORT_JUMBO_PACKET, true);
  188. else
  189. ret = lan937x_port_cfg(dev, port, REG_PORT_MAC_CTRL_0,
  190. PORT_JUMBO_PACKET, false);
  191. if (ret < 0) {
  192. dev_err(ds->dev, "failed to enable jumbo\n");
  193. return ret;
  194. }
  195. /* Write the frame size in PORT_MAX_FR_SIZE register */
  196. ksz_pwrite16(dev, port, PORT_MAX_FR_SIZE, new_mtu);
  197. return 0;
  198. }
  199. int lan937x_set_ageing_time(struct ksz_device *dev, unsigned int msecs)
  200. {
  201. u32 secs = msecs / 1000;
  202. u32 value;
  203. int ret;
  204. value = FIELD_GET(SW_AGE_PERIOD_7_0_M, secs);
  205. ret = ksz_write8(dev, REG_SW_AGE_PERIOD__1, value);
  206. if (ret < 0)
  207. return ret;
  208. value = FIELD_GET(SW_AGE_PERIOD_19_8_M, secs);
  209. return ksz_write16(dev, REG_SW_AGE_PERIOD__2, value);
  210. }
  211. static void lan937x_set_tune_adj(struct ksz_device *dev, int port,
  212. u16 reg, u8 val)
  213. {
  214. u16 data16;
  215. ksz_pread16(dev, port, reg, &data16);
  216. /* Update tune Adjust */
  217. data16 |= FIELD_PREP(PORT_TUNE_ADJ, val);
  218. ksz_pwrite16(dev, port, reg, data16);
  219. /* write DLL reset to take effect */
  220. data16 |= PORT_DLL_RESET;
  221. ksz_pwrite16(dev, port, reg, data16);
  222. }
  223. static void lan937x_set_rgmii_tx_delay(struct ksz_device *dev, int port)
  224. {
  225. u8 val;
  226. /* Apply different codes based on the ports as per characterization
  227. * results
  228. */
  229. val = (port == LAN937X_RGMII_1_PORT) ? RGMII_1_TX_DELAY_2NS :
  230. RGMII_2_TX_DELAY_2NS;
  231. lan937x_set_tune_adj(dev, port, REG_PORT_XMII_CTRL_5, val);
  232. }
  233. static void lan937x_set_rgmii_rx_delay(struct ksz_device *dev, int port)
  234. {
  235. u8 val;
  236. val = (port == LAN937X_RGMII_1_PORT) ? RGMII_1_RX_DELAY_2NS :
  237. RGMII_2_RX_DELAY_2NS;
  238. lan937x_set_tune_adj(dev, port, REG_PORT_XMII_CTRL_4, val);
  239. }
  240. void lan937x_phylink_get_caps(struct ksz_device *dev, int port,
  241. struct phylink_config *config)
  242. {
  243. config->mac_capabilities = MAC_100FD;
  244. if (dev->info->supports_rgmii[port]) {
  245. /* MII/RMII/RGMII ports */
  246. config->mac_capabilities |= MAC_ASYM_PAUSE | MAC_SYM_PAUSE |
  247. MAC_100HD | MAC_10 | MAC_1000FD;
  248. }
  249. }
  250. void lan937x_setup_rgmii_delay(struct ksz_device *dev, int port)
  251. {
  252. struct ksz_port *p = &dev->ports[port];
  253. if (p->rgmii_tx_val) {
  254. lan937x_set_rgmii_tx_delay(dev, port);
  255. dev_info(dev->dev, "Applied rgmii tx delay for the port %d\n",
  256. port);
  257. }
  258. if (p->rgmii_rx_val) {
  259. lan937x_set_rgmii_rx_delay(dev, port);
  260. dev_info(dev->dev, "Applied rgmii rx delay for the port %d\n",
  261. port);
  262. }
  263. }
  264. int lan937x_switch_init(struct ksz_device *dev)
  265. {
  266. dev->port_mask = (1 << dev->info->port_cnt) - 1;
  267. return 0;
  268. }
  269. int lan937x_setup(struct dsa_switch *ds)
  270. {
  271. struct ksz_device *dev = ds->priv;
  272. int ret;
  273. /* enable Indirect Access from SPI to the VPHY registers */
  274. ret = lan937x_enable_spi_indirect_access(dev);
  275. if (ret < 0) {
  276. dev_err(dev->dev, "failed to enable spi indirect access");
  277. return ret;
  278. }
  279. /* The VLAN aware is a global setting. Mixed vlan
  280. * filterings are not supported.
  281. */
  282. ds->vlan_filtering_is_global = true;
  283. /* Enable aggressive back off for half duplex & UNH mode */
  284. lan937x_cfg(dev, REG_SW_MAC_CTRL_0,
  285. (SW_PAUSE_UNH_MODE | SW_NEW_BACKOFF | SW_AGGR_BACKOFF),
  286. true);
  287. /* If NO_EXC_COLLISION_DROP bit is set, the switch will not drop
  288. * packets when 16 or more collisions occur
  289. */
  290. lan937x_cfg(dev, REG_SW_MAC_CTRL_1, NO_EXC_COLLISION_DROP, true);
  291. /* enable global MIB counter freeze function */
  292. lan937x_cfg(dev, REG_SW_MAC_CTRL_6, SW_MIB_COUNTER_FREEZE, true);
  293. /* disable CLK125 & CLK25, 1: disable, 0: enable */
  294. lan937x_cfg(dev, REG_SW_GLOBAL_OUTPUT_CTRL__1,
  295. (SW_CLK125_ENB | SW_CLK25_ENB), true);
  296. return 0;
  297. }
  298. void lan937x_teardown(struct dsa_switch *ds)
  299. {
  300. }
  301. void lan937x_switch_exit(struct ksz_device *dev)
  302. {
  303. lan937x_reset_switch(dev);
  304. }
  305. MODULE_AUTHOR("Arun Ramadoss <[email protected]>");
  306. MODULE_DESCRIPTION("Microchip LAN937x Series Switch DSA Driver");
  307. MODULE_LICENSE("GPL");