bcm_sf2.c 41 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Broadcom Starfighter 2 DSA switch driver
  4. *
  5. * Copyright (C) 2014, Broadcom Corporation
  6. */
  7. #include <linux/list.h>
  8. #include <linux/module.h>
  9. #include <linux/netdevice.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/platform_device.h>
  12. #include <linux/phy.h>
  13. #include <linux/phy_fixed.h>
  14. #include <linux/phylink.h>
  15. #include <linux/mii.h>
  16. #include <linux/clk.h>
  17. #include <linux/of.h>
  18. #include <linux/of_irq.h>
  19. #include <linux/of_address.h>
  20. #include <linux/of_net.h>
  21. #include <linux/of_mdio.h>
  22. #include <net/dsa.h>
  23. #include <linux/ethtool.h>
  24. #include <linux/if_bridge.h>
  25. #include <linux/brcmphy.h>
  26. #include <linux/etherdevice.h>
  27. #include <linux/platform_data/b53.h>
  28. #include "bcm_sf2.h"
  29. #include "bcm_sf2_regs.h"
  30. #include "b53/b53_priv.h"
  31. #include "b53/b53_regs.h"
  32. static u16 bcm_sf2_reg_rgmii_cntrl(struct bcm_sf2_priv *priv, int port)
  33. {
  34. switch (priv->type) {
  35. case BCM4908_DEVICE_ID:
  36. switch (port) {
  37. case 7:
  38. return REG_RGMII_11_CNTRL;
  39. default:
  40. break;
  41. }
  42. break;
  43. default:
  44. switch (port) {
  45. case 0:
  46. return REG_RGMII_0_CNTRL;
  47. case 1:
  48. return REG_RGMII_1_CNTRL;
  49. case 2:
  50. return REG_RGMII_2_CNTRL;
  51. default:
  52. break;
  53. }
  54. }
  55. WARN_ONCE(1, "Unsupported port %d\n", port);
  56. /* RO fallback reg */
  57. return REG_SWITCH_STATUS;
  58. }
  59. static u16 bcm_sf2_reg_led_base(struct bcm_sf2_priv *priv, int port)
  60. {
  61. switch (port) {
  62. case 0:
  63. return REG_LED_0_CNTRL;
  64. case 1:
  65. return REG_LED_1_CNTRL;
  66. case 2:
  67. return REG_LED_2_CNTRL;
  68. }
  69. switch (priv->type) {
  70. case BCM4908_DEVICE_ID:
  71. switch (port) {
  72. case 3:
  73. return REG_LED_3_CNTRL;
  74. case 7:
  75. return REG_LED_4_CNTRL;
  76. default:
  77. break;
  78. }
  79. break;
  80. default:
  81. break;
  82. }
  83. WARN_ONCE(1, "Unsupported port %d\n", port);
  84. /* RO fallback reg */
  85. return REG_SWITCH_STATUS;
  86. }
  87. static u32 bcm_sf2_port_override_offset(struct bcm_sf2_priv *priv, int port)
  88. {
  89. switch (priv->type) {
  90. case BCM4908_DEVICE_ID:
  91. case BCM7445_DEVICE_ID:
  92. return port == 8 ? CORE_STS_OVERRIDE_IMP :
  93. CORE_STS_OVERRIDE_GMIIP_PORT(port);
  94. case BCM7278_DEVICE_ID:
  95. return port == 8 ? CORE_STS_OVERRIDE_IMP2 :
  96. CORE_STS_OVERRIDE_GMIIP2_PORT(port);
  97. default:
  98. WARN_ONCE(1, "Unsupported device: %d\n", priv->type);
  99. }
  100. /* RO fallback register */
  101. return REG_SWITCH_STATUS;
  102. }
  103. /* Return the number of active ports, not counting the IMP (CPU) port */
  104. static unsigned int bcm_sf2_num_active_ports(struct dsa_switch *ds)
  105. {
  106. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  107. unsigned int port, count = 0;
  108. for (port = 0; port < ds->num_ports; port++) {
  109. if (dsa_is_cpu_port(ds, port))
  110. continue;
  111. if (priv->port_sts[port].enabled)
  112. count++;
  113. }
  114. return count;
  115. }
  116. static void bcm_sf2_recalc_clock(struct dsa_switch *ds)
  117. {
  118. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  119. unsigned long new_rate;
  120. unsigned int ports_active;
  121. /* Frequenty in Mhz */
  122. static const unsigned long rate_table[] = {
  123. 59220000,
  124. 60820000,
  125. 62500000,
  126. 62500000,
  127. };
  128. ports_active = bcm_sf2_num_active_ports(ds);
  129. if (ports_active == 0 || !priv->clk_mdiv)
  130. return;
  131. /* If we overflow our table, just use the recommended operational
  132. * frequency
  133. */
  134. if (ports_active > ARRAY_SIZE(rate_table))
  135. new_rate = 90000000;
  136. else
  137. new_rate = rate_table[ports_active - 1];
  138. clk_set_rate(priv->clk_mdiv, new_rate);
  139. }
  140. static void bcm_sf2_imp_setup(struct dsa_switch *ds, int port)
  141. {
  142. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  143. unsigned int i;
  144. u32 reg;
  145. /* Enable the port memories */
  146. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  147. reg &= ~P_TXQ_PSM_VDD(port);
  148. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  149. /* Enable forwarding */
  150. core_writel(priv, SW_FWDG_EN, CORE_SWMODE);
  151. /* Enable IMP port in dumb mode */
  152. reg = core_readl(priv, CORE_SWITCH_CTRL);
  153. reg |= MII_DUMB_FWDG_EN;
  154. core_writel(priv, reg, CORE_SWITCH_CTRL);
  155. /* Configure Traffic Class to QoS mapping, allow each priority to map
  156. * to a different queue number
  157. */
  158. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  159. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  160. reg |= i << (PRT_TO_QID_SHIFT * i);
  161. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  162. b53_brcm_hdr_setup(ds, port);
  163. if (port == 8) {
  164. /* Enable Broadcast, Multicast, Unicast forwarding to IMP port */
  165. reg = core_readl(priv, CORE_IMP_CTL);
  166. reg |= (RX_BCST_EN | RX_MCST_EN | RX_UCST_EN);
  167. reg &= ~(RX_DIS | TX_DIS);
  168. core_writel(priv, reg, CORE_IMP_CTL);
  169. } else {
  170. reg = core_readl(priv, CORE_G_PCTL_PORT(port));
  171. reg &= ~(RX_DIS | TX_DIS);
  172. core_writel(priv, reg, CORE_G_PCTL_PORT(port));
  173. }
  174. priv->port_sts[port].enabled = true;
  175. }
  176. static void bcm_sf2_gphy_enable_set(struct dsa_switch *ds, bool enable)
  177. {
  178. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  179. u32 reg;
  180. reg = reg_readl(priv, REG_SPHY_CNTRL);
  181. if (enable) {
  182. reg |= PHY_RESET;
  183. reg &= ~(EXT_PWR_DOWN | IDDQ_BIAS | IDDQ_GLOBAL_PWR | CK25_DIS);
  184. reg_writel(priv, reg, REG_SPHY_CNTRL);
  185. udelay(21);
  186. reg = reg_readl(priv, REG_SPHY_CNTRL);
  187. reg &= ~PHY_RESET;
  188. } else {
  189. reg |= EXT_PWR_DOWN | IDDQ_BIAS | PHY_RESET;
  190. reg_writel(priv, reg, REG_SPHY_CNTRL);
  191. mdelay(1);
  192. reg |= CK25_DIS;
  193. }
  194. reg_writel(priv, reg, REG_SPHY_CNTRL);
  195. /* Use PHY-driven LED signaling */
  196. if (!enable) {
  197. u16 led_ctrl = bcm_sf2_reg_led_base(priv, 0);
  198. if (priv->type == BCM7278_DEVICE_ID ||
  199. priv->type == BCM7445_DEVICE_ID) {
  200. reg = reg_led_readl(priv, led_ctrl, 0);
  201. reg |= LED_CNTRL_SPDLNK_SRC_SEL;
  202. reg_led_writel(priv, reg, led_ctrl, 0);
  203. }
  204. }
  205. }
  206. static inline void bcm_sf2_port_intr_enable(struct bcm_sf2_priv *priv,
  207. int port)
  208. {
  209. unsigned int off;
  210. switch (port) {
  211. case 7:
  212. off = P7_IRQ_OFF;
  213. break;
  214. case 0:
  215. /* Port 0 interrupts are located on the first bank */
  216. intrl2_0_mask_clear(priv, P_IRQ_MASK(P0_IRQ_OFF));
  217. return;
  218. default:
  219. off = P_IRQ_OFF(port);
  220. break;
  221. }
  222. intrl2_1_mask_clear(priv, P_IRQ_MASK(off));
  223. }
  224. static inline void bcm_sf2_port_intr_disable(struct bcm_sf2_priv *priv,
  225. int port)
  226. {
  227. unsigned int off;
  228. switch (port) {
  229. case 7:
  230. off = P7_IRQ_OFF;
  231. break;
  232. case 0:
  233. /* Port 0 interrupts are located on the first bank */
  234. intrl2_0_mask_set(priv, P_IRQ_MASK(P0_IRQ_OFF));
  235. intrl2_0_writel(priv, P_IRQ_MASK(P0_IRQ_OFF), INTRL2_CPU_CLEAR);
  236. return;
  237. default:
  238. off = P_IRQ_OFF(port);
  239. break;
  240. }
  241. intrl2_1_mask_set(priv, P_IRQ_MASK(off));
  242. intrl2_1_writel(priv, P_IRQ_MASK(off), INTRL2_CPU_CLEAR);
  243. }
  244. static int bcm_sf2_port_setup(struct dsa_switch *ds, int port,
  245. struct phy_device *phy)
  246. {
  247. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  248. unsigned int i;
  249. u32 reg;
  250. if (!dsa_is_user_port(ds, port))
  251. return 0;
  252. priv->port_sts[port].enabled = true;
  253. bcm_sf2_recalc_clock(ds);
  254. /* Clear the memory power down */
  255. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  256. reg &= ~P_TXQ_PSM_VDD(port);
  257. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  258. /* Enable Broadcom tags for that port if requested */
  259. if (priv->brcm_tag_mask & BIT(port))
  260. b53_brcm_hdr_setup(ds, port);
  261. /* Configure Traffic Class to QoS mapping, allow each priority to map
  262. * to a different queue number
  263. */
  264. reg = core_readl(priv, CORE_PORT_TC2_QOS_MAP_PORT(port));
  265. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++)
  266. reg |= i << (PRT_TO_QID_SHIFT * i);
  267. core_writel(priv, reg, CORE_PORT_TC2_QOS_MAP_PORT(port));
  268. /* Re-enable the GPHY and re-apply workarounds */
  269. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1) {
  270. bcm_sf2_gphy_enable_set(ds, true);
  271. if (phy) {
  272. /* if phy_stop() has been called before, phy
  273. * will be in halted state, and phy_start()
  274. * will call resume.
  275. *
  276. * the resume path does not configure back
  277. * autoneg settings, and since we hard reset
  278. * the phy manually here, we need to reset the
  279. * state machine also.
  280. */
  281. phy->state = PHY_READY;
  282. phy_init_hw(phy);
  283. }
  284. }
  285. /* Enable MoCA port interrupts to get notified */
  286. if (port == priv->moca_port)
  287. bcm_sf2_port_intr_enable(priv, port);
  288. /* Set per-queue pause threshold to 32 */
  289. core_writel(priv, 32, CORE_TXQ_THD_PAUSE_QN_PORT(port));
  290. /* Set ACB threshold to 24 */
  291. for (i = 0; i < SF2_NUM_EGRESS_QUEUES; i++) {
  292. reg = acb_readl(priv, ACB_QUEUE_CFG(port *
  293. SF2_NUM_EGRESS_QUEUES + i));
  294. reg &= ~XOFF_THRESHOLD_MASK;
  295. reg |= 24;
  296. acb_writel(priv, reg, ACB_QUEUE_CFG(port *
  297. SF2_NUM_EGRESS_QUEUES + i));
  298. }
  299. return b53_enable_port(ds, port, phy);
  300. }
  301. static void bcm_sf2_port_disable(struct dsa_switch *ds, int port)
  302. {
  303. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  304. u32 reg;
  305. /* Disable learning while in WoL mode */
  306. if (priv->wol_ports_mask & (1 << port)) {
  307. reg = core_readl(priv, CORE_DIS_LEARN);
  308. reg |= BIT(port);
  309. core_writel(priv, reg, CORE_DIS_LEARN);
  310. return;
  311. }
  312. if (port == priv->moca_port)
  313. bcm_sf2_port_intr_disable(priv, port);
  314. if (priv->int_phy_mask & 1 << port && priv->hw_params.num_gphy == 1)
  315. bcm_sf2_gphy_enable_set(ds, false);
  316. b53_disable_port(ds, port);
  317. /* Power down the port memory */
  318. reg = core_readl(priv, CORE_MEM_PSM_VDD_CTRL);
  319. reg |= P_TXQ_PSM_VDD(port);
  320. core_writel(priv, reg, CORE_MEM_PSM_VDD_CTRL);
  321. priv->port_sts[port].enabled = false;
  322. bcm_sf2_recalc_clock(ds);
  323. }
  324. static int bcm_sf2_sw_indir_rw(struct bcm_sf2_priv *priv, int op, int addr,
  325. int regnum, u16 val)
  326. {
  327. int ret = 0;
  328. u32 reg;
  329. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  330. reg |= MDIO_MASTER_SEL;
  331. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  332. /* Page << 8 | offset */
  333. reg = 0x70;
  334. reg <<= 2;
  335. core_writel(priv, addr, reg);
  336. /* Page << 8 | offset */
  337. reg = 0x80 << 8 | regnum << 1;
  338. reg <<= 2;
  339. if (op)
  340. ret = core_readl(priv, reg);
  341. else
  342. core_writel(priv, val, reg);
  343. reg = reg_readl(priv, REG_SWITCH_CNTRL);
  344. reg &= ~MDIO_MASTER_SEL;
  345. reg_writel(priv, reg, REG_SWITCH_CNTRL);
  346. return ret & 0xffff;
  347. }
  348. static int bcm_sf2_sw_mdio_read(struct mii_bus *bus, int addr, int regnum)
  349. {
  350. struct bcm_sf2_priv *priv = bus->priv;
  351. /* Intercept reads from Broadcom pseudo-PHY address, else, send
  352. * them to our master MDIO bus controller
  353. */
  354. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  355. return bcm_sf2_sw_indir_rw(priv, 1, addr, regnum, 0);
  356. else
  357. return mdiobus_read_nested(priv->master_mii_bus, addr, regnum);
  358. }
  359. static int bcm_sf2_sw_mdio_write(struct mii_bus *bus, int addr, int regnum,
  360. u16 val)
  361. {
  362. struct bcm_sf2_priv *priv = bus->priv;
  363. /* Intercept writes to the Broadcom pseudo-PHY address, else,
  364. * send them to our master MDIO bus controller
  365. */
  366. if (addr == BRCM_PSEUDO_PHY_ADDR && priv->indir_phy_mask & BIT(addr))
  367. return bcm_sf2_sw_indir_rw(priv, 0, addr, regnum, val);
  368. else
  369. return mdiobus_write_nested(priv->master_mii_bus, addr,
  370. regnum, val);
  371. }
  372. static irqreturn_t bcm_sf2_switch_0_isr(int irq, void *dev_id)
  373. {
  374. struct dsa_switch *ds = dev_id;
  375. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  376. priv->irq0_stat = intrl2_0_readl(priv, INTRL2_CPU_STATUS) &
  377. ~priv->irq0_mask;
  378. intrl2_0_writel(priv, priv->irq0_stat, INTRL2_CPU_CLEAR);
  379. return IRQ_HANDLED;
  380. }
  381. static irqreturn_t bcm_sf2_switch_1_isr(int irq, void *dev_id)
  382. {
  383. struct dsa_switch *ds = dev_id;
  384. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  385. priv->irq1_stat = intrl2_1_readl(priv, INTRL2_CPU_STATUS) &
  386. ~priv->irq1_mask;
  387. intrl2_1_writel(priv, priv->irq1_stat, INTRL2_CPU_CLEAR);
  388. if (priv->irq1_stat & P_LINK_UP_IRQ(P7_IRQ_OFF)) {
  389. priv->port_sts[7].link = true;
  390. dsa_port_phylink_mac_change(ds, 7, true);
  391. }
  392. if (priv->irq1_stat & P_LINK_DOWN_IRQ(P7_IRQ_OFF)) {
  393. priv->port_sts[7].link = false;
  394. dsa_port_phylink_mac_change(ds, 7, false);
  395. }
  396. return IRQ_HANDLED;
  397. }
  398. static int bcm_sf2_sw_rst(struct bcm_sf2_priv *priv)
  399. {
  400. unsigned int timeout = 1000;
  401. u32 reg;
  402. int ret;
  403. /* The watchdog reset does not work on 7278, we need to hit the
  404. * "external" reset line through the reset controller.
  405. */
  406. if (priv->type == BCM7278_DEVICE_ID) {
  407. ret = reset_control_assert(priv->rcdev);
  408. if (ret)
  409. return ret;
  410. return reset_control_deassert(priv->rcdev);
  411. }
  412. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  413. reg |= SOFTWARE_RESET | EN_CHIP_RST | EN_SW_RESET;
  414. core_writel(priv, reg, CORE_WATCHDOG_CTRL);
  415. do {
  416. reg = core_readl(priv, CORE_WATCHDOG_CTRL);
  417. if (!(reg & SOFTWARE_RESET))
  418. break;
  419. usleep_range(1000, 2000);
  420. } while (timeout-- > 0);
  421. if (timeout == 0)
  422. return -ETIMEDOUT;
  423. return 0;
  424. }
  425. static void bcm_sf2_crossbar_setup(struct bcm_sf2_priv *priv)
  426. {
  427. struct device *dev = priv->dev->ds->dev;
  428. int shift;
  429. u32 mask;
  430. u32 reg;
  431. int i;
  432. mask = BIT(priv->num_crossbar_int_ports) - 1;
  433. reg = reg_readl(priv, REG_CROSSBAR);
  434. switch (priv->type) {
  435. case BCM4908_DEVICE_ID:
  436. shift = CROSSBAR_BCM4908_INT_P7 * priv->num_crossbar_int_ports;
  437. reg &= ~(mask << shift);
  438. if (0) /* FIXME */
  439. reg |= CROSSBAR_BCM4908_EXT_SERDES << shift;
  440. else if (priv->int_phy_mask & BIT(7))
  441. reg |= CROSSBAR_BCM4908_EXT_GPHY4 << shift;
  442. else if (phy_interface_mode_is_rgmii(priv->port_sts[7].mode))
  443. reg |= CROSSBAR_BCM4908_EXT_RGMII << shift;
  444. else if (WARN(1, "Invalid port mode\n"))
  445. return;
  446. break;
  447. default:
  448. return;
  449. }
  450. reg_writel(priv, reg, REG_CROSSBAR);
  451. reg = reg_readl(priv, REG_CROSSBAR);
  452. for (i = 0; i < priv->num_crossbar_int_ports; i++) {
  453. shift = i * priv->num_crossbar_int_ports;
  454. dev_dbg(dev, "crossbar int port #%d - ext port #%d\n", i,
  455. (reg >> shift) & mask);
  456. }
  457. }
  458. static void bcm_sf2_intr_disable(struct bcm_sf2_priv *priv)
  459. {
  460. intrl2_0_mask_set(priv, 0xffffffff);
  461. intrl2_0_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  462. intrl2_1_mask_set(priv, 0xffffffff);
  463. intrl2_1_writel(priv, 0xffffffff, INTRL2_CPU_CLEAR);
  464. }
  465. static void bcm_sf2_identify_ports(struct bcm_sf2_priv *priv,
  466. struct device_node *dn)
  467. {
  468. struct device *dev = priv->dev->ds->dev;
  469. struct bcm_sf2_port_status *port_st;
  470. struct device_node *port;
  471. unsigned int port_num;
  472. struct property *prop;
  473. int err;
  474. priv->moca_port = -1;
  475. for_each_available_child_of_node(dn, port) {
  476. if (of_property_read_u32(port, "reg", &port_num))
  477. continue;
  478. if (port_num >= DSA_MAX_PORTS) {
  479. dev_err(dev, "Invalid port number %d\n", port_num);
  480. continue;
  481. }
  482. port_st = &priv->port_sts[port_num];
  483. /* Internal PHYs get assigned a specific 'phy-mode' property
  484. * value: "internal" to help flag them before MDIO probing
  485. * has completed, since they might be turned off at that
  486. * time
  487. */
  488. err = of_get_phy_mode(port, &port_st->mode);
  489. if (err)
  490. continue;
  491. if (port_st->mode == PHY_INTERFACE_MODE_INTERNAL)
  492. priv->int_phy_mask |= 1 << port_num;
  493. if (port_st->mode == PHY_INTERFACE_MODE_MOCA)
  494. priv->moca_port = port_num;
  495. if (of_property_read_bool(port, "brcm,use-bcm-hdr"))
  496. priv->brcm_tag_mask |= 1 << port_num;
  497. /* Ensure that port 5 is not picked up as a DSA CPU port
  498. * flavour but a regular port instead. We should be using
  499. * devlink to be able to set the port flavour.
  500. */
  501. if (port_num == 5 && priv->type == BCM7278_DEVICE_ID) {
  502. prop = of_find_property(port, "ethernet", NULL);
  503. if (prop)
  504. of_remove_property(port, prop);
  505. }
  506. }
  507. }
  508. static int bcm_sf2_mdio_register(struct dsa_switch *ds)
  509. {
  510. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  511. struct device_node *dn, *child;
  512. struct phy_device *phydev;
  513. struct property *prop;
  514. static int index;
  515. int err, reg;
  516. /* Find our integrated MDIO bus node */
  517. dn = of_find_compatible_node(NULL, NULL, "brcm,unimac-mdio");
  518. priv->master_mii_bus = of_mdio_find_bus(dn);
  519. if (!priv->master_mii_bus) {
  520. err = -EPROBE_DEFER;
  521. goto err_of_node_put;
  522. }
  523. priv->master_mii_dn = dn;
  524. priv->slave_mii_bus = mdiobus_alloc();
  525. if (!priv->slave_mii_bus) {
  526. err = -ENOMEM;
  527. goto err_put_master_mii_bus_dev;
  528. }
  529. priv->slave_mii_bus->priv = priv;
  530. priv->slave_mii_bus->name = "sf2 slave mii";
  531. priv->slave_mii_bus->read = bcm_sf2_sw_mdio_read;
  532. priv->slave_mii_bus->write = bcm_sf2_sw_mdio_write;
  533. snprintf(priv->slave_mii_bus->id, MII_BUS_ID_SIZE, "sf2-%d",
  534. index++);
  535. priv->slave_mii_bus->dev.of_node = dn;
  536. /* Include the pseudo-PHY address to divert reads towards our
  537. * workaround. This is only required for 7445D0, since 7445E0
  538. * disconnects the internal switch pseudo-PHY such that we can use the
  539. * regular SWITCH_MDIO master controller instead.
  540. *
  541. * Here we flag the pseudo PHY as needing special treatment and would
  542. * otherwise make all other PHY read/writes go to the master MDIO bus
  543. * controller that comes with this switch backed by the "mdio-unimac"
  544. * driver.
  545. */
  546. if (of_machine_is_compatible("brcm,bcm7445d0"))
  547. priv->indir_phy_mask |= (1 << BRCM_PSEUDO_PHY_ADDR) | (1 << 0);
  548. else
  549. priv->indir_phy_mask = 0;
  550. ds->phys_mii_mask = priv->indir_phy_mask;
  551. ds->slave_mii_bus = priv->slave_mii_bus;
  552. priv->slave_mii_bus->parent = ds->dev->parent;
  553. priv->slave_mii_bus->phy_mask = ~priv->indir_phy_mask;
  554. /* We need to make sure that of_phy_connect() will not work by
  555. * removing the 'phandle' and 'linux,phandle' properties and
  556. * unregister the existing PHY device that was already registered.
  557. */
  558. for_each_available_child_of_node(dn, child) {
  559. if (of_property_read_u32(child, "reg", &reg) ||
  560. reg >= PHY_MAX_ADDR)
  561. continue;
  562. if (!(priv->indir_phy_mask & BIT(reg)))
  563. continue;
  564. prop = of_find_property(child, "phandle", NULL);
  565. if (prop)
  566. of_remove_property(child, prop);
  567. prop = of_find_property(child, "linux,phandle", NULL);
  568. if (prop)
  569. of_remove_property(child, prop);
  570. phydev = of_phy_find_device(child);
  571. if (phydev)
  572. phy_device_remove(phydev);
  573. }
  574. err = mdiobus_register(priv->slave_mii_bus);
  575. if (err && dn)
  576. goto err_free_slave_mii_bus;
  577. return 0;
  578. err_free_slave_mii_bus:
  579. mdiobus_free(priv->slave_mii_bus);
  580. err_put_master_mii_bus_dev:
  581. put_device(&priv->master_mii_bus->dev);
  582. err_of_node_put:
  583. of_node_put(dn);
  584. return err;
  585. }
  586. static void bcm_sf2_mdio_unregister(struct bcm_sf2_priv *priv)
  587. {
  588. mdiobus_unregister(priv->slave_mii_bus);
  589. mdiobus_free(priv->slave_mii_bus);
  590. put_device(&priv->master_mii_bus->dev);
  591. of_node_put(priv->master_mii_dn);
  592. }
  593. static u32 bcm_sf2_sw_get_phy_flags(struct dsa_switch *ds, int port)
  594. {
  595. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  596. /* The BCM7xxx PHY driver expects to find the integrated PHY revision
  597. * in bits 15:8 and the patch level in bits 7:0 which is exactly what
  598. * the REG_PHY_REVISION register layout is.
  599. */
  600. if (priv->int_phy_mask & BIT(port))
  601. return priv->hw_params.gphy_rev;
  602. else
  603. return PHY_BRCM_AUTO_PWRDWN_ENABLE |
  604. PHY_BRCM_DIS_TXCRXC_NOENRGY |
  605. PHY_BRCM_IDDQ_SUSPEND;
  606. }
  607. static void bcm_sf2_sw_get_caps(struct dsa_switch *ds, int port,
  608. struct phylink_config *config)
  609. {
  610. unsigned long *interfaces = config->supported_interfaces;
  611. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  612. if (priv->int_phy_mask & BIT(port)) {
  613. __set_bit(PHY_INTERFACE_MODE_INTERNAL, interfaces);
  614. } else if (priv->moca_port == port) {
  615. __set_bit(PHY_INTERFACE_MODE_MOCA, interfaces);
  616. } else {
  617. __set_bit(PHY_INTERFACE_MODE_MII, interfaces);
  618. __set_bit(PHY_INTERFACE_MODE_REVMII, interfaces);
  619. __set_bit(PHY_INTERFACE_MODE_GMII, interfaces);
  620. phy_interface_set_rgmii(interfaces);
  621. }
  622. config->mac_capabilities = MAC_ASYM_PAUSE | MAC_SYM_PAUSE |
  623. MAC_10 | MAC_100 | MAC_1000;
  624. }
  625. static void bcm_sf2_sw_mac_config(struct dsa_switch *ds, int port,
  626. unsigned int mode,
  627. const struct phylink_link_state *state)
  628. {
  629. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  630. u32 id_mode_dis = 0, port_mode;
  631. u32 reg_rgmii_ctrl;
  632. u32 reg;
  633. if (port == core_readl(priv, CORE_IMP0_PRT_ID))
  634. return;
  635. switch (state->interface) {
  636. case PHY_INTERFACE_MODE_RGMII:
  637. id_mode_dis = 1;
  638. fallthrough;
  639. case PHY_INTERFACE_MODE_RGMII_TXID:
  640. port_mode = EXT_GPHY;
  641. break;
  642. case PHY_INTERFACE_MODE_MII:
  643. port_mode = EXT_EPHY;
  644. break;
  645. case PHY_INTERFACE_MODE_REVMII:
  646. port_mode = EXT_REVMII;
  647. break;
  648. default:
  649. /* Nothing required for all other PHYs: internal and MoCA */
  650. return;
  651. }
  652. reg_rgmii_ctrl = bcm_sf2_reg_rgmii_cntrl(priv, port);
  653. /* Clear id_mode_dis bit, and the existing port mode, let
  654. * RGMII_MODE_EN bet set by mac_link_{up,down}
  655. */
  656. reg = reg_readl(priv, reg_rgmii_ctrl);
  657. reg &= ~ID_MODE_DIS;
  658. reg &= ~(PORT_MODE_MASK << PORT_MODE_SHIFT);
  659. reg |= port_mode;
  660. if (id_mode_dis)
  661. reg |= ID_MODE_DIS;
  662. reg_writel(priv, reg, reg_rgmii_ctrl);
  663. }
  664. static void bcm_sf2_sw_mac_link_set(struct dsa_switch *ds, int port,
  665. phy_interface_t interface, bool link)
  666. {
  667. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  668. u32 reg_rgmii_ctrl;
  669. u32 reg;
  670. if (!phy_interface_mode_is_rgmii(interface) &&
  671. interface != PHY_INTERFACE_MODE_MII &&
  672. interface != PHY_INTERFACE_MODE_REVMII)
  673. return;
  674. reg_rgmii_ctrl = bcm_sf2_reg_rgmii_cntrl(priv, port);
  675. /* If the link is down, just disable the interface to conserve power */
  676. reg = reg_readl(priv, reg_rgmii_ctrl);
  677. if (link)
  678. reg |= RGMII_MODE_EN;
  679. else
  680. reg &= ~RGMII_MODE_EN;
  681. reg_writel(priv, reg, reg_rgmii_ctrl);
  682. }
  683. static void bcm_sf2_sw_mac_link_down(struct dsa_switch *ds, int port,
  684. unsigned int mode,
  685. phy_interface_t interface)
  686. {
  687. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  688. u32 reg, offset;
  689. if (priv->wol_ports_mask & BIT(port))
  690. return;
  691. offset = bcm_sf2_port_override_offset(priv, port);
  692. reg = core_readl(priv, offset);
  693. reg &= ~LINK_STS;
  694. core_writel(priv, reg, offset);
  695. bcm_sf2_sw_mac_link_set(ds, port, interface, false);
  696. }
  697. static void bcm_sf2_sw_mac_link_up(struct dsa_switch *ds, int port,
  698. unsigned int mode,
  699. phy_interface_t interface,
  700. struct phy_device *phydev,
  701. int speed, int duplex,
  702. bool tx_pause, bool rx_pause)
  703. {
  704. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  705. struct ethtool_eee *p = &priv->dev->ports[port].eee;
  706. u32 reg_rgmii_ctrl = 0;
  707. u32 reg, offset;
  708. bcm_sf2_sw_mac_link_set(ds, port, interface, true);
  709. offset = bcm_sf2_port_override_offset(priv, port);
  710. if (phy_interface_mode_is_rgmii(interface) ||
  711. interface == PHY_INTERFACE_MODE_MII ||
  712. interface == PHY_INTERFACE_MODE_REVMII) {
  713. reg_rgmii_ctrl = bcm_sf2_reg_rgmii_cntrl(priv, port);
  714. reg = reg_readl(priv, reg_rgmii_ctrl);
  715. reg &= ~(RX_PAUSE_EN | TX_PAUSE_EN);
  716. if (tx_pause)
  717. reg |= TX_PAUSE_EN;
  718. if (rx_pause)
  719. reg |= RX_PAUSE_EN;
  720. reg_writel(priv, reg, reg_rgmii_ctrl);
  721. }
  722. reg = LINK_STS;
  723. if (port == 8) {
  724. if (priv->type == BCM4908_DEVICE_ID)
  725. reg |= GMII_SPEED_UP_2G;
  726. reg |= MII_SW_OR;
  727. } else {
  728. reg |= SW_OVERRIDE;
  729. }
  730. switch (speed) {
  731. case SPEED_1000:
  732. reg |= SPDSTS_1000 << SPEED_SHIFT;
  733. break;
  734. case SPEED_100:
  735. reg |= SPDSTS_100 << SPEED_SHIFT;
  736. break;
  737. }
  738. if (duplex == DUPLEX_FULL)
  739. reg |= DUPLX_MODE;
  740. if (tx_pause)
  741. reg |= TXFLOW_CNTL;
  742. if (rx_pause)
  743. reg |= RXFLOW_CNTL;
  744. core_writel(priv, reg, offset);
  745. if (mode == MLO_AN_PHY && phydev)
  746. p->eee_enabled = b53_eee_init(ds, port, phydev);
  747. }
  748. static void bcm_sf2_sw_fixed_state(struct dsa_switch *ds, int port,
  749. struct phylink_link_state *status)
  750. {
  751. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  752. status->link = false;
  753. /* MoCA port is special as we do not get link status from CORE_LNKSTS,
  754. * which means that we need to force the link at the port override
  755. * level to get the data to flow. We do use what the interrupt handler
  756. * did determine before.
  757. *
  758. * For the other ports, we just force the link status, since this is
  759. * a fixed PHY device.
  760. */
  761. if (port == priv->moca_port) {
  762. status->link = priv->port_sts[port].link;
  763. /* For MoCA interfaces, also force a link down notification
  764. * since some version of the user-space daemon (mocad) use
  765. * cmd->autoneg to force the link, which messes up the PHY
  766. * state machine and make it go in PHY_FORCING state instead.
  767. */
  768. if (!status->link)
  769. netif_carrier_off(dsa_to_port(ds, port)->slave);
  770. status->duplex = DUPLEX_FULL;
  771. } else {
  772. status->link = true;
  773. }
  774. }
  775. static void bcm_sf2_enable_acb(struct dsa_switch *ds)
  776. {
  777. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  778. u32 reg;
  779. /* Enable ACB globally */
  780. reg = acb_readl(priv, ACB_CONTROL);
  781. reg |= (ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
  782. acb_writel(priv, reg, ACB_CONTROL);
  783. reg &= ~(ACB_FLUSH_MASK << ACB_FLUSH_SHIFT);
  784. reg |= ACB_EN | ACB_ALGORITHM;
  785. acb_writel(priv, reg, ACB_CONTROL);
  786. }
  787. static int bcm_sf2_sw_suspend(struct dsa_switch *ds)
  788. {
  789. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  790. unsigned int port;
  791. bcm_sf2_intr_disable(priv);
  792. /* Disable all ports physically present including the IMP
  793. * port, the other ones have already been disabled during
  794. * bcm_sf2_sw_setup
  795. */
  796. for (port = 0; port < ds->num_ports; port++) {
  797. if (dsa_is_user_port(ds, port) || dsa_is_cpu_port(ds, port))
  798. bcm_sf2_port_disable(ds, port);
  799. }
  800. if (!priv->wol_ports_mask)
  801. clk_disable_unprepare(priv->clk);
  802. return 0;
  803. }
  804. static int bcm_sf2_sw_resume(struct dsa_switch *ds)
  805. {
  806. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  807. int ret;
  808. if (!priv->wol_ports_mask)
  809. clk_prepare_enable(priv->clk);
  810. ret = bcm_sf2_sw_rst(priv);
  811. if (ret) {
  812. pr_err("%s: failed to software reset switch\n", __func__);
  813. return ret;
  814. }
  815. bcm_sf2_crossbar_setup(priv);
  816. ret = bcm_sf2_cfp_resume(ds);
  817. if (ret)
  818. return ret;
  819. if (priv->hw_params.num_gphy == 1)
  820. bcm_sf2_gphy_enable_set(ds, true);
  821. ds->ops->setup(ds);
  822. return 0;
  823. }
  824. static void bcm_sf2_sw_get_wol(struct dsa_switch *ds, int port,
  825. struct ethtool_wolinfo *wol)
  826. {
  827. struct net_device *p = dsa_port_to_master(dsa_to_port(ds, port));
  828. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  829. struct ethtool_wolinfo pwol = { };
  830. /* Get the parent device WoL settings */
  831. if (p->ethtool_ops->get_wol)
  832. p->ethtool_ops->get_wol(p, &pwol);
  833. /* Advertise the parent device supported settings */
  834. wol->supported = pwol.supported;
  835. memset(&wol->sopass, 0, sizeof(wol->sopass));
  836. if (pwol.wolopts & WAKE_MAGICSECURE)
  837. memcpy(&wol->sopass, pwol.sopass, sizeof(wol->sopass));
  838. if (priv->wol_ports_mask & (1 << port))
  839. wol->wolopts = pwol.wolopts;
  840. else
  841. wol->wolopts = 0;
  842. }
  843. static int bcm_sf2_sw_set_wol(struct dsa_switch *ds, int port,
  844. struct ethtool_wolinfo *wol)
  845. {
  846. struct net_device *p = dsa_port_to_master(dsa_to_port(ds, port));
  847. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  848. s8 cpu_port = dsa_to_port(ds, port)->cpu_dp->index;
  849. struct ethtool_wolinfo pwol = { };
  850. if (p->ethtool_ops->get_wol)
  851. p->ethtool_ops->get_wol(p, &pwol);
  852. if (wol->wolopts & ~pwol.supported)
  853. return -EINVAL;
  854. if (wol->wolopts)
  855. priv->wol_ports_mask |= (1 << port);
  856. else
  857. priv->wol_ports_mask &= ~(1 << port);
  858. /* If we have at least one port enabled, make sure the CPU port
  859. * is also enabled. If the CPU port is the last one enabled, we disable
  860. * it since this configuration does not make sense.
  861. */
  862. if (priv->wol_ports_mask && priv->wol_ports_mask != (1 << cpu_port))
  863. priv->wol_ports_mask |= (1 << cpu_port);
  864. else
  865. priv->wol_ports_mask &= ~(1 << cpu_port);
  866. return p->ethtool_ops->set_wol(p, wol);
  867. }
  868. static int bcm_sf2_sw_setup(struct dsa_switch *ds)
  869. {
  870. struct bcm_sf2_priv *priv = bcm_sf2_to_priv(ds);
  871. unsigned int port;
  872. /* Enable all valid ports and disable those unused */
  873. for (port = 0; port < priv->hw_params.num_ports; port++) {
  874. /* IMP port receives special treatment */
  875. if (dsa_is_user_port(ds, port))
  876. bcm_sf2_port_setup(ds, port, NULL);
  877. else if (dsa_is_cpu_port(ds, port))
  878. bcm_sf2_imp_setup(ds, port);
  879. else
  880. bcm_sf2_port_disable(ds, port);
  881. }
  882. b53_configure_vlan(ds);
  883. bcm_sf2_enable_acb(ds);
  884. return b53_setup_devlink_resources(ds);
  885. }
  886. static void bcm_sf2_sw_teardown(struct dsa_switch *ds)
  887. {
  888. dsa_devlink_resources_unregister(ds);
  889. }
  890. /* The SWITCH_CORE register space is managed by b53 but operates on a page +
  891. * register basis so we need to translate that into an address that the
  892. * bus-glue understands.
  893. */
  894. #define SF2_PAGE_REG_MKADDR(page, reg) ((page) << 10 | (reg) << 2)
  895. static int bcm_sf2_core_read8(struct b53_device *dev, u8 page, u8 reg,
  896. u8 *val)
  897. {
  898. struct bcm_sf2_priv *priv = dev->priv;
  899. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  900. return 0;
  901. }
  902. static int bcm_sf2_core_read16(struct b53_device *dev, u8 page, u8 reg,
  903. u16 *val)
  904. {
  905. struct bcm_sf2_priv *priv = dev->priv;
  906. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  907. return 0;
  908. }
  909. static int bcm_sf2_core_read32(struct b53_device *dev, u8 page, u8 reg,
  910. u32 *val)
  911. {
  912. struct bcm_sf2_priv *priv = dev->priv;
  913. *val = core_readl(priv, SF2_PAGE_REG_MKADDR(page, reg));
  914. return 0;
  915. }
  916. static int bcm_sf2_core_read64(struct b53_device *dev, u8 page, u8 reg,
  917. u64 *val)
  918. {
  919. struct bcm_sf2_priv *priv = dev->priv;
  920. *val = core_readq(priv, SF2_PAGE_REG_MKADDR(page, reg));
  921. return 0;
  922. }
  923. static int bcm_sf2_core_write8(struct b53_device *dev, u8 page, u8 reg,
  924. u8 value)
  925. {
  926. struct bcm_sf2_priv *priv = dev->priv;
  927. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  928. return 0;
  929. }
  930. static int bcm_sf2_core_write16(struct b53_device *dev, u8 page, u8 reg,
  931. u16 value)
  932. {
  933. struct bcm_sf2_priv *priv = dev->priv;
  934. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  935. return 0;
  936. }
  937. static int bcm_sf2_core_write32(struct b53_device *dev, u8 page, u8 reg,
  938. u32 value)
  939. {
  940. struct bcm_sf2_priv *priv = dev->priv;
  941. core_writel(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  942. return 0;
  943. }
  944. static int bcm_sf2_core_write64(struct b53_device *dev, u8 page, u8 reg,
  945. u64 value)
  946. {
  947. struct bcm_sf2_priv *priv = dev->priv;
  948. core_writeq(priv, value, SF2_PAGE_REG_MKADDR(page, reg));
  949. return 0;
  950. }
  951. static const struct b53_io_ops bcm_sf2_io_ops = {
  952. .read8 = bcm_sf2_core_read8,
  953. .read16 = bcm_sf2_core_read16,
  954. .read32 = bcm_sf2_core_read32,
  955. .read48 = bcm_sf2_core_read64,
  956. .read64 = bcm_sf2_core_read64,
  957. .write8 = bcm_sf2_core_write8,
  958. .write16 = bcm_sf2_core_write16,
  959. .write32 = bcm_sf2_core_write32,
  960. .write48 = bcm_sf2_core_write64,
  961. .write64 = bcm_sf2_core_write64,
  962. };
  963. static void bcm_sf2_sw_get_strings(struct dsa_switch *ds, int port,
  964. u32 stringset, uint8_t *data)
  965. {
  966. int cnt = b53_get_sset_count(ds, port, stringset);
  967. b53_get_strings(ds, port, stringset, data);
  968. bcm_sf2_cfp_get_strings(ds, port, stringset,
  969. data + cnt * ETH_GSTRING_LEN);
  970. }
  971. static void bcm_sf2_sw_get_ethtool_stats(struct dsa_switch *ds, int port,
  972. uint64_t *data)
  973. {
  974. int cnt = b53_get_sset_count(ds, port, ETH_SS_STATS);
  975. b53_get_ethtool_stats(ds, port, data);
  976. bcm_sf2_cfp_get_ethtool_stats(ds, port, data + cnt);
  977. }
  978. static int bcm_sf2_sw_get_sset_count(struct dsa_switch *ds, int port,
  979. int sset)
  980. {
  981. int cnt = b53_get_sset_count(ds, port, sset);
  982. if (cnt < 0)
  983. return cnt;
  984. cnt += bcm_sf2_cfp_get_sset_count(ds, port, sset);
  985. return cnt;
  986. }
  987. static const struct dsa_switch_ops bcm_sf2_ops = {
  988. .get_tag_protocol = b53_get_tag_protocol,
  989. .setup = bcm_sf2_sw_setup,
  990. .teardown = bcm_sf2_sw_teardown,
  991. .get_strings = bcm_sf2_sw_get_strings,
  992. .get_ethtool_stats = bcm_sf2_sw_get_ethtool_stats,
  993. .get_sset_count = bcm_sf2_sw_get_sset_count,
  994. .get_ethtool_phy_stats = b53_get_ethtool_phy_stats,
  995. .get_phy_flags = bcm_sf2_sw_get_phy_flags,
  996. .phylink_get_caps = bcm_sf2_sw_get_caps,
  997. .phylink_mac_config = bcm_sf2_sw_mac_config,
  998. .phylink_mac_link_down = bcm_sf2_sw_mac_link_down,
  999. .phylink_mac_link_up = bcm_sf2_sw_mac_link_up,
  1000. .phylink_fixed_state = bcm_sf2_sw_fixed_state,
  1001. .suspend = bcm_sf2_sw_suspend,
  1002. .resume = bcm_sf2_sw_resume,
  1003. .get_wol = bcm_sf2_sw_get_wol,
  1004. .set_wol = bcm_sf2_sw_set_wol,
  1005. .port_enable = bcm_sf2_port_setup,
  1006. .port_disable = bcm_sf2_port_disable,
  1007. .get_mac_eee = b53_get_mac_eee,
  1008. .set_mac_eee = b53_set_mac_eee,
  1009. .port_bridge_join = b53_br_join,
  1010. .port_bridge_leave = b53_br_leave,
  1011. .port_pre_bridge_flags = b53_br_flags_pre,
  1012. .port_bridge_flags = b53_br_flags,
  1013. .port_stp_state_set = b53_br_set_stp_state,
  1014. .port_fast_age = b53_br_fast_age,
  1015. .port_vlan_filtering = b53_vlan_filtering,
  1016. .port_vlan_add = b53_vlan_add,
  1017. .port_vlan_del = b53_vlan_del,
  1018. .port_fdb_dump = b53_fdb_dump,
  1019. .port_fdb_add = b53_fdb_add,
  1020. .port_fdb_del = b53_fdb_del,
  1021. .get_rxnfc = bcm_sf2_get_rxnfc,
  1022. .set_rxnfc = bcm_sf2_set_rxnfc,
  1023. .port_mirror_add = b53_mirror_add,
  1024. .port_mirror_del = b53_mirror_del,
  1025. .port_mdb_add = b53_mdb_add,
  1026. .port_mdb_del = b53_mdb_del,
  1027. };
  1028. struct bcm_sf2_of_data {
  1029. u32 type;
  1030. const u16 *reg_offsets;
  1031. unsigned int core_reg_align;
  1032. unsigned int num_cfp_rules;
  1033. unsigned int num_crossbar_int_ports;
  1034. };
  1035. static const u16 bcm_sf2_4908_reg_offsets[] = {
  1036. [REG_SWITCH_CNTRL] = 0x00,
  1037. [REG_SWITCH_STATUS] = 0x04,
  1038. [REG_DIR_DATA_WRITE] = 0x08,
  1039. [REG_DIR_DATA_READ] = 0x0c,
  1040. [REG_SWITCH_REVISION] = 0x10,
  1041. [REG_PHY_REVISION] = 0x14,
  1042. [REG_SPHY_CNTRL] = 0x24,
  1043. [REG_CROSSBAR] = 0xc8,
  1044. [REG_RGMII_11_CNTRL] = 0x014c,
  1045. [REG_LED_0_CNTRL] = 0x40,
  1046. [REG_LED_1_CNTRL] = 0x4c,
  1047. [REG_LED_2_CNTRL] = 0x58,
  1048. [REG_LED_3_CNTRL] = 0x64,
  1049. [REG_LED_4_CNTRL] = 0x88,
  1050. [REG_LED_5_CNTRL] = 0xa0,
  1051. [REG_LED_AGGREGATE_CTRL] = 0xb8,
  1052. };
  1053. static const struct bcm_sf2_of_data bcm_sf2_4908_data = {
  1054. .type = BCM4908_DEVICE_ID,
  1055. .core_reg_align = 0,
  1056. .reg_offsets = bcm_sf2_4908_reg_offsets,
  1057. .num_cfp_rules = 256,
  1058. .num_crossbar_int_ports = 2,
  1059. };
  1060. /* Register offsets for the SWITCH_REG_* block */
  1061. static const u16 bcm_sf2_7445_reg_offsets[] = {
  1062. [REG_SWITCH_CNTRL] = 0x00,
  1063. [REG_SWITCH_STATUS] = 0x04,
  1064. [REG_DIR_DATA_WRITE] = 0x08,
  1065. [REG_DIR_DATA_READ] = 0x0C,
  1066. [REG_SWITCH_REVISION] = 0x18,
  1067. [REG_PHY_REVISION] = 0x1C,
  1068. [REG_SPHY_CNTRL] = 0x2C,
  1069. [REG_RGMII_0_CNTRL] = 0x34,
  1070. [REG_RGMII_1_CNTRL] = 0x40,
  1071. [REG_RGMII_2_CNTRL] = 0x4c,
  1072. [REG_LED_0_CNTRL] = 0x90,
  1073. [REG_LED_1_CNTRL] = 0x94,
  1074. [REG_LED_2_CNTRL] = 0x98,
  1075. };
  1076. static const struct bcm_sf2_of_data bcm_sf2_7445_data = {
  1077. .type = BCM7445_DEVICE_ID,
  1078. .core_reg_align = 0,
  1079. .reg_offsets = bcm_sf2_7445_reg_offsets,
  1080. .num_cfp_rules = 256,
  1081. };
  1082. static const u16 bcm_sf2_7278_reg_offsets[] = {
  1083. [REG_SWITCH_CNTRL] = 0x00,
  1084. [REG_SWITCH_STATUS] = 0x04,
  1085. [REG_DIR_DATA_WRITE] = 0x08,
  1086. [REG_DIR_DATA_READ] = 0x0c,
  1087. [REG_SWITCH_REVISION] = 0x10,
  1088. [REG_PHY_REVISION] = 0x14,
  1089. [REG_SPHY_CNTRL] = 0x24,
  1090. [REG_RGMII_0_CNTRL] = 0xe0,
  1091. [REG_RGMII_1_CNTRL] = 0xec,
  1092. [REG_RGMII_2_CNTRL] = 0xf8,
  1093. [REG_LED_0_CNTRL] = 0x40,
  1094. [REG_LED_1_CNTRL] = 0x4c,
  1095. [REG_LED_2_CNTRL] = 0x58,
  1096. };
  1097. static const struct bcm_sf2_of_data bcm_sf2_7278_data = {
  1098. .type = BCM7278_DEVICE_ID,
  1099. .core_reg_align = 1,
  1100. .reg_offsets = bcm_sf2_7278_reg_offsets,
  1101. .num_cfp_rules = 128,
  1102. };
  1103. static const struct of_device_id bcm_sf2_of_match[] = {
  1104. { .compatible = "brcm,bcm4908-switch",
  1105. .data = &bcm_sf2_4908_data
  1106. },
  1107. { .compatible = "brcm,bcm7445-switch-v4.0",
  1108. .data = &bcm_sf2_7445_data
  1109. },
  1110. { .compatible = "brcm,bcm7278-switch-v4.0",
  1111. .data = &bcm_sf2_7278_data
  1112. },
  1113. { .compatible = "brcm,bcm7278-switch-v4.8",
  1114. .data = &bcm_sf2_7278_data
  1115. },
  1116. { /* sentinel */ },
  1117. };
  1118. MODULE_DEVICE_TABLE(of, bcm_sf2_of_match);
  1119. static int bcm_sf2_sw_probe(struct platform_device *pdev)
  1120. {
  1121. const char *reg_names[BCM_SF2_REGS_NUM] = BCM_SF2_REGS_NAME;
  1122. struct device_node *dn = pdev->dev.of_node;
  1123. const struct of_device_id *of_id = NULL;
  1124. const struct bcm_sf2_of_data *data;
  1125. struct b53_platform_data *pdata;
  1126. struct dsa_switch_ops *ops;
  1127. struct device_node *ports;
  1128. struct bcm_sf2_priv *priv;
  1129. struct b53_device *dev;
  1130. struct dsa_switch *ds;
  1131. void __iomem **base;
  1132. unsigned int i;
  1133. u32 reg, rev;
  1134. int ret;
  1135. priv = devm_kzalloc(&pdev->dev, sizeof(*priv), GFP_KERNEL);
  1136. if (!priv)
  1137. return -ENOMEM;
  1138. ops = devm_kzalloc(&pdev->dev, sizeof(*ops), GFP_KERNEL);
  1139. if (!ops)
  1140. return -ENOMEM;
  1141. dev = b53_switch_alloc(&pdev->dev, &bcm_sf2_io_ops, priv);
  1142. if (!dev)
  1143. return -ENOMEM;
  1144. pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
  1145. if (!pdata)
  1146. return -ENOMEM;
  1147. of_id = of_match_node(bcm_sf2_of_match, dn);
  1148. if (!of_id || !of_id->data)
  1149. return -EINVAL;
  1150. data = of_id->data;
  1151. /* Set SWITCH_REG register offsets and SWITCH_CORE align factor */
  1152. priv->type = data->type;
  1153. priv->reg_offsets = data->reg_offsets;
  1154. priv->core_reg_align = data->core_reg_align;
  1155. priv->num_cfp_rules = data->num_cfp_rules;
  1156. priv->num_crossbar_int_ports = data->num_crossbar_int_ports;
  1157. priv->rcdev = devm_reset_control_get_optional_exclusive(&pdev->dev,
  1158. "switch");
  1159. if (IS_ERR(priv->rcdev))
  1160. return PTR_ERR(priv->rcdev);
  1161. /* Auto-detection using standard registers will not work, so
  1162. * provide an indication of what kind of device we are for
  1163. * b53_common to work with
  1164. */
  1165. pdata->chip_id = priv->type;
  1166. dev->pdata = pdata;
  1167. priv->dev = dev;
  1168. ds = dev->ds;
  1169. ds->ops = &bcm_sf2_ops;
  1170. /* Advertise the 8 egress queues */
  1171. ds->num_tx_queues = SF2_NUM_EGRESS_QUEUES;
  1172. dev_set_drvdata(&pdev->dev, priv);
  1173. spin_lock_init(&priv->indir_lock);
  1174. mutex_init(&priv->cfp.lock);
  1175. INIT_LIST_HEAD(&priv->cfp.rules_list);
  1176. /* CFP rule #0 cannot be used for specific classifications, flag it as
  1177. * permanently used
  1178. */
  1179. set_bit(0, priv->cfp.used);
  1180. set_bit(0, priv->cfp.unique);
  1181. /* Balance of_node_put() done by of_find_node_by_name() */
  1182. of_node_get(dn);
  1183. ports = of_find_node_by_name(dn, "ports");
  1184. if (ports) {
  1185. bcm_sf2_identify_ports(priv, ports);
  1186. of_node_put(ports);
  1187. }
  1188. priv->irq0 = irq_of_parse_and_map(dn, 0);
  1189. priv->irq1 = irq_of_parse_and_map(dn, 1);
  1190. base = &priv->core;
  1191. for (i = 0; i < BCM_SF2_REGS_NUM; i++) {
  1192. *base = devm_platform_ioremap_resource(pdev, i);
  1193. if (IS_ERR(*base)) {
  1194. pr_err("unable to find register: %s\n", reg_names[i]);
  1195. return PTR_ERR(*base);
  1196. }
  1197. base++;
  1198. }
  1199. priv->clk = devm_clk_get_optional(&pdev->dev, "sw_switch");
  1200. if (IS_ERR(priv->clk))
  1201. return PTR_ERR(priv->clk);
  1202. ret = clk_prepare_enable(priv->clk);
  1203. if (ret)
  1204. return ret;
  1205. priv->clk_mdiv = devm_clk_get_optional(&pdev->dev, "sw_switch_mdiv");
  1206. if (IS_ERR(priv->clk_mdiv)) {
  1207. ret = PTR_ERR(priv->clk_mdiv);
  1208. goto out_clk;
  1209. }
  1210. ret = clk_prepare_enable(priv->clk_mdiv);
  1211. if (ret)
  1212. goto out_clk;
  1213. ret = bcm_sf2_sw_rst(priv);
  1214. if (ret) {
  1215. pr_err("unable to software reset switch: %d\n", ret);
  1216. goto out_clk_mdiv;
  1217. }
  1218. bcm_sf2_crossbar_setup(priv);
  1219. bcm_sf2_gphy_enable_set(priv->dev->ds, true);
  1220. ret = bcm_sf2_mdio_register(ds);
  1221. if (ret) {
  1222. pr_err("failed to register MDIO bus\n");
  1223. goto out_clk_mdiv;
  1224. }
  1225. bcm_sf2_gphy_enable_set(priv->dev->ds, false);
  1226. ret = bcm_sf2_cfp_rst(priv);
  1227. if (ret) {
  1228. pr_err("failed to reset CFP\n");
  1229. goto out_mdio;
  1230. }
  1231. /* Disable all interrupts and request them */
  1232. bcm_sf2_intr_disable(priv);
  1233. ret = devm_request_irq(&pdev->dev, priv->irq0, bcm_sf2_switch_0_isr, 0,
  1234. "switch_0", ds);
  1235. if (ret < 0) {
  1236. pr_err("failed to request switch_0 IRQ\n");
  1237. goto out_mdio;
  1238. }
  1239. ret = devm_request_irq(&pdev->dev, priv->irq1, bcm_sf2_switch_1_isr, 0,
  1240. "switch_1", ds);
  1241. if (ret < 0) {
  1242. pr_err("failed to request switch_1 IRQ\n");
  1243. goto out_mdio;
  1244. }
  1245. /* Reset the MIB counters */
  1246. reg = core_readl(priv, CORE_GMNCFGCFG);
  1247. reg |= RST_MIB_CNT;
  1248. core_writel(priv, reg, CORE_GMNCFGCFG);
  1249. reg &= ~RST_MIB_CNT;
  1250. core_writel(priv, reg, CORE_GMNCFGCFG);
  1251. /* Get the maximum number of ports for this switch */
  1252. priv->hw_params.num_ports = core_readl(priv, CORE_IMP0_PRT_ID) + 1;
  1253. if (priv->hw_params.num_ports > DSA_MAX_PORTS)
  1254. priv->hw_params.num_ports = DSA_MAX_PORTS;
  1255. /* Assume a single GPHY setup if we can't read that property */
  1256. if (of_property_read_u32(dn, "brcm,num-gphy",
  1257. &priv->hw_params.num_gphy))
  1258. priv->hw_params.num_gphy = 1;
  1259. rev = reg_readl(priv, REG_SWITCH_REVISION);
  1260. priv->hw_params.top_rev = (rev >> SWITCH_TOP_REV_SHIFT) &
  1261. SWITCH_TOP_REV_MASK;
  1262. priv->hw_params.core_rev = (rev & SF2_REV_MASK);
  1263. rev = reg_readl(priv, REG_PHY_REVISION);
  1264. priv->hw_params.gphy_rev = rev & PHY_REVISION_MASK;
  1265. ret = b53_switch_register(dev);
  1266. if (ret)
  1267. goto out_mdio;
  1268. dev_info(&pdev->dev,
  1269. "Starfighter 2 top: %x.%02x, core: %x.%02x, IRQs: %d, %d\n",
  1270. priv->hw_params.top_rev >> 8, priv->hw_params.top_rev & 0xff,
  1271. priv->hw_params.core_rev >> 8, priv->hw_params.core_rev & 0xff,
  1272. priv->irq0, priv->irq1);
  1273. return 0;
  1274. out_mdio:
  1275. bcm_sf2_mdio_unregister(priv);
  1276. out_clk_mdiv:
  1277. clk_disable_unprepare(priv->clk_mdiv);
  1278. out_clk:
  1279. clk_disable_unprepare(priv->clk);
  1280. return ret;
  1281. }
  1282. static int bcm_sf2_sw_remove(struct platform_device *pdev)
  1283. {
  1284. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  1285. if (!priv)
  1286. return 0;
  1287. priv->wol_ports_mask = 0;
  1288. /* Disable interrupts */
  1289. bcm_sf2_intr_disable(priv);
  1290. dsa_unregister_switch(priv->dev->ds);
  1291. bcm_sf2_cfp_exit(priv->dev->ds);
  1292. bcm_sf2_mdio_unregister(priv);
  1293. clk_disable_unprepare(priv->clk_mdiv);
  1294. clk_disable_unprepare(priv->clk);
  1295. if (priv->type == BCM7278_DEVICE_ID)
  1296. reset_control_assert(priv->rcdev);
  1297. return 0;
  1298. }
  1299. static void bcm_sf2_sw_shutdown(struct platform_device *pdev)
  1300. {
  1301. struct bcm_sf2_priv *priv = platform_get_drvdata(pdev);
  1302. if (!priv)
  1303. return;
  1304. /* For a kernel about to be kexec'd we want to keep the GPHY on for a
  1305. * successful MDIO bus scan to occur. If we did turn off the GPHY
  1306. * before (e.g: port_disable), this will also power it back on.
  1307. *
  1308. * Do not rely on kexec_in_progress, just power the PHY on.
  1309. */
  1310. if (priv->hw_params.num_gphy == 1)
  1311. bcm_sf2_gphy_enable_set(priv->dev->ds, true);
  1312. dsa_switch_shutdown(priv->dev->ds);
  1313. platform_set_drvdata(pdev, NULL);
  1314. }
  1315. #ifdef CONFIG_PM_SLEEP
  1316. static int bcm_sf2_suspend(struct device *dev)
  1317. {
  1318. struct bcm_sf2_priv *priv = dev_get_drvdata(dev);
  1319. return dsa_switch_suspend(priv->dev->ds);
  1320. }
  1321. static int bcm_sf2_resume(struct device *dev)
  1322. {
  1323. struct bcm_sf2_priv *priv = dev_get_drvdata(dev);
  1324. return dsa_switch_resume(priv->dev->ds);
  1325. }
  1326. #endif /* CONFIG_PM_SLEEP */
  1327. static SIMPLE_DEV_PM_OPS(bcm_sf2_pm_ops,
  1328. bcm_sf2_suspend, bcm_sf2_resume);
  1329. static struct platform_driver bcm_sf2_driver = {
  1330. .probe = bcm_sf2_sw_probe,
  1331. .remove = bcm_sf2_sw_remove,
  1332. .shutdown = bcm_sf2_sw_shutdown,
  1333. .driver = {
  1334. .name = "brcm-sf2",
  1335. .of_match_table = bcm_sf2_of_match,
  1336. .pm = &bcm_sf2_pm_ops,
  1337. },
  1338. };
  1339. module_platform_driver(bcm_sf2_driver);
  1340. MODULE_AUTHOR("Broadcom Corporation");
  1341. MODULE_DESCRIPTION("Driver for Broadcom Starfighter 2 ethernet switch chip");
  1342. MODULE_LICENSE("GPL");
  1343. MODULE_ALIAS("platform:brcm-sf2");