rcar_can.c 26 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919
  1. // SPDX-License-Identifier: GPL-2.0+
  2. /* Renesas R-Car CAN device driver
  3. *
  4. * Copyright (C) 2013 Cogent Embedded, Inc. <[email protected]>
  5. * Copyright (C) 2013 Renesas Solutions Corp.
  6. */
  7. #include <linux/module.h>
  8. #include <linux/kernel.h>
  9. #include <linux/types.h>
  10. #include <linux/interrupt.h>
  11. #include <linux/errno.h>
  12. #include <linux/ethtool.h>
  13. #include <linux/netdevice.h>
  14. #include <linux/platform_device.h>
  15. #include <linux/can/dev.h>
  16. #include <linux/clk.h>
  17. #include <linux/of.h>
  18. #define RCAR_CAN_DRV_NAME "rcar_can"
  19. /* Clock Select Register settings */
  20. enum CLKR {
  21. CLKR_CLKP1 = 0, /* Peripheral clock (clkp1) */
  22. CLKR_CLKP2 = 1, /* Peripheral clock (clkp2) */
  23. CLKR_CLKEXT = 3, /* Externally input clock */
  24. };
  25. #define RCAR_SUPPORTED_CLOCKS (BIT(CLKR_CLKP1) | BIT(CLKR_CLKP2) | \
  26. BIT(CLKR_CLKEXT))
  27. /* Mailbox configuration:
  28. * mailbox 60 - 63 - Rx FIFO mailboxes
  29. * mailbox 56 - 59 - Tx FIFO mailboxes
  30. * non-FIFO mailboxes are not used
  31. */
  32. #define RCAR_CAN_N_MBX 64 /* Number of mailboxes in non-FIFO mode */
  33. #define RCAR_CAN_RX_FIFO_MBX 60 /* Mailbox - window to Rx FIFO */
  34. #define RCAR_CAN_TX_FIFO_MBX 56 /* Mailbox - window to Tx FIFO */
  35. #define RCAR_CAN_FIFO_DEPTH 4
  36. /* Mailbox registers structure */
  37. struct rcar_can_mbox_regs {
  38. u32 id; /* IDE and RTR bits, SID and EID */
  39. u8 stub; /* Not used */
  40. u8 dlc; /* Data Length Code - bits [0..3] */
  41. u8 data[8]; /* Data Bytes */
  42. u8 tsh; /* Time Stamp Higher Byte */
  43. u8 tsl; /* Time Stamp Lower Byte */
  44. };
  45. struct rcar_can_regs {
  46. struct rcar_can_mbox_regs mb[RCAR_CAN_N_MBX]; /* Mailbox registers */
  47. u32 mkr_2_9[8]; /* Mask Registers 2-9 */
  48. u32 fidcr[2]; /* FIFO Received ID Compare Register */
  49. u32 mkivlr1; /* Mask Invalid Register 1 */
  50. u32 mier1; /* Mailbox Interrupt Enable Register 1 */
  51. u32 mkr_0_1[2]; /* Mask Registers 0-1 */
  52. u32 mkivlr0; /* Mask Invalid Register 0*/
  53. u32 mier0; /* Mailbox Interrupt Enable Register 0 */
  54. u8 pad_440[0x3c0];
  55. u8 mctl[64]; /* Message Control Registers */
  56. u16 ctlr; /* Control Register */
  57. u16 str; /* Status register */
  58. u8 bcr[3]; /* Bit Configuration Register */
  59. u8 clkr; /* Clock Select Register */
  60. u8 rfcr; /* Receive FIFO Control Register */
  61. u8 rfpcr; /* Receive FIFO Pointer Control Register */
  62. u8 tfcr; /* Transmit FIFO Control Register */
  63. u8 tfpcr; /* Transmit FIFO Pointer Control Register */
  64. u8 eier; /* Error Interrupt Enable Register */
  65. u8 eifr; /* Error Interrupt Factor Judge Register */
  66. u8 recr; /* Receive Error Count Register */
  67. u8 tecr; /* Transmit Error Count Register */
  68. u8 ecsr; /* Error Code Store Register */
  69. u8 cssr; /* Channel Search Support Register */
  70. u8 mssr; /* Mailbox Search Status Register */
  71. u8 msmr; /* Mailbox Search Mode Register */
  72. u16 tsr; /* Time Stamp Register */
  73. u8 afsr; /* Acceptance Filter Support Register */
  74. u8 pad_857;
  75. u8 tcr; /* Test Control Register */
  76. u8 pad_859[7];
  77. u8 ier; /* Interrupt Enable Register */
  78. u8 isr; /* Interrupt Status Register */
  79. u8 pad_862;
  80. u8 mbsmr; /* Mailbox Search Mask Register */
  81. };
  82. struct rcar_can_priv {
  83. struct can_priv can; /* Must be the first member! */
  84. struct net_device *ndev;
  85. struct napi_struct napi;
  86. struct rcar_can_regs __iomem *regs;
  87. struct clk *clk;
  88. struct clk *can_clk;
  89. u32 tx_head;
  90. u32 tx_tail;
  91. u8 clock_select;
  92. u8 ier;
  93. };
  94. static const struct can_bittiming_const rcar_can_bittiming_const = {
  95. .name = RCAR_CAN_DRV_NAME,
  96. .tseg1_min = 4,
  97. .tseg1_max = 16,
  98. .tseg2_min = 2,
  99. .tseg2_max = 8,
  100. .sjw_max = 4,
  101. .brp_min = 1,
  102. .brp_max = 1024,
  103. .brp_inc = 1,
  104. };
  105. /* Control Register bits */
  106. #define RCAR_CAN_CTLR_BOM (3 << 11) /* Bus-Off Recovery Mode Bits */
  107. #define RCAR_CAN_CTLR_BOM_ENT (1 << 11) /* Entry to halt mode */
  108. /* at bus-off entry */
  109. #define RCAR_CAN_CTLR_SLPM (1 << 10)
  110. #define RCAR_CAN_CTLR_CANM (3 << 8) /* Operating Mode Select Bit */
  111. #define RCAR_CAN_CTLR_CANM_HALT (1 << 9)
  112. #define RCAR_CAN_CTLR_CANM_RESET (1 << 8)
  113. #define RCAR_CAN_CTLR_CANM_FORCE_RESET (3 << 8)
  114. #define RCAR_CAN_CTLR_MLM (1 << 3) /* Message Lost Mode Select */
  115. #define RCAR_CAN_CTLR_IDFM (3 << 1) /* ID Format Mode Select Bits */
  116. #define RCAR_CAN_CTLR_IDFM_MIXED (1 << 2) /* Mixed ID mode */
  117. #define RCAR_CAN_CTLR_MBM (1 << 0) /* Mailbox Mode select */
  118. /* Status Register bits */
  119. #define RCAR_CAN_STR_RSTST (1 << 8) /* Reset Status Bit */
  120. /* FIFO Received ID Compare Registers 0 and 1 bits */
  121. #define RCAR_CAN_FIDCR_IDE (1 << 31) /* ID Extension Bit */
  122. #define RCAR_CAN_FIDCR_RTR (1 << 30) /* Remote Transmission Request Bit */
  123. /* Receive FIFO Control Register bits */
  124. #define RCAR_CAN_RFCR_RFEST (1 << 7) /* Receive FIFO Empty Status Flag */
  125. #define RCAR_CAN_RFCR_RFE (1 << 0) /* Receive FIFO Enable */
  126. /* Transmit FIFO Control Register bits */
  127. #define RCAR_CAN_TFCR_TFUST (7 << 1) /* Transmit FIFO Unsent Message */
  128. /* Number Status Bits */
  129. #define RCAR_CAN_TFCR_TFUST_SHIFT 1 /* Offset of Transmit FIFO Unsent */
  130. /* Message Number Status Bits */
  131. #define RCAR_CAN_TFCR_TFE (1 << 0) /* Transmit FIFO Enable */
  132. #define RCAR_CAN_N_RX_MKREGS1 2 /* Number of mask registers */
  133. /* for Rx mailboxes 0-31 */
  134. #define RCAR_CAN_N_RX_MKREGS2 8
  135. /* Bit Configuration Register settings */
  136. #define RCAR_CAN_BCR_TSEG1(x) (((x) & 0x0f) << 20)
  137. #define RCAR_CAN_BCR_BPR(x) (((x) & 0x3ff) << 8)
  138. #define RCAR_CAN_BCR_SJW(x) (((x) & 0x3) << 4)
  139. #define RCAR_CAN_BCR_TSEG2(x) ((x) & 0x07)
  140. /* Mailbox and Mask Registers bits */
  141. #define RCAR_CAN_IDE (1 << 31)
  142. #define RCAR_CAN_RTR (1 << 30)
  143. #define RCAR_CAN_SID_SHIFT 18
  144. /* Mailbox Interrupt Enable Register 1 bits */
  145. #define RCAR_CAN_MIER1_RXFIE (1 << 28) /* Receive FIFO Interrupt Enable */
  146. #define RCAR_CAN_MIER1_TXFIE (1 << 24) /* Transmit FIFO Interrupt Enable */
  147. /* Interrupt Enable Register bits */
  148. #define RCAR_CAN_IER_ERSIE (1 << 5) /* Error (ERS) Interrupt Enable Bit */
  149. #define RCAR_CAN_IER_RXFIE (1 << 4) /* Reception FIFO Interrupt */
  150. /* Enable Bit */
  151. #define RCAR_CAN_IER_TXFIE (1 << 3) /* Transmission FIFO Interrupt */
  152. /* Enable Bit */
  153. /* Interrupt Status Register bits */
  154. #define RCAR_CAN_ISR_ERSF (1 << 5) /* Error (ERS) Interrupt Status Bit */
  155. #define RCAR_CAN_ISR_RXFF (1 << 4) /* Reception FIFO Interrupt */
  156. /* Status Bit */
  157. #define RCAR_CAN_ISR_TXFF (1 << 3) /* Transmission FIFO Interrupt */
  158. /* Status Bit */
  159. /* Error Interrupt Enable Register bits */
  160. #define RCAR_CAN_EIER_BLIE (1 << 7) /* Bus Lock Interrupt Enable */
  161. #define RCAR_CAN_EIER_OLIE (1 << 6) /* Overload Frame Transmit */
  162. /* Interrupt Enable */
  163. #define RCAR_CAN_EIER_ORIE (1 << 5) /* Receive Overrun Interrupt Enable */
  164. #define RCAR_CAN_EIER_BORIE (1 << 4) /* Bus-Off Recovery Interrupt Enable */
  165. #define RCAR_CAN_EIER_BOEIE (1 << 3) /* Bus-Off Entry Interrupt Enable */
  166. #define RCAR_CAN_EIER_EPIE (1 << 2) /* Error Passive Interrupt Enable */
  167. #define RCAR_CAN_EIER_EWIE (1 << 1) /* Error Warning Interrupt Enable */
  168. #define RCAR_CAN_EIER_BEIE (1 << 0) /* Bus Error Interrupt Enable */
  169. /* Error Interrupt Factor Judge Register bits */
  170. #define RCAR_CAN_EIFR_BLIF (1 << 7) /* Bus Lock Detect Flag */
  171. #define RCAR_CAN_EIFR_OLIF (1 << 6) /* Overload Frame Transmission */
  172. /* Detect Flag */
  173. #define RCAR_CAN_EIFR_ORIF (1 << 5) /* Receive Overrun Detect Flag */
  174. #define RCAR_CAN_EIFR_BORIF (1 << 4) /* Bus-Off Recovery Detect Flag */
  175. #define RCAR_CAN_EIFR_BOEIF (1 << 3) /* Bus-Off Entry Detect Flag */
  176. #define RCAR_CAN_EIFR_EPIF (1 << 2) /* Error Passive Detect Flag */
  177. #define RCAR_CAN_EIFR_EWIF (1 << 1) /* Error Warning Detect Flag */
  178. #define RCAR_CAN_EIFR_BEIF (1 << 0) /* Bus Error Detect Flag */
  179. /* Error Code Store Register bits */
  180. #define RCAR_CAN_ECSR_EDPM (1 << 7) /* Error Display Mode Select Bit */
  181. #define RCAR_CAN_ECSR_ADEF (1 << 6) /* ACK Delimiter Error Flag */
  182. #define RCAR_CAN_ECSR_BE0F (1 << 5) /* Bit Error (dominant) Flag */
  183. #define RCAR_CAN_ECSR_BE1F (1 << 4) /* Bit Error (recessive) Flag */
  184. #define RCAR_CAN_ECSR_CEF (1 << 3) /* CRC Error Flag */
  185. #define RCAR_CAN_ECSR_AEF (1 << 2) /* ACK Error Flag */
  186. #define RCAR_CAN_ECSR_FEF (1 << 1) /* Form Error Flag */
  187. #define RCAR_CAN_ECSR_SEF (1 << 0) /* Stuff Error Flag */
  188. #define RCAR_CAN_NAPI_WEIGHT 4
  189. #define MAX_STR_READS 0x100
  190. static void tx_failure_cleanup(struct net_device *ndev)
  191. {
  192. int i;
  193. for (i = 0; i < RCAR_CAN_FIFO_DEPTH; i++)
  194. can_free_echo_skb(ndev, i, NULL);
  195. }
  196. static void rcar_can_error(struct net_device *ndev)
  197. {
  198. struct rcar_can_priv *priv = netdev_priv(ndev);
  199. struct can_frame *cf;
  200. struct sk_buff *skb;
  201. u8 eifr, txerr = 0, rxerr = 0;
  202. /* Propagate the error condition to the CAN stack */
  203. skb = alloc_can_err_skb(ndev, &cf);
  204. eifr = readb(&priv->regs->eifr);
  205. if (eifr & (RCAR_CAN_EIFR_EWIF | RCAR_CAN_EIFR_EPIF)) {
  206. txerr = readb(&priv->regs->tecr);
  207. rxerr = readb(&priv->regs->recr);
  208. if (skb)
  209. cf->can_id |= CAN_ERR_CRTL;
  210. }
  211. if (eifr & RCAR_CAN_EIFR_BEIF) {
  212. int rx_errors = 0, tx_errors = 0;
  213. u8 ecsr;
  214. netdev_dbg(priv->ndev, "Bus error interrupt:\n");
  215. if (skb)
  216. cf->can_id |= CAN_ERR_BUSERROR | CAN_ERR_PROT;
  217. ecsr = readb(&priv->regs->ecsr);
  218. if (ecsr & RCAR_CAN_ECSR_ADEF) {
  219. netdev_dbg(priv->ndev, "ACK Delimiter Error\n");
  220. tx_errors++;
  221. writeb(~RCAR_CAN_ECSR_ADEF, &priv->regs->ecsr);
  222. if (skb)
  223. cf->data[3] = CAN_ERR_PROT_LOC_ACK_DEL;
  224. }
  225. if (ecsr & RCAR_CAN_ECSR_BE0F) {
  226. netdev_dbg(priv->ndev, "Bit Error (dominant)\n");
  227. tx_errors++;
  228. writeb(~RCAR_CAN_ECSR_BE0F, &priv->regs->ecsr);
  229. if (skb)
  230. cf->data[2] |= CAN_ERR_PROT_BIT0;
  231. }
  232. if (ecsr & RCAR_CAN_ECSR_BE1F) {
  233. netdev_dbg(priv->ndev, "Bit Error (recessive)\n");
  234. tx_errors++;
  235. writeb(~RCAR_CAN_ECSR_BE1F, &priv->regs->ecsr);
  236. if (skb)
  237. cf->data[2] |= CAN_ERR_PROT_BIT1;
  238. }
  239. if (ecsr & RCAR_CAN_ECSR_CEF) {
  240. netdev_dbg(priv->ndev, "CRC Error\n");
  241. rx_errors++;
  242. writeb(~RCAR_CAN_ECSR_CEF, &priv->regs->ecsr);
  243. if (skb)
  244. cf->data[3] = CAN_ERR_PROT_LOC_CRC_SEQ;
  245. }
  246. if (ecsr & RCAR_CAN_ECSR_AEF) {
  247. netdev_dbg(priv->ndev, "ACK Error\n");
  248. tx_errors++;
  249. writeb(~RCAR_CAN_ECSR_AEF, &priv->regs->ecsr);
  250. if (skb) {
  251. cf->can_id |= CAN_ERR_ACK;
  252. cf->data[3] = CAN_ERR_PROT_LOC_ACK;
  253. }
  254. }
  255. if (ecsr & RCAR_CAN_ECSR_FEF) {
  256. netdev_dbg(priv->ndev, "Form Error\n");
  257. rx_errors++;
  258. writeb(~RCAR_CAN_ECSR_FEF, &priv->regs->ecsr);
  259. if (skb)
  260. cf->data[2] |= CAN_ERR_PROT_FORM;
  261. }
  262. if (ecsr & RCAR_CAN_ECSR_SEF) {
  263. netdev_dbg(priv->ndev, "Stuff Error\n");
  264. rx_errors++;
  265. writeb(~RCAR_CAN_ECSR_SEF, &priv->regs->ecsr);
  266. if (skb)
  267. cf->data[2] |= CAN_ERR_PROT_STUFF;
  268. }
  269. priv->can.can_stats.bus_error++;
  270. ndev->stats.rx_errors += rx_errors;
  271. ndev->stats.tx_errors += tx_errors;
  272. writeb(~RCAR_CAN_EIFR_BEIF, &priv->regs->eifr);
  273. }
  274. if (eifr & RCAR_CAN_EIFR_EWIF) {
  275. netdev_dbg(priv->ndev, "Error warning interrupt\n");
  276. priv->can.state = CAN_STATE_ERROR_WARNING;
  277. priv->can.can_stats.error_warning++;
  278. /* Clear interrupt condition */
  279. writeb(~RCAR_CAN_EIFR_EWIF, &priv->regs->eifr);
  280. if (skb)
  281. cf->data[1] = txerr > rxerr ? CAN_ERR_CRTL_TX_WARNING :
  282. CAN_ERR_CRTL_RX_WARNING;
  283. }
  284. if (eifr & RCAR_CAN_EIFR_EPIF) {
  285. netdev_dbg(priv->ndev, "Error passive interrupt\n");
  286. priv->can.state = CAN_STATE_ERROR_PASSIVE;
  287. priv->can.can_stats.error_passive++;
  288. /* Clear interrupt condition */
  289. writeb(~RCAR_CAN_EIFR_EPIF, &priv->regs->eifr);
  290. if (skb)
  291. cf->data[1] = txerr > rxerr ? CAN_ERR_CRTL_TX_PASSIVE :
  292. CAN_ERR_CRTL_RX_PASSIVE;
  293. }
  294. if (eifr & RCAR_CAN_EIFR_BOEIF) {
  295. netdev_dbg(priv->ndev, "Bus-off entry interrupt\n");
  296. tx_failure_cleanup(ndev);
  297. priv->ier = RCAR_CAN_IER_ERSIE;
  298. writeb(priv->ier, &priv->regs->ier);
  299. priv->can.state = CAN_STATE_BUS_OFF;
  300. /* Clear interrupt condition */
  301. writeb(~RCAR_CAN_EIFR_BOEIF, &priv->regs->eifr);
  302. priv->can.can_stats.bus_off++;
  303. can_bus_off(ndev);
  304. if (skb)
  305. cf->can_id |= CAN_ERR_BUSOFF;
  306. } else if (skb) {
  307. cf->can_id |= CAN_ERR_CNT;
  308. cf->data[6] = txerr;
  309. cf->data[7] = rxerr;
  310. }
  311. if (eifr & RCAR_CAN_EIFR_ORIF) {
  312. netdev_dbg(priv->ndev, "Receive overrun error interrupt\n");
  313. ndev->stats.rx_over_errors++;
  314. ndev->stats.rx_errors++;
  315. writeb(~RCAR_CAN_EIFR_ORIF, &priv->regs->eifr);
  316. if (skb) {
  317. cf->can_id |= CAN_ERR_CRTL;
  318. cf->data[1] = CAN_ERR_CRTL_RX_OVERFLOW;
  319. }
  320. }
  321. if (eifr & RCAR_CAN_EIFR_OLIF) {
  322. netdev_dbg(priv->ndev,
  323. "Overload Frame Transmission error interrupt\n");
  324. ndev->stats.rx_over_errors++;
  325. ndev->stats.rx_errors++;
  326. writeb(~RCAR_CAN_EIFR_OLIF, &priv->regs->eifr);
  327. if (skb) {
  328. cf->can_id |= CAN_ERR_PROT;
  329. cf->data[2] |= CAN_ERR_PROT_OVERLOAD;
  330. }
  331. }
  332. if (skb)
  333. netif_rx(skb);
  334. }
  335. static void rcar_can_tx_done(struct net_device *ndev)
  336. {
  337. struct rcar_can_priv *priv = netdev_priv(ndev);
  338. struct net_device_stats *stats = &ndev->stats;
  339. u8 isr;
  340. while (1) {
  341. u8 unsent = readb(&priv->regs->tfcr);
  342. unsent = (unsent & RCAR_CAN_TFCR_TFUST) >>
  343. RCAR_CAN_TFCR_TFUST_SHIFT;
  344. if (priv->tx_head - priv->tx_tail <= unsent)
  345. break;
  346. stats->tx_packets++;
  347. stats->tx_bytes +=
  348. can_get_echo_skb(ndev,
  349. priv->tx_tail % RCAR_CAN_FIFO_DEPTH,
  350. NULL);
  351. priv->tx_tail++;
  352. netif_wake_queue(ndev);
  353. }
  354. /* Clear interrupt */
  355. isr = readb(&priv->regs->isr);
  356. writeb(isr & ~RCAR_CAN_ISR_TXFF, &priv->regs->isr);
  357. }
  358. static irqreturn_t rcar_can_interrupt(int irq, void *dev_id)
  359. {
  360. struct net_device *ndev = dev_id;
  361. struct rcar_can_priv *priv = netdev_priv(ndev);
  362. u8 isr;
  363. isr = readb(&priv->regs->isr);
  364. if (!(isr & priv->ier))
  365. return IRQ_NONE;
  366. if (isr & RCAR_CAN_ISR_ERSF)
  367. rcar_can_error(ndev);
  368. if (isr & RCAR_CAN_ISR_TXFF)
  369. rcar_can_tx_done(ndev);
  370. if (isr & RCAR_CAN_ISR_RXFF) {
  371. if (napi_schedule_prep(&priv->napi)) {
  372. /* Disable Rx FIFO interrupts */
  373. priv->ier &= ~RCAR_CAN_IER_RXFIE;
  374. writeb(priv->ier, &priv->regs->ier);
  375. __napi_schedule(&priv->napi);
  376. }
  377. }
  378. return IRQ_HANDLED;
  379. }
  380. static void rcar_can_set_bittiming(struct net_device *dev)
  381. {
  382. struct rcar_can_priv *priv = netdev_priv(dev);
  383. struct can_bittiming *bt = &priv->can.bittiming;
  384. u32 bcr;
  385. bcr = RCAR_CAN_BCR_TSEG1(bt->phase_seg1 + bt->prop_seg - 1) |
  386. RCAR_CAN_BCR_BPR(bt->brp - 1) | RCAR_CAN_BCR_SJW(bt->sjw - 1) |
  387. RCAR_CAN_BCR_TSEG2(bt->phase_seg2 - 1);
  388. /* Don't overwrite CLKR with 32-bit BCR access; CLKR has 8-bit access.
  389. * All the registers are big-endian but they get byte-swapped on 32-bit
  390. * read/write (but not on 8-bit, contrary to the manuals)...
  391. */
  392. writel((bcr << 8) | priv->clock_select, &priv->regs->bcr);
  393. }
  394. static void rcar_can_start(struct net_device *ndev)
  395. {
  396. struct rcar_can_priv *priv = netdev_priv(ndev);
  397. u16 ctlr;
  398. int i;
  399. /* Set controller to known mode:
  400. * - FIFO mailbox mode
  401. * - accept all messages
  402. * - overrun mode
  403. * CAN is in sleep mode after MCU hardware or software reset.
  404. */
  405. ctlr = readw(&priv->regs->ctlr);
  406. ctlr &= ~RCAR_CAN_CTLR_SLPM;
  407. writew(ctlr, &priv->regs->ctlr);
  408. /* Go to reset mode */
  409. ctlr |= RCAR_CAN_CTLR_CANM_FORCE_RESET;
  410. writew(ctlr, &priv->regs->ctlr);
  411. for (i = 0; i < MAX_STR_READS; i++) {
  412. if (readw(&priv->regs->str) & RCAR_CAN_STR_RSTST)
  413. break;
  414. }
  415. rcar_can_set_bittiming(ndev);
  416. ctlr |= RCAR_CAN_CTLR_IDFM_MIXED; /* Select mixed ID mode */
  417. ctlr |= RCAR_CAN_CTLR_BOM_ENT; /* Entry to halt mode automatically */
  418. /* at bus-off */
  419. ctlr |= RCAR_CAN_CTLR_MBM; /* Select FIFO mailbox mode */
  420. ctlr |= RCAR_CAN_CTLR_MLM; /* Overrun mode */
  421. writew(ctlr, &priv->regs->ctlr);
  422. /* Accept all SID and EID */
  423. writel(0, &priv->regs->mkr_2_9[6]);
  424. writel(0, &priv->regs->mkr_2_9[7]);
  425. /* In FIFO mailbox mode, write "0" to bits 24 to 31 */
  426. writel(0, &priv->regs->mkivlr1);
  427. /* Accept all frames */
  428. writel(0, &priv->regs->fidcr[0]);
  429. writel(RCAR_CAN_FIDCR_IDE | RCAR_CAN_FIDCR_RTR, &priv->regs->fidcr[1]);
  430. /* Enable and configure FIFO mailbox interrupts */
  431. writel(RCAR_CAN_MIER1_RXFIE | RCAR_CAN_MIER1_TXFIE, &priv->regs->mier1);
  432. priv->ier = RCAR_CAN_IER_ERSIE | RCAR_CAN_IER_RXFIE |
  433. RCAR_CAN_IER_TXFIE;
  434. writeb(priv->ier, &priv->regs->ier);
  435. /* Accumulate error codes */
  436. writeb(RCAR_CAN_ECSR_EDPM, &priv->regs->ecsr);
  437. /* Enable error interrupts */
  438. writeb(RCAR_CAN_EIER_EWIE | RCAR_CAN_EIER_EPIE | RCAR_CAN_EIER_BOEIE |
  439. (priv->can.ctrlmode & CAN_CTRLMODE_BERR_REPORTING ?
  440. RCAR_CAN_EIER_BEIE : 0) | RCAR_CAN_EIER_ORIE |
  441. RCAR_CAN_EIER_OLIE, &priv->regs->eier);
  442. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  443. /* Go to operation mode */
  444. writew(ctlr & ~RCAR_CAN_CTLR_CANM, &priv->regs->ctlr);
  445. for (i = 0; i < MAX_STR_READS; i++) {
  446. if (!(readw(&priv->regs->str) & RCAR_CAN_STR_RSTST))
  447. break;
  448. }
  449. /* Enable Rx and Tx FIFO */
  450. writeb(RCAR_CAN_RFCR_RFE, &priv->regs->rfcr);
  451. writeb(RCAR_CAN_TFCR_TFE, &priv->regs->tfcr);
  452. }
  453. static int rcar_can_open(struct net_device *ndev)
  454. {
  455. struct rcar_can_priv *priv = netdev_priv(ndev);
  456. int err;
  457. err = clk_prepare_enable(priv->clk);
  458. if (err) {
  459. netdev_err(ndev,
  460. "failed to enable peripheral clock, error %d\n",
  461. err);
  462. goto out;
  463. }
  464. err = clk_prepare_enable(priv->can_clk);
  465. if (err) {
  466. netdev_err(ndev, "failed to enable CAN clock, error %d\n",
  467. err);
  468. goto out_clock;
  469. }
  470. err = open_candev(ndev);
  471. if (err) {
  472. netdev_err(ndev, "open_candev() failed, error %d\n", err);
  473. goto out_can_clock;
  474. }
  475. napi_enable(&priv->napi);
  476. err = request_irq(ndev->irq, rcar_can_interrupt, 0, ndev->name, ndev);
  477. if (err) {
  478. netdev_err(ndev, "request_irq(%d) failed, error %d\n",
  479. ndev->irq, err);
  480. goto out_close;
  481. }
  482. rcar_can_start(ndev);
  483. netif_start_queue(ndev);
  484. return 0;
  485. out_close:
  486. napi_disable(&priv->napi);
  487. close_candev(ndev);
  488. out_can_clock:
  489. clk_disable_unprepare(priv->can_clk);
  490. out_clock:
  491. clk_disable_unprepare(priv->clk);
  492. out:
  493. return err;
  494. }
  495. static void rcar_can_stop(struct net_device *ndev)
  496. {
  497. struct rcar_can_priv *priv = netdev_priv(ndev);
  498. u16 ctlr;
  499. int i;
  500. /* Go to (force) reset mode */
  501. ctlr = readw(&priv->regs->ctlr);
  502. ctlr |= RCAR_CAN_CTLR_CANM_FORCE_RESET;
  503. writew(ctlr, &priv->regs->ctlr);
  504. for (i = 0; i < MAX_STR_READS; i++) {
  505. if (readw(&priv->regs->str) & RCAR_CAN_STR_RSTST)
  506. break;
  507. }
  508. writel(0, &priv->regs->mier0);
  509. writel(0, &priv->regs->mier1);
  510. writeb(0, &priv->regs->ier);
  511. writeb(0, &priv->regs->eier);
  512. /* Go to sleep mode */
  513. ctlr |= RCAR_CAN_CTLR_SLPM;
  514. writew(ctlr, &priv->regs->ctlr);
  515. priv->can.state = CAN_STATE_STOPPED;
  516. }
  517. static int rcar_can_close(struct net_device *ndev)
  518. {
  519. struct rcar_can_priv *priv = netdev_priv(ndev);
  520. netif_stop_queue(ndev);
  521. rcar_can_stop(ndev);
  522. free_irq(ndev->irq, ndev);
  523. napi_disable(&priv->napi);
  524. clk_disable_unprepare(priv->can_clk);
  525. clk_disable_unprepare(priv->clk);
  526. close_candev(ndev);
  527. return 0;
  528. }
  529. static netdev_tx_t rcar_can_start_xmit(struct sk_buff *skb,
  530. struct net_device *ndev)
  531. {
  532. struct rcar_can_priv *priv = netdev_priv(ndev);
  533. struct can_frame *cf = (struct can_frame *)skb->data;
  534. u32 data, i;
  535. if (can_dev_dropped_skb(ndev, skb))
  536. return NETDEV_TX_OK;
  537. if (cf->can_id & CAN_EFF_FLAG) /* Extended frame format */
  538. data = (cf->can_id & CAN_EFF_MASK) | RCAR_CAN_IDE;
  539. else /* Standard frame format */
  540. data = (cf->can_id & CAN_SFF_MASK) << RCAR_CAN_SID_SHIFT;
  541. if (cf->can_id & CAN_RTR_FLAG) { /* Remote transmission request */
  542. data |= RCAR_CAN_RTR;
  543. } else {
  544. for (i = 0; i < cf->len; i++)
  545. writeb(cf->data[i],
  546. &priv->regs->mb[RCAR_CAN_TX_FIFO_MBX].data[i]);
  547. }
  548. writel(data, &priv->regs->mb[RCAR_CAN_TX_FIFO_MBX].id);
  549. writeb(cf->len, &priv->regs->mb[RCAR_CAN_TX_FIFO_MBX].dlc);
  550. can_put_echo_skb(skb, ndev, priv->tx_head % RCAR_CAN_FIFO_DEPTH, 0);
  551. priv->tx_head++;
  552. /* Start Tx: write 0xff to the TFPCR register to increment
  553. * the CPU-side pointer for the transmit FIFO to the next
  554. * mailbox location
  555. */
  556. writeb(0xff, &priv->regs->tfpcr);
  557. /* Stop the queue if we've filled all FIFO entries */
  558. if (priv->tx_head - priv->tx_tail >= RCAR_CAN_FIFO_DEPTH)
  559. netif_stop_queue(ndev);
  560. return NETDEV_TX_OK;
  561. }
  562. static const struct net_device_ops rcar_can_netdev_ops = {
  563. .ndo_open = rcar_can_open,
  564. .ndo_stop = rcar_can_close,
  565. .ndo_start_xmit = rcar_can_start_xmit,
  566. .ndo_change_mtu = can_change_mtu,
  567. };
  568. static const struct ethtool_ops rcar_can_ethtool_ops = {
  569. .get_ts_info = ethtool_op_get_ts_info,
  570. };
  571. static void rcar_can_rx_pkt(struct rcar_can_priv *priv)
  572. {
  573. struct net_device_stats *stats = &priv->ndev->stats;
  574. struct can_frame *cf;
  575. struct sk_buff *skb;
  576. u32 data;
  577. u8 dlc;
  578. skb = alloc_can_skb(priv->ndev, &cf);
  579. if (!skb) {
  580. stats->rx_dropped++;
  581. return;
  582. }
  583. data = readl(&priv->regs->mb[RCAR_CAN_RX_FIFO_MBX].id);
  584. if (data & RCAR_CAN_IDE)
  585. cf->can_id = (data & CAN_EFF_MASK) | CAN_EFF_FLAG;
  586. else
  587. cf->can_id = (data >> RCAR_CAN_SID_SHIFT) & CAN_SFF_MASK;
  588. dlc = readb(&priv->regs->mb[RCAR_CAN_RX_FIFO_MBX].dlc);
  589. cf->len = can_cc_dlc2len(dlc);
  590. if (data & RCAR_CAN_RTR) {
  591. cf->can_id |= CAN_RTR_FLAG;
  592. } else {
  593. for (dlc = 0; dlc < cf->len; dlc++)
  594. cf->data[dlc] =
  595. readb(&priv->regs->mb[RCAR_CAN_RX_FIFO_MBX].data[dlc]);
  596. stats->rx_bytes += cf->len;
  597. }
  598. stats->rx_packets++;
  599. netif_receive_skb(skb);
  600. }
  601. static int rcar_can_rx_poll(struct napi_struct *napi, int quota)
  602. {
  603. struct rcar_can_priv *priv = container_of(napi,
  604. struct rcar_can_priv, napi);
  605. int num_pkts;
  606. for (num_pkts = 0; num_pkts < quota; num_pkts++) {
  607. u8 rfcr, isr;
  608. isr = readb(&priv->regs->isr);
  609. /* Clear interrupt bit */
  610. if (isr & RCAR_CAN_ISR_RXFF)
  611. writeb(isr & ~RCAR_CAN_ISR_RXFF, &priv->regs->isr);
  612. rfcr = readb(&priv->regs->rfcr);
  613. if (rfcr & RCAR_CAN_RFCR_RFEST)
  614. break;
  615. rcar_can_rx_pkt(priv);
  616. /* Write 0xff to the RFPCR register to increment
  617. * the CPU-side pointer for the receive FIFO
  618. * to the next mailbox location
  619. */
  620. writeb(0xff, &priv->regs->rfpcr);
  621. }
  622. /* All packets processed */
  623. if (num_pkts < quota) {
  624. napi_complete_done(napi, num_pkts);
  625. priv->ier |= RCAR_CAN_IER_RXFIE;
  626. writeb(priv->ier, &priv->regs->ier);
  627. }
  628. return num_pkts;
  629. }
  630. static int rcar_can_do_set_mode(struct net_device *ndev, enum can_mode mode)
  631. {
  632. switch (mode) {
  633. case CAN_MODE_START:
  634. rcar_can_start(ndev);
  635. netif_wake_queue(ndev);
  636. return 0;
  637. default:
  638. return -EOPNOTSUPP;
  639. }
  640. }
  641. static int rcar_can_get_berr_counter(const struct net_device *dev,
  642. struct can_berr_counter *bec)
  643. {
  644. struct rcar_can_priv *priv = netdev_priv(dev);
  645. int err;
  646. err = clk_prepare_enable(priv->clk);
  647. if (err)
  648. return err;
  649. bec->txerr = readb(&priv->regs->tecr);
  650. bec->rxerr = readb(&priv->regs->recr);
  651. clk_disable_unprepare(priv->clk);
  652. return 0;
  653. }
  654. static const char * const clock_names[] = {
  655. [CLKR_CLKP1] = "clkp1",
  656. [CLKR_CLKP2] = "clkp2",
  657. [CLKR_CLKEXT] = "can_clk",
  658. };
  659. static int rcar_can_probe(struct platform_device *pdev)
  660. {
  661. struct rcar_can_priv *priv;
  662. struct net_device *ndev;
  663. void __iomem *addr;
  664. u32 clock_select = CLKR_CLKP1;
  665. int err = -ENODEV;
  666. int irq;
  667. of_property_read_u32(pdev->dev.of_node, "renesas,can-clock-select",
  668. &clock_select);
  669. irq = platform_get_irq(pdev, 0);
  670. if (irq < 0) {
  671. err = irq;
  672. goto fail;
  673. }
  674. addr = devm_platform_ioremap_resource(pdev, 0);
  675. if (IS_ERR(addr)) {
  676. err = PTR_ERR(addr);
  677. goto fail;
  678. }
  679. ndev = alloc_candev(sizeof(struct rcar_can_priv), RCAR_CAN_FIFO_DEPTH);
  680. if (!ndev) {
  681. dev_err(&pdev->dev, "alloc_candev() failed\n");
  682. err = -ENOMEM;
  683. goto fail;
  684. }
  685. priv = netdev_priv(ndev);
  686. priv->clk = devm_clk_get(&pdev->dev, "clkp1");
  687. if (IS_ERR(priv->clk)) {
  688. err = PTR_ERR(priv->clk);
  689. dev_err(&pdev->dev, "cannot get peripheral clock, error %d\n",
  690. err);
  691. goto fail_clk;
  692. }
  693. if (!(BIT(clock_select) & RCAR_SUPPORTED_CLOCKS)) {
  694. err = -EINVAL;
  695. dev_err(&pdev->dev, "invalid CAN clock selected\n");
  696. goto fail_clk;
  697. }
  698. priv->can_clk = devm_clk_get(&pdev->dev, clock_names[clock_select]);
  699. if (IS_ERR(priv->can_clk)) {
  700. err = PTR_ERR(priv->can_clk);
  701. dev_err(&pdev->dev, "cannot get CAN clock, error %d\n", err);
  702. goto fail_clk;
  703. }
  704. ndev->netdev_ops = &rcar_can_netdev_ops;
  705. ndev->ethtool_ops = &rcar_can_ethtool_ops;
  706. ndev->irq = irq;
  707. ndev->flags |= IFF_ECHO;
  708. priv->ndev = ndev;
  709. priv->regs = addr;
  710. priv->clock_select = clock_select;
  711. priv->can.clock.freq = clk_get_rate(priv->can_clk);
  712. priv->can.bittiming_const = &rcar_can_bittiming_const;
  713. priv->can.do_set_mode = rcar_can_do_set_mode;
  714. priv->can.do_get_berr_counter = rcar_can_get_berr_counter;
  715. priv->can.ctrlmode_supported = CAN_CTRLMODE_BERR_REPORTING;
  716. platform_set_drvdata(pdev, ndev);
  717. SET_NETDEV_DEV(ndev, &pdev->dev);
  718. netif_napi_add_weight(ndev, &priv->napi, rcar_can_rx_poll,
  719. RCAR_CAN_NAPI_WEIGHT);
  720. err = register_candev(ndev);
  721. if (err) {
  722. dev_err(&pdev->dev, "register_candev() failed, error %d\n",
  723. err);
  724. goto fail_candev;
  725. }
  726. dev_info(&pdev->dev, "device registered (IRQ%d)\n", ndev->irq);
  727. return 0;
  728. fail_candev:
  729. netif_napi_del(&priv->napi);
  730. fail_clk:
  731. free_candev(ndev);
  732. fail:
  733. return err;
  734. }
  735. static int rcar_can_remove(struct platform_device *pdev)
  736. {
  737. struct net_device *ndev = platform_get_drvdata(pdev);
  738. struct rcar_can_priv *priv = netdev_priv(ndev);
  739. unregister_candev(ndev);
  740. netif_napi_del(&priv->napi);
  741. free_candev(ndev);
  742. return 0;
  743. }
  744. static int __maybe_unused rcar_can_suspend(struct device *dev)
  745. {
  746. struct net_device *ndev = dev_get_drvdata(dev);
  747. struct rcar_can_priv *priv = netdev_priv(ndev);
  748. u16 ctlr;
  749. if (!netif_running(ndev))
  750. return 0;
  751. netif_stop_queue(ndev);
  752. netif_device_detach(ndev);
  753. ctlr = readw(&priv->regs->ctlr);
  754. ctlr |= RCAR_CAN_CTLR_CANM_HALT;
  755. writew(ctlr, &priv->regs->ctlr);
  756. ctlr |= RCAR_CAN_CTLR_SLPM;
  757. writew(ctlr, &priv->regs->ctlr);
  758. priv->can.state = CAN_STATE_SLEEPING;
  759. clk_disable(priv->clk);
  760. return 0;
  761. }
  762. static int __maybe_unused rcar_can_resume(struct device *dev)
  763. {
  764. struct net_device *ndev = dev_get_drvdata(dev);
  765. struct rcar_can_priv *priv = netdev_priv(ndev);
  766. u16 ctlr;
  767. int err;
  768. if (!netif_running(ndev))
  769. return 0;
  770. err = clk_enable(priv->clk);
  771. if (err) {
  772. netdev_err(ndev, "clk_enable() failed, error %d\n", err);
  773. return err;
  774. }
  775. ctlr = readw(&priv->regs->ctlr);
  776. ctlr &= ~RCAR_CAN_CTLR_SLPM;
  777. writew(ctlr, &priv->regs->ctlr);
  778. ctlr &= ~RCAR_CAN_CTLR_CANM;
  779. writew(ctlr, &priv->regs->ctlr);
  780. priv->can.state = CAN_STATE_ERROR_ACTIVE;
  781. netif_device_attach(ndev);
  782. netif_start_queue(ndev);
  783. return 0;
  784. }
  785. static SIMPLE_DEV_PM_OPS(rcar_can_pm_ops, rcar_can_suspend, rcar_can_resume);
  786. static const struct of_device_id rcar_can_of_table[] __maybe_unused = {
  787. { .compatible = "renesas,can-r8a7778" },
  788. { .compatible = "renesas,can-r8a7779" },
  789. { .compatible = "renesas,can-r8a7790" },
  790. { .compatible = "renesas,can-r8a7791" },
  791. { .compatible = "renesas,rcar-gen1-can" },
  792. { .compatible = "renesas,rcar-gen2-can" },
  793. { .compatible = "renesas,rcar-gen3-can" },
  794. { }
  795. };
  796. MODULE_DEVICE_TABLE(of, rcar_can_of_table);
  797. static struct platform_driver rcar_can_driver = {
  798. .driver = {
  799. .name = RCAR_CAN_DRV_NAME,
  800. .of_match_table = of_match_ptr(rcar_can_of_table),
  801. .pm = &rcar_can_pm_ops,
  802. },
  803. .probe = rcar_can_probe,
  804. .remove = rcar_can_remove,
  805. };
  806. module_platform_driver(rcar_can_driver);
  807. MODULE_AUTHOR("Cogent Embedded, Inc.");
  808. MODULE_LICENSE("GPL");
  809. MODULE_DESCRIPTION("CAN driver for Renesas R-Car SoC");
  810. MODULE_ALIAS("platform:" RCAR_CAN_DRV_NAME);