physmap-gemini.c 5.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200
  1. // SPDX-License-Identifier: GPL-2.0
  2. /*
  3. * Cortina Systems Gemini OF physmap add-on
  4. * Copyright (C) 2017 Linus Walleij <[email protected]>
  5. *
  6. * This SoC has an elaborate flash control register, so we need to
  7. * detect and set it up when booting on this platform.
  8. */
  9. #include <linux/export.h>
  10. #include <linux/of.h>
  11. #include <linux/of_device.h>
  12. #include <linux/mtd/map.h>
  13. #include <linux/mtd/xip.h>
  14. #include <linux/mfd/syscon.h>
  15. #include <linux/regmap.h>
  16. #include <linux/bitops.h>
  17. #include <linux/pinctrl/consumer.h>
  18. #include "physmap-gemini.h"
  19. /*
  20. * The Flash-relevant parts of the global status register
  21. * These would also be relevant for a NAND driver.
  22. */
  23. #define GLOBAL_STATUS 0x04
  24. #define FLASH_TYPE_MASK (0x3 << 24)
  25. #define FLASH_TYPE_NAND_2K (0x3 << 24)
  26. #define FLASH_TYPE_NAND_512 (0x2 << 24)
  27. #define FLASH_TYPE_PARALLEL (0x1 << 24)
  28. #define FLASH_TYPE_SERIAL (0x0 << 24)
  29. /* if parallel */
  30. #define FLASH_WIDTH_16BIT (1 << 23) /* else 8 bit */
  31. /* if serial */
  32. #define FLASH_ATMEL (1 << 23) /* else STM */
  33. #define FLASH_SIZE_MASK (0x3 << 21)
  34. #define NAND_256M (0x3 << 21) /* and more */
  35. #define NAND_128M (0x2 << 21)
  36. #define NAND_64M (0x1 << 21)
  37. #define NAND_32M (0x0 << 21)
  38. #define ATMEL_16M (0x3 << 21) /* and more */
  39. #define ATMEL_8M (0x2 << 21)
  40. #define ATMEL_4M_2M (0x1 << 21)
  41. #define ATMEL_1M (0x0 << 21) /* and less */
  42. #define STM_32M (1 << 22) /* and more */
  43. #define STM_16M (0 << 22) /* and less */
  44. #define FLASH_PARALLEL_HIGH_PIN_CNT (1 << 20) /* else low pin cnt */
  45. struct gemini_flash {
  46. struct device *dev;
  47. struct pinctrl *p;
  48. struct pinctrl_state *enabled_state;
  49. struct pinctrl_state *disabled_state;
  50. };
  51. /* Static local state */
  52. static struct gemini_flash *gf;
  53. static void gemini_flash_enable_pins(void)
  54. {
  55. int ret;
  56. if (IS_ERR(gf->enabled_state))
  57. return;
  58. ret = pinctrl_select_state(gf->p, gf->enabled_state);
  59. if (ret)
  60. dev_err(gf->dev, "failed to enable pins\n");
  61. }
  62. static void gemini_flash_disable_pins(void)
  63. {
  64. int ret;
  65. if (IS_ERR(gf->disabled_state))
  66. return;
  67. ret = pinctrl_select_state(gf->p, gf->disabled_state);
  68. if (ret)
  69. dev_err(gf->dev, "failed to disable pins\n");
  70. }
  71. static map_word __xipram gemini_flash_map_read(struct map_info *map,
  72. unsigned long ofs)
  73. {
  74. map_word ret;
  75. gemini_flash_enable_pins();
  76. ret = inline_map_read(map, ofs);
  77. gemini_flash_disable_pins();
  78. return ret;
  79. }
  80. static void __xipram gemini_flash_map_write(struct map_info *map,
  81. const map_word datum,
  82. unsigned long ofs)
  83. {
  84. gemini_flash_enable_pins();
  85. inline_map_write(map, datum, ofs);
  86. gemini_flash_disable_pins();
  87. }
  88. static void __xipram gemini_flash_map_copy_from(struct map_info *map,
  89. void *to, unsigned long from,
  90. ssize_t len)
  91. {
  92. gemini_flash_enable_pins();
  93. inline_map_copy_from(map, to, from, len);
  94. gemini_flash_disable_pins();
  95. }
  96. static void __xipram gemini_flash_map_copy_to(struct map_info *map,
  97. unsigned long to,
  98. const void *from, ssize_t len)
  99. {
  100. gemini_flash_enable_pins();
  101. inline_map_copy_to(map, to, from, len);
  102. gemini_flash_disable_pins();
  103. }
  104. int of_flash_probe_gemini(struct platform_device *pdev,
  105. struct device_node *np,
  106. struct map_info *map)
  107. {
  108. struct regmap *rmap;
  109. struct device *dev = &pdev->dev;
  110. u32 val;
  111. int ret;
  112. /* Multiplatform guard */
  113. if (!of_device_is_compatible(np, "cortina,gemini-flash"))
  114. return 0;
  115. gf = devm_kzalloc(dev, sizeof(*gf), GFP_KERNEL);
  116. if (!gf)
  117. return -ENOMEM;
  118. gf->dev = dev;
  119. rmap = syscon_regmap_lookup_by_phandle(np, "syscon");
  120. if (IS_ERR(rmap)) {
  121. dev_err(dev, "no syscon\n");
  122. return PTR_ERR(rmap);
  123. }
  124. ret = regmap_read(rmap, GLOBAL_STATUS, &val);
  125. if (ret) {
  126. dev_err(dev, "failed to read global status register\n");
  127. return -ENODEV;
  128. }
  129. dev_dbg(dev, "global status reg: %08x\n", val);
  130. /*
  131. * It would be contradictory if a physmap flash was NOT parallel.
  132. */
  133. if ((val & FLASH_TYPE_MASK) != FLASH_TYPE_PARALLEL) {
  134. dev_err(dev, "flash is not parallel\n");
  135. return -ENODEV;
  136. }
  137. /*
  138. * Complain if DT data and hardware definition is different.
  139. */
  140. if (val & FLASH_WIDTH_16BIT) {
  141. if (map->bankwidth != 2)
  142. dev_warn(dev, "flash hardware say flash is 16 bit wide but DT says it is %d bits wide\n",
  143. map->bankwidth * 8);
  144. } else {
  145. if (map->bankwidth != 1)
  146. dev_warn(dev, "flash hardware say flash is 8 bit wide but DT says it is %d bits wide\n",
  147. map->bankwidth * 8);
  148. }
  149. gf->p = devm_pinctrl_get(dev);
  150. if (IS_ERR(gf->p)) {
  151. dev_err(dev, "no pinctrl handle\n");
  152. ret = PTR_ERR(gf->p);
  153. return ret;
  154. }
  155. gf->enabled_state = pinctrl_lookup_state(gf->p, "enabled");
  156. if (IS_ERR(gf->enabled_state))
  157. dev_err(dev, "no enabled pin control state\n");
  158. gf->disabled_state = pinctrl_lookup_state(gf->p, "disabled");
  159. if (IS_ERR(gf->enabled_state)) {
  160. dev_err(dev, "no disabled pin control state\n");
  161. } else {
  162. ret = pinctrl_select_state(gf->p, gf->disabled_state);
  163. if (ret)
  164. dev_err(gf->dev, "failed to disable pins\n");
  165. }
  166. map->read = gemini_flash_map_read;
  167. map->write = gemini_flash_map_write;
  168. map->copy_from = gemini_flash_map_copy_from;
  169. map->copy_to = gemini_flash_map_copy_to;
  170. dev_info(dev, "initialized Gemini-specific physmap control\n");
  171. return 0;
  172. }