sdhci-xenon-phy.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * PHY support for Xenon SDHC
  4. *
  5. * Copyright (C) 2016 Marvell, All Rights Reserved.
  6. *
  7. * Author: Hu Ziji <[email protected]>
  8. * Date: 2016-8-24
  9. */
  10. #include <linux/slab.h>
  11. #include <linux/delay.h>
  12. #include <linux/ktime.h>
  13. #include <linux/of_address.h>
  14. #include "sdhci-pltfm.h"
  15. #include "sdhci-xenon.h"
  16. /* Register base for eMMC PHY 5.0 Version */
  17. #define XENON_EMMC_5_0_PHY_REG_BASE 0x0160
  18. /* Register base for eMMC PHY 5.1 Version */
  19. #define XENON_EMMC_PHY_REG_BASE 0x0170
  20. #define XENON_EMMC_PHY_TIMING_ADJUST XENON_EMMC_PHY_REG_BASE
  21. #define XENON_EMMC_5_0_PHY_TIMING_ADJUST XENON_EMMC_5_0_PHY_REG_BASE
  22. #define XENON_TIMING_ADJUST_SLOW_MODE BIT(29)
  23. #define XENON_TIMING_ADJUST_SDIO_MODE BIT(28)
  24. #define XENON_SAMPL_INV_QSP_PHASE_SELECT BIT(18)
  25. #define XENON_SAMPL_INV_QSP_PHASE_SELECT_SHIFT 18
  26. #define XENON_PHY_INITIALIZAION BIT(31)
  27. #define XENON_WAIT_CYCLE_BEFORE_USING_MASK 0xF
  28. #define XENON_WAIT_CYCLE_BEFORE_USING_SHIFT 12
  29. #define XENON_FC_SYNC_EN_DURATION_MASK 0xF
  30. #define XENON_FC_SYNC_EN_DURATION_SHIFT 8
  31. #define XENON_FC_SYNC_RST_EN_DURATION_MASK 0xF
  32. #define XENON_FC_SYNC_RST_EN_DURATION_SHIFT 4
  33. #define XENON_FC_SYNC_RST_DURATION_MASK 0xF
  34. #define XENON_FC_SYNC_RST_DURATION_SHIFT 0
  35. #define XENON_EMMC_PHY_FUNC_CONTROL (XENON_EMMC_PHY_REG_BASE + 0x4)
  36. #define XENON_EMMC_5_0_PHY_FUNC_CONTROL \
  37. (XENON_EMMC_5_0_PHY_REG_BASE + 0x4)
  38. #define XENON_ASYNC_DDRMODE_MASK BIT(23)
  39. #define XENON_ASYNC_DDRMODE_SHIFT 23
  40. #define XENON_CMD_DDR_MODE BIT(16)
  41. #define XENON_DQ_DDR_MODE_SHIFT 8
  42. #define XENON_DQ_DDR_MODE_MASK 0xFF
  43. #define XENON_DQ_ASYNC_MODE BIT(4)
  44. #define XENON_EMMC_PHY_PAD_CONTROL (XENON_EMMC_PHY_REG_BASE + 0x8)
  45. #define XENON_EMMC_5_0_PHY_PAD_CONTROL \
  46. (XENON_EMMC_5_0_PHY_REG_BASE + 0x8)
  47. #define XENON_REC_EN_SHIFT 24
  48. #define XENON_REC_EN_MASK 0xF
  49. #define XENON_FC_DQ_RECEN BIT(24)
  50. #define XENON_FC_CMD_RECEN BIT(25)
  51. #define XENON_FC_QSP_RECEN BIT(26)
  52. #define XENON_FC_QSN_RECEN BIT(27)
  53. #define XENON_OEN_QSN BIT(28)
  54. #define XENON_AUTO_RECEN_CTRL BIT(30)
  55. #define XENON_FC_ALL_CMOS_RECEIVER 0xF000
  56. #define XENON_EMMC5_FC_QSP_PD BIT(18)
  57. #define XENON_EMMC5_FC_QSP_PU BIT(22)
  58. #define XENON_EMMC5_FC_CMD_PD BIT(17)
  59. #define XENON_EMMC5_FC_CMD_PU BIT(21)
  60. #define XENON_EMMC5_FC_DQ_PD BIT(16)
  61. #define XENON_EMMC5_FC_DQ_PU BIT(20)
  62. #define XENON_EMMC_PHY_PAD_CONTROL1 (XENON_EMMC_PHY_REG_BASE + 0xC)
  63. #define XENON_EMMC5_1_FC_QSP_PD BIT(9)
  64. #define XENON_EMMC5_1_FC_QSP_PU BIT(25)
  65. #define XENON_EMMC5_1_FC_CMD_PD BIT(8)
  66. #define XENON_EMMC5_1_FC_CMD_PU BIT(24)
  67. #define XENON_EMMC5_1_FC_DQ_PD 0xFF
  68. #define XENON_EMMC5_1_FC_DQ_PU (0xFF << 16)
  69. #define XENON_EMMC_PHY_PAD_CONTROL2 (XENON_EMMC_PHY_REG_BASE + 0x10)
  70. #define XENON_EMMC_5_0_PHY_PAD_CONTROL2 \
  71. (XENON_EMMC_5_0_PHY_REG_BASE + 0xC)
  72. #define XENON_ZNR_MASK 0x1F
  73. #define XENON_ZNR_SHIFT 8
  74. #define XENON_ZPR_MASK 0x1F
  75. /* Preferred ZNR and ZPR value vary between different boards.
  76. * The specific ZNR and ZPR value should be defined here
  77. * according to board actual timing.
  78. */
  79. #define XENON_ZNR_DEF_VALUE 0xF
  80. #define XENON_ZPR_DEF_VALUE 0xF
  81. #define XENON_EMMC_PHY_DLL_CONTROL (XENON_EMMC_PHY_REG_BASE + 0x14)
  82. #define XENON_EMMC_5_0_PHY_DLL_CONTROL \
  83. (XENON_EMMC_5_0_PHY_REG_BASE + 0x10)
  84. #define XENON_DLL_ENABLE BIT(31)
  85. #define XENON_DLL_UPDATE_STROBE_5_0 BIT(30)
  86. #define XENON_DLL_REFCLK_SEL BIT(30)
  87. #define XENON_DLL_UPDATE BIT(23)
  88. #define XENON_DLL_PHSEL1_SHIFT 24
  89. #define XENON_DLL_PHSEL0_SHIFT 16
  90. #define XENON_DLL_PHASE_MASK 0x3F
  91. #define XENON_DLL_PHASE_90_DEGREE 0x1F
  92. #define XENON_DLL_FAST_LOCK BIT(5)
  93. #define XENON_DLL_GAIN2X BIT(3)
  94. #define XENON_DLL_BYPASS_EN BIT(0)
  95. #define XENON_EMMC_5_0_PHY_LOGIC_TIMING_ADJUST \
  96. (XENON_EMMC_5_0_PHY_REG_BASE + 0x14)
  97. #define XENON_EMMC_5_0_PHY_LOGIC_TIMING_VALUE 0x5A54
  98. #define XENON_EMMC_PHY_LOGIC_TIMING_ADJUST (XENON_EMMC_PHY_REG_BASE + 0x18)
  99. #define XENON_LOGIC_TIMING_VALUE 0x00AA8977
  100. /*
  101. * List offset of PHY registers and some special register values
  102. * in eMMC PHY 5.0 or eMMC PHY 5.1
  103. */
  104. struct xenon_emmc_phy_regs {
  105. /* Offset of Timing Adjust register */
  106. u16 timing_adj;
  107. /* Offset of Func Control register */
  108. u16 func_ctrl;
  109. /* Offset of Pad Control register */
  110. u16 pad_ctrl;
  111. /* Offset of Pad Control register 2 */
  112. u16 pad_ctrl2;
  113. /* Offset of DLL Control register */
  114. u16 dll_ctrl;
  115. /* Offset of Logic Timing Adjust register */
  116. u16 logic_timing_adj;
  117. /* DLL Update Enable bit */
  118. u32 dll_update;
  119. /* value in Logic Timing Adjustment register */
  120. u32 logic_timing_val;
  121. };
  122. static const char * const phy_types[] = {
  123. "emmc 5.0 phy",
  124. "emmc 5.1 phy"
  125. };
  126. enum xenon_phy_type_enum {
  127. EMMC_5_0_PHY,
  128. EMMC_5_1_PHY,
  129. NR_PHY_TYPES
  130. };
  131. enum soc_pad_ctrl_type {
  132. SOC_PAD_SD,
  133. SOC_PAD_FIXED_1_8V,
  134. };
  135. struct soc_pad_ctrl {
  136. /* Register address of SoC PHY PAD ctrl */
  137. void __iomem *reg;
  138. /* SoC PHY PAD ctrl type */
  139. enum soc_pad_ctrl_type pad_type;
  140. /* SoC specific operation to set SoC PHY PAD */
  141. void (*set_soc_pad)(struct sdhci_host *host,
  142. unsigned char signal_voltage);
  143. };
  144. static struct xenon_emmc_phy_regs xenon_emmc_5_0_phy_regs = {
  145. .timing_adj = XENON_EMMC_5_0_PHY_TIMING_ADJUST,
  146. .func_ctrl = XENON_EMMC_5_0_PHY_FUNC_CONTROL,
  147. .pad_ctrl = XENON_EMMC_5_0_PHY_PAD_CONTROL,
  148. .pad_ctrl2 = XENON_EMMC_5_0_PHY_PAD_CONTROL2,
  149. .dll_ctrl = XENON_EMMC_5_0_PHY_DLL_CONTROL,
  150. .logic_timing_adj = XENON_EMMC_5_0_PHY_LOGIC_TIMING_ADJUST,
  151. .dll_update = XENON_DLL_UPDATE_STROBE_5_0,
  152. .logic_timing_val = XENON_EMMC_5_0_PHY_LOGIC_TIMING_VALUE,
  153. };
  154. static struct xenon_emmc_phy_regs xenon_emmc_5_1_phy_regs = {
  155. .timing_adj = XENON_EMMC_PHY_TIMING_ADJUST,
  156. .func_ctrl = XENON_EMMC_PHY_FUNC_CONTROL,
  157. .pad_ctrl = XENON_EMMC_PHY_PAD_CONTROL,
  158. .pad_ctrl2 = XENON_EMMC_PHY_PAD_CONTROL2,
  159. .dll_ctrl = XENON_EMMC_PHY_DLL_CONTROL,
  160. .logic_timing_adj = XENON_EMMC_PHY_LOGIC_TIMING_ADJUST,
  161. .dll_update = XENON_DLL_UPDATE,
  162. .logic_timing_val = XENON_LOGIC_TIMING_VALUE,
  163. };
  164. /*
  165. * eMMC PHY configuration and operations
  166. */
  167. struct xenon_emmc_phy_params {
  168. bool slow_mode;
  169. u8 znr;
  170. u8 zpr;
  171. /* Nr of consecutive Sampling Points of a Valid Sampling Window */
  172. u8 nr_tun_times;
  173. /* Divider for calculating Tuning Step */
  174. u8 tun_step_divider;
  175. struct soc_pad_ctrl pad_ctrl;
  176. };
  177. static int xenon_alloc_emmc_phy(struct sdhci_host *host)
  178. {
  179. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  180. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  181. struct xenon_emmc_phy_params *params;
  182. params = devm_kzalloc(mmc_dev(host->mmc), sizeof(*params), GFP_KERNEL);
  183. if (!params)
  184. return -ENOMEM;
  185. priv->phy_params = params;
  186. if (priv->phy_type == EMMC_5_0_PHY)
  187. priv->emmc_phy_regs = &xenon_emmc_5_0_phy_regs;
  188. else
  189. priv->emmc_phy_regs = &xenon_emmc_5_1_phy_regs;
  190. return 0;
  191. }
  192. /*
  193. * eMMC 5.0/5.1 PHY init/re-init.
  194. * eMMC PHY init should be executed after:
  195. * 1. SDCLK frequency changes.
  196. * 2. SDCLK is stopped and re-enabled.
  197. * 3. config in emmc_phy_regs->timing_adj and emmc_phy_regs->func_ctrl
  198. * are changed
  199. */
  200. static int xenon_emmc_phy_init(struct sdhci_host *host)
  201. {
  202. u32 reg;
  203. u32 wait, clock;
  204. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  205. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  206. struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
  207. reg = sdhci_readl(host, phy_regs->timing_adj);
  208. reg |= XENON_PHY_INITIALIZAION;
  209. sdhci_writel(host, reg, phy_regs->timing_adj);
  210. /* Add duration of FC_SYNC_RST */
  211. wait = ((reg >> XENON_FC_SYNC_RST_DURATION_SHIFT) &
  212. XENON_FC_SYNC_RST_DURATION_MASK);
  213. /* Add interval between FC_SYNC_EN and FC_SYNC_RST */
  214. wait += ((reg >> XENON_FC_SYNC_RST_EN_DURATION_SHIFT) &
  215. XENON_FC_SYNC_RST_EN_DURATION_MASK);
  216. /* Add duration of asserting FC_SYNC_EN */
  217. wait += ((reg >> XENON_FC_SYNC_EN_DURATION_SHIFT) &
  218. XENON_FC_SYNC_EN_DURATION_MASK);
  219. /* Add duration of waiting for PHY */
  220. wait += ((reg >> XENON_WAIT_CYCLE_BEFORE_USING_SHIFT) &
  221. XENON_WAIT_CYCLE_BEFORE_USING_MASK);
  222. /* 4 additional bus clock and 4 AXI bus clock are required */
  223. wait += 8;
  224. wait <<= 20;
  225. clock = host->clock;
  226. if (!clock)
  227. /* Use the possibly slowest bus frequency value */
  228. clock = XENON_LOWEST_SDCLK_FREQ;
  229. /* get the wait time */
  230. wait /= clock;
  231. wait++;
  232. /* wait for host eMMC PHY init completes */
  233. udelay(wait);
  234. reg = sdhci_readl(host, phy_regs->timing_adj);
  235. reg &= XENON_PHY_INITIALIZAION;
  236. if (reg) {
  237. dev_err(mmc_dev(host->mmc), "eMMC PHY init cannot complete after %d us\n",
  238. wait);
  239. return -ETIMEDOUT;
  240. }
  241. return 0;
  242. }
  243. #define ARMADA_3700_SOC_PAD_1_8V 0x1
  244. #define ARMADA_3700_SOC_PAD_3_3V 0x0
  245. static void armada_3700_soc_pad_voltage_set(struct sdhci_host *host,
  246. unsigned char signal_voltage)
  247. {
  248. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  249. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  250. struct xenon_emmc_phy_params *params = priv->phy_params;
  251. if (params->pad_ctrl.pad_type == SOC_PAD_FIXED_1_8V) {
  252. writel(ARMADA_3700_SOC_PAD_1_8V, params->pad_ctrl.reg);
  253. } else if (params->pad_ctrl.pad_type == SOC_PAD_SD) {
  254. if (signal_voltage == MMC_SIGNAL_VOLTAGE_180)
  255. writel(ARMADA_3700_SOC_PAD_1_8V, params->pad_ctrl.reg);
  256. else if (signal_voltage == MMC_SIGNAL_VOLTAGE_330)
  257. writel(ARMADA_3700_SOC_PAD_3_3V, params->pad_ctrl.reg);
  258. }
  259. }
  260. /*
  261. * Set SoC PHY voltage PAD control register,
  262. * according to the operation voltage on PAD.
  263. * The detailed operation depends on SoC implementation.
  264. */
  265. static void xenon_emmc_phy_set_soc_pad(struct sdhci_host *host,
  266. unsigned char signal_voltage)
  267. {
  268. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  269. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  270. struct xenon_emmc_phy_params *params = priv->phy_params;
  271. if (!params->pad_ctrl.reg)
  272. return;
  273. if (params->pad_ctrl.set_soc_pad)
  274. params->pad_ctrl.set_soc_pad(host, signal_voltage);
  275. }
  276. /*
  277. * Enable eMMC PHY HW DLL
  278. * DLL should be enabled and stable before HS200/SDR104 tuning,
  279. * and before HS400 data strobe setting.
  280. */
  281. static int xenon_emmc_phy_enable_dll(struct sdhci_host *host)
  282. {
  283. u32 reg;
  284. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  285. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  286. struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
  287. ktime_t timeout;
  288. if (WARN_ON(host->clock <= MMC_HIGH_52_MAX_DTR))
  289. return -EINVAL;
  290. reg = sdhci_readl(host, phy_regs->dll_ctrl);
  291. if (reg & XENON_DLL_ENABLE)
  292. return 0;
  293. /* Enable DLL */
  294. reg = sdhci_readl(host, phy_regs->dll_ctrl);
  295. reg |= (XENON_DLL_ENABLE | XENON_DLL_FAST_LOCK);
  296. /*
  297. * Set Phase as 90 degree, which is most common value.
  298. * Might set another value if necessary.
  299. * The granularity is 1 degree.
  300. */
  301. reg &= ~((XENON_DLL_PHASE_MASK << XENON_DLL_PHSEL0_SHIFT) |
  302. (XENON_DLL_PHASE_MASK << XENON_DLL_PHSEL1_SHIFT));
  303. reg |= ((XENON_DLL_PHASE_90_DEGREE << XENON_DLL_PHSEL0_SHIFT) |
  304. (XENON_DLL_PHASE_90_DEGREE << XENON_DLL_PHSEL1_SHIFT));
  305. reg &= ~XENON_DLL_BYPASS_EN;
  306. reg |= phy_regs->dll_update;
  307. if (priv->phy_type == EMMC_5_1_PHY)
  308. reg &= ~XENON_DLL_REFCLK_SEL;
  309. sdhci_writel(host, reg, phy_regs->dll_ctrl);
  310. /* Wait max 32 ms */
  311. timeout = ktime_add_ms(ktime_get(), 32);
  312. while (1) {
  313. bool timedout = ktime_after(ktime_get(), timeout);
  314. if (sdhci_readw(host, XENON_SLOT_EXT_PRESENT_STATE) &
  315. XENON_DLL_LOCK_STATE)
  316. break;
  317. if (timedout) {
  318. dev_err(mmc_dev(host->mmc), "Wait for DLL Lock time-out\n");
  319. return -ETIMEDOUT;
  320. }
  321. udelay(100);
  322. }
  323. return 0;
  324. }
  325. /*
  326. * Config to eMMC PHY to prepare for tuning.
  327. * Enable HW DLL and set the TUNING_STEP
  328. */
  329. static int xenon_emmc_phy_config_tuning(struct sdhci_host *host)
  330. {
  331. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  332. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  333. struct xenon_emmc_phy_params *params = priv->phy_params;
  334. u32 reg, tuning_step;
  335. int ret;
  336. if (host->clock <= MMC_HIGH_52_MAX_DTR)
  337. return -EINVAL;
  338. ret = xenon_emmc_phy_enable_dll(host);
  339. if (ret)
  340. return ret;
  341. /* Achieve TUNING_STEP with HW DLL help */
  342. reg = sdhci_readl(host, XENON_SLOT_DLL_CUR_DLY_VAL);
  343. tuning_step = reg / params->tun_step_divider;
  344. if (unlikely(tuning_step > XENON_TUNING_STEP_MASK)) {
  345. dev_warn(mmc_dev(host->mmc),
  346. "HS200 TUNING_STEP %d is larger than MAX value\n",
  347. tuning_step);
  348. tuning_step = XENON_TUNING_STEP_MASK;
  349. }
  350. /* Set TUNING_STEP for later tuning */
  351. reg = sdhci_readl(host, XENON_SLOT_OP_STATUS_CTRL);
  352. reg &= ~(XENON_TUN_CONSECUTIVE_TIMES_MASK <<
  353. XENON_TUN_CONSECUTIVE_TIMES_SHIFT);
  354. reg |= (params->nr_tun_times << XENON_TUN_CONSECUTIVE_TIMES_SHIFT);
  355. reg &= ~(XENON_TUNING_STEP_MASK << XENON_TUNING_STEP_SHIFT);
  356. reg |= (tuning_step << XENON_TUNING_STEP_SHIFT);
  357. sdhci_writel(host, reg, XENON_SLOT_OP_STATUS_CTRL);
  358. return 0;
  359. }
  360. static void xenon_emmc_phy_disable_strobe(struct sdhci_host *host)
  361. {
  362. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  363. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  364. u32 reg;
  365. /* Disable both SDHC Data Strobe and Enhanced Strobe */
  366. reg = sdhci_readl(host, XENON_SLOT_EMMC_CTRL);
  367. reg &= ~(XENON_ENABLE_DATA_STROBE | XENON_ENABLE_RESP_STROBE);
  368. sdhci_writel(host, reg, XENON_SLOT_EMMC_CTRL);
  369. /* Clear Strobe line Pull down or Pull up */
  370. if (priv->phy_type == EMMC_5_0_PHY) {
  371. reg = sdhci_readl(host, XENON_EMMC_5_0_PHY_PAD_CONTROL);
  372. reg &= ~(XENON_EMMC5_FC_QSP_PD | XENON_EMMC5_FC_QSP_PU);
  373. sdhci_writel(host, reg, XENON_EMMC_5_0_PHY_PAD_CONTROL);
  374. } else {
  375. reg = sdhci_readl(host, XENON_EMMC_PHY_PAD_CONTROL1);
  376. reg &= ~(XENON_EMMC5_1_FC_QSP_PD | XENON_EMMC5_1_FC_QSP_PU);
  377. sdhci_writel(host, reg, XENON_EMMC_PHY_PAD_CONTROL1);
  378. }
  379. }
  380. /* Set HS400 Data Strobe and Enhanced Strobe */
  381. static void xenon_emmc_phy_strobe_delay_adj(struct sdhci_host *host)
  382. {
  383. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  384. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  385. u32 reg;
  386. if (WARN_ON(host->timing != MMC_TIMING_MMC_HS400))
  387. return;
  388. if (host->clock <= MMC_HIGH_52_MAX_DTR)
  389. return;
  390. dev_dbg(mmc_dev(host->mmc), "starts HS400 strobe delay adjustment\n");
  391. xenon_emmc_phy_enable_dll(host);
  392. /* Enable SDHC Data Strobe */
  393. reg = sdhci_readl(host, XENON_SLOT_EMMC_CTRL);
  394. reg |= XENON_ENABLE_DATA_STROBE;
  395. /*
  396. * Enable SDHC Enhanced Strobe if supported
  397. * Xenon Enhanced Strobe should be enabled only when
  398. * 1. card is in HS400 mode and
  399. * 2. SDCLK is higher than 52MHz
  400. * 3. DLL is enabled
  401. */
  402. if (host->mmc->ios.enhanced_strobe)
  403. reg |= XENON_ENABLE_RESP_STROBE;
  404. sdhci_writel(host, reg, XENON_SLOT_EMMC_CTRL);
  405. /* Set Data Strobe Pull down */
  406. if (priv->phy_type == EMMC_5_0_PHY) {
  407. reg = sdhci_readl(host, XENON_EMMC_5_0_PHY_PAD_CONTROL);
  408. reg |= XENON_EMMC5_FC_QSP_PD;
  409. reg &= ~XENON_EMMC5_FC_QSP_PU;
  410. sdhci_writel(host, reg, XENON_EMMC_5_0_PHY_PAD_CONTROL);
  411. } else {
  412. reg = sdhci_readl(host, XENON_EMMC_PHY_PAD_CONTROL1);
  413. reg |= XENON_EMMC5_1_FC_QSP_PD;
  414. reg &= ~XENON_EMMC5_1_FC_QSP_PU;
  415. sdhci_writel(host, reg, XENON_EMMC_PHY_PAD_CONTROL1);
  416. }
  417. }
  418. /*
  419. * If eMMC PHY Slow Mode is required in lower speed mode (SDCLK < 55MHz)
  420. * in SDR mode, enable Slow Mode to bypass eMMC PHY.
  421. * SDIO slower SDR mode also requires Slow Mode.
  422. *
  423. * If Slow Mode is enabled, return true.
  424. * Otherwise, return false.
  425. */
  426. static bool xenon_emmc_phy_slow_mode(struct sdhci_host *host,
  427. unsigned char timing)
  428. {
  429. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  430. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  431. struct xenon_emmc_phy_params *params = priv->phy_params;
  432. struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
  433. u32 reg;
  434. int ret;
  435. if (host->clock > MMC_HIGH_52_MAX_DTR)
  436. return false;
  437. reg = sdhci_readl(host, phy_regs->timing_adj);
  438. /* When in slower SDR mode, enable Slow Mode for SDIO
  439. * or when Slow Mode flag is set
  440. */
  441. switch (timing) {
  442. case MMC_TIMING_LEGACY:
  443. /*
  444. * If Slow Mode is required, enable Slow Mode by default
  445. * in early init phase to avoid any potential issue.
  446. */
  447. if (params->slow_mode) {
  448. reg |= XENON_TIMING_ADJUST_SLOW_MODE;
  449. ret = true;
  450. } else {
  451. reg &= ~XENON_TIMING_ADJUST_SLOW_MODE;
  452. ret = false;
  453. }
  454. break;
  455. case MMC_TIMING_UHS_SDR25:
  456. case MMC_TIMING_UHS_SDR12:
  457. case MMC_TIMING_SD_HS:
  458. case MMC_TIMING_MMC_HS:
  459. if ((priv->init_card_type == MMC_TYPE_SDIO) ||
  460. params->slow_mode) {
  461. reg |= XENON_TIMING_ADJUST_SLOW_MODE;
  462. ret = true;
  463. break;
  464. }
  465. fallthrough;
  466. default:
  467. reg &= ~XENON_TIMING_ADJUST_SLOW_MODE;
  468. ret = false;
  469. }
  470. sdhci_writel(host, reg, phy_regs->timing_adj);
  471. return ret;
  472. }
  473. /*
  474. * Set-up eMMC 5.0/5.1 PHY.
  475. * Specific configuration depends on the current speed mode in use.
  476. */
  477. static void xenon_emmc_phy_set(struct sdhci_host *host,
  478. unsigned char timing)
  479. {
  480. u32 reg;
  481. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  482. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  483. struct xenon_emmc_phy_params *params = priv->phy_params;
  484. struct xenon_emmc_phy_regs *phy_regs = priv->emmc_phy_regs;
  485. dev_dbg(mmc_dev(host->mmc), "eMMC PHY setting starts\n");
  486. /* Setup pad, set bit[28] and bits[26:24] */
  487. reg = sdhci_readl(host, phy_regs->pad_ctrl);
  488. reg |= (XENON_FC_DQ_RECEN | XENON_FC_CMD_RECEN |
  489. XENON_FC_QSP_RECEN | XENON_OEN_QSN);
  490. /* All FC_XX_RECEIVCE should be set as CMOS Type */
  491. reg |= XENON_FC_ALL_CMOS_RECEIVER;
  492. sdhci_writel(host, reg, phy_regs->pad_ctrl);
  493. /* Set CMD and DQ Pull Up */
  494. if (priv->phy_type == EMMC_5_0_PHY) {
  495. reg = sdhci_readl(host, XENON_EMMC_5_0_PHY_PAD_CONTROL);
  496. reg |= (XENON_EMMC5_FC_CMD_PU | XENON_EMMC5_FC_DQ_PU);
  497. reg &= ~(XENON_EMMC5_FC_CMD_PD | XENON_EMMC5_FC_DQ_PD);
  498. sdhci_writel(host, reg, XENON_EMMC_5_0_PHY_PAD_CONTROL);
  499. } else {
  500. reg = sdhci_readl(host, XENON_EMMC_PHY_PAD_CONTROL1);
  501. reg |= (XENON_EMMC5_1_FC_CMD_PU | XENON_EMMC5_1_FC_DQ_PU);
  502. reg &= ~(XENON_EMMC5_1_FC_CMD_PD | XENON_EMMC5_1_FC_DQ_PD);
  503. sdhci_writel(host, reg, XENON_EMMC_PHY_PAD_CONTROL1);
  504. }
  505. if (timing == MMC_TIMING_LEGACY) {
  506. xenon_emmc_phy_slow_mode(host, timing);
  507. goto phy_init;
  508. }
  509. /*
  510. * If SDIO card, set SDIO Mode
  511. * Otherwise, clear SDIO Mode
  512. */
  513. reg = sdhci_readl(host, phy_regs->timing_adj);
  514. if (priv->init_card_type == MMC_TYPE_SDIO)
  515. reg |= XENON_TIMING_ADJUST_SDIO_MODE;
  516. else
  517. reg &= ~XENON_TIMING_ADJUST_SDIO_MODE;
  518. sdhci_writel(host, reg, phy_regs->timing_adj);
  519. if (xenon_emmc_phy_slow_mode(host, timing))
  520. goto phy_init;
  521. /*
  522. * Set preferred ZNR and ZPR value
  523. * The ZNR and ZPR value vary between different boards.
  524. * Define them both in sdhci-xenon-emmc-phy.h.
  525. */
  526. reg = sdhci_readl(host, phy_regs->pad_ctrl2);
  527. reg &= ~((XENON_ZNR_MASK << XENON_ZNR_SHIFT) | XENON_ZPR_MASK);
  528. reg |= ((params->znr << XENON_ZNR_SHIFT) | params->zpr);
  529. sdhci_writel(host, reg, phy_regs->pad_ctrl2);
  530. /*
  531. * When setting EMMC_PHY_FUNC_CONTROL register,
  532. * SD clock should be disabled
  533. */
  534. reg = sdhci_readl(host, SDHCI_CLOCK_CONTROL);
  535. reg &= ~SDHCI_CLOCK_CARD_EN;
  536. sdhci_writew(host, reg, SDHCI_CLOCK_CONTROL);
  537. reg = sdhci_readl(host, phy_regs->func_ctrl);
  538. switch (timing) {
  539. case MMC_TIMING_MMC_HS400:
  540. reg |= (XENON_DQ_DDR_MODE_MASK << XENON_DQ_DDR_MODE_SHIFT) |
  541. XENON_CMD_DDR_MODE;
  542. reg &= ~XENON_DQ_ASYNC_MODE;
  543. break;
  544. case MMC_TIMING_UHS_DDR50:
  545. case MMC_TIMING_MMC_DDR52:
  546. reg |= (XENON_DQ_DDR_MODE_MASK << XENON_DQ_DDR_MODE_SHIFT) |
  547. XENON_CMD_DDR_MODE | XENON_DQ_ASYNC_MODE;
  548. break;
  549. default:
  550. reg &= ~((XENON_DQ_DDR_MODE_MASK << XENON_DQ_DDR_MODE_SHIFT) |
  551. XENON_CMD_DDR_MODE);
  552. reg |= XENON_DQ_ASYNC_MODE;
  553. }
  554. sdhci_writel(host, reg, phy_regs->func_ctrl);
  555. /* Enable bus clock */
  556. reg = sdhci_readl(host, SDHCI_CLOCK_CONTROL);
  557. reg |= SDHCI_CLOCK_CARD_EN;
  558. sdhci_writew(host, reg, SDHCI_CLOCK_CONTROL);
  559. if (timing == MMC_TIMING_MMC_HS400)
  560. /* Hardware team recommend a value for HS400 */
  561. sdhci_writel(host, phy_regs->logic_timing_val,
  562. phy_regs->logic_timing_adj);
  563. else
  564. xenon_emmc_phy_disable_strobe(host);
  565. phy_init:
  566. xenon_emmc_phy_init(host);
  567. dev_dbg(mmc_dev(host->mmc), "eMMC PHY setting completes\n");
  568. }
  569. static int get_dt_pad_ctrl_data(struct sdhci_host *host,
  570. struct device_node *np,
  571. struct xenon_emmc_phy_params *params)
  572. {
  573. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  574. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  575. int ret = 0;
  576. const char *name;
  577. struct resource iomem;
  578. if (priv->hw_version == XENON_A3700)
  579. params->pad_ctrl.set_soc_pad = armada_3700_soc_pad_voltage_set;
  580. else
  581. return 0;
  582. if (of_address_to_resource(np, 1, &iomem)) {
  583. dev_err(mmc_dev(host->mmc), "Unable to find SoC PAD ctrl register address for %pOFn\n",
  584. np);
  585. return -EINVAL;
  586. }
  587. params->pad_ctrl.reg = devm_ioremap_resource(mmc_dev(host->mmc),
  588. &iomem);
  589. if (IS_ERR(params->pad_ctrl.reg))
  590. return PTR_ERR(params->pad_ctrl.reg);
  591. ret = of_property_read_string(np, "marvell,pad-type", &name);
  592. if (ret) {
  593. dev_err(mmc_dev(host->mmc), "Unable to determine SoC PHY PAD ctrl type\n");
  594. return ret;
  595. }
  596. if (!strcmp(name, "sd")) {
  597. params->pad_ctrl.pad_type = SOC_PAD_SD;
  598. } else if (!strcmp(name, "fixed-1-8v")) {
  599. params->pad_ctrl.pad_type = SOC_PAD_FIXED_1_8V;
  600. } else {
  601. dev_err(mmc_dev(host->mmc), "Unsupported SoC PHY PAD ctrl type %s\n",
  602. name);
  603. return -EINVAL;
  604. }
  605. return ret;
  606. }
  607. static int xenon_emmc_phy_parse_params(struct sdhci_host *host,
  608. struct device *dev,
  609. struct xenon_emmc_phy_params *params)
  610. {
  611. u32 value;
  612. params->slow_mode = false;
  613. if (device_property_read_bool(dev, "marvell,xenon-phy-slow-mode"))
  614. params->slow_mode = true;
  615. params->znr = XENON_ZNR_DEF_VALUE;
  616. if (!device_property_read_u32(dev, "marvell,xenon-phy-znr", &value))
  617. params->znr = value & XENON_ZNR_MASK;
  618. params->zpr = XENON_ZPR_DEF_VALUE;
  619. if (!device_property_read_u32(dev, "marvell,xenon-phy-zpr", &value))
  620. params->zpr = value & XENON_ZPR_MASK;
  621. params->nr_tun_times = XENON_TUN_CONSECUTIVE_TIMES;
  622. if (!device_property_read_u32(dev, "marvell,xenon-phy-nr-success-tun",
  623. &value))
  624. params->nr_tun_times = value & XENON_TUN_CONSECUTIVE_TIMES_MASK;
  625. params->tun_step_divider = XENON_TUNING_STEP_DIVIDER;
  626. if (!device_property_read_u32(dev, "marvell,xenon-phy-tun-step-divider",
  627. &value))
  628. params->tun_step_divider = value & 0xFF;
  629. if (dev->of_node)
  630. return get_dt_pad_ctrl_data(host, dev->of_node, params);
  631. return 0;
  632. }
  633. /* Set SoC PHY Voltage PAD */
  634. void xenon_soc_pad_ctrl(struct sdhci_host *host,
  635. unsigned char signal_voltage)
  636. {
  637. xenon_emmc_phy_set_soc_pad(host, signal_voltage);
  638. }
  639. /*
  640. * Setting PHY when card is working in High Speed Mode.
  641. * HS400 set Data Strobe and Enhanced Strobe if it is supported.
  642. * HS200/SDR104 set tuning config to prepare for tuning.
  643. */
  644. static int xenon_hs_delay_adj(struct sdhci_host *host)
  645. {
  646. int ret = 0;
  647. if (WARN_ON(host->clock <= XENON_DEFAULT_SDCLK_FREQ))
  648. return -EINVAL;
  649. switch (host->timing) {
  650. case MMC_TIMING_MMC_HS400:
  651. xenon_emmc_phy_strobe_delay_adj(host);
  652. return 0;
  653. case MMC_TIMING_MMC_HS200:
  654. case MMC_TIMING_UHS_SDR104:
  655. return xenon_emmc_phy_config_tuning(host);
  656. case MMC_TIMING_MMC_DDR52:
  657. case MMC_TIMING_UHS_DDR50:
  658. /*
  659. * DDR Mode requires driver to scan Sampling Fixed Delay Line,
  660. * to find out a perfect operation sampling point.
  661. * It is hard to implement such a scan in host driver
  662. * since initiating commands by host driver is not safe.
  663. * Thus so far just keep PHY Sampling Fixed Delay in
  664. * default value of DDR mode.
  665. *
  666. * If any timing issue occurs in DDR mode on Marvell products,
  667. * please contact maintainer for internal support in Marvell.
  668. */
  669. dev_warn_once(mmc_dev(host->mmc), "Timing issue might occur in DDR mode\n");
  670. return 0;
  671. }
  672. return ret;
  673. }
  674. /*
  675. * Adjust PHY setting.
  676. * PHY setting should be adjusted when SDCLK frequency, Bus Width
  677. * or Speed Mode is changed.
  678. * Additional config are required when card is working in High Speed mode,
  679. * after leaving Legacy Mode.
  680. */
  681. int xenon_phy_adj(struct sdhci_host *host, struct mmc_ios *ios)
  682. {
  683. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  684. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  685. int ret = 0;
  686. if (!host->clock) {
  687. priv->clock = 0;
  688. return 0;
  689. }
  690. /*
  691. * The timing, frequency or bus width is changed,
  692. * better to set eMMC PHY based on current setting
  693. * and adjust Xenon SDHC delay.
  694. */
  695. if ((host->clock == priv->clock) &&
  696. (ios->bus_width == priv->bus_width) &&
  697. (ios->timing == priv->timing))
  698. return 0;
  699. xenon_emmc_phy_set(host, ios->timing);
  700. /* Update the record */
  701. priv->bus_width = ios->bus_width;
  702. priv->timing = ios->timing;
  703. priv->clock = host->clock;
  704. /* Legacy mode is a special case */
  705. if (ios->timing == MMC_TIMING_LEGACY)
  706. return 0;
  707. if (host->clock > XENON_DEFAULT_SDCLK_FREQ)
  708. ret = xenon_hs_delay_adj(host);
  709. return ret;
  710. }
  711. static int xenon_add_phy(struct device *dev, struct sdhci_host *host,
  712. const char *phy_name)
  713. {
  714. struct sdhci_pltfm_host *pltfm_host = sdhci_priv(host);
  715. struct xenon_priv *priv = sdhci_pltfm_priv(pltfm_host);
  716. int ret;
  717. priv->phy_type = match_string(phy_types, NR_PHY_TYPES, phy_name);
  718. if (priv->phy_type < 0) {
  719. dev_err(mmc_dev(host->mmc),
  720. "Unable to determine PHY name %s. Use default eMMC 5.1 PHY\n",
  721. phy_name);
  722. priv->phy_type = EMMC_5_1_PHY;
  723. }
  724. ret = xenon_alloc_emmc_phy(host);
  725. if (ret)
  726. return ret;
  727. return xenon_emmc_phy_parse_params(host, dev, priv->phy_params);
  728. }
  729. int xenon_phy_parse_params(struct device *dev, struct sdhci_host *host)
  730. {
  731. const char *phy_type = NULL;
  732. if (!device_property_read_string(dev, "marvell,xenon-phy-type", &phy_type))
  733. return xenon_add_phy(dev, host, phy_type);
  734. return xenon_add_phy(dev, host, "emmc 5.1 phy");
  735. }