rtsx_pci_sdmmc.c 39 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208120912101211121212131214121512161217121812191220122112221223122412251226122712281229123012311232123312341235123612371238123912401241124212431244124512461247124812491250125112521253125412551256125712581259126012611262126312641265126612671268126912701271127212731274127512761277127812791280128112821283128412851286128712881289129012911292129312941295129612971298129913001301130213031304130513061307130813091310131113121313131413151316131713181319132013211322132313241325132613271328132913301331133213331334133513361337133813391340134113421343134413451346134713481349135013511352135313541355135613571358135913601361136213631364136513661367136813691370137113721373137413751376137713781379138013811382138313841385138613871388138913901391139213931394139513961397139813991400140114021403140414051406140714081409141014111412141314141415141614171418141914201421142214231424142514261427142814291430143114321433143414351436143714381439144014411442144314441445144614471448144914501451145214531454145514561457145814591460146114621463146414651466146714681469147014711472147314741475147614771478147914801481148214831484148514861487148814891490149114921493149414951496149714981499150015011502150315041505150615071508150915101511151215131514151515161517151815191520152115221523152415251526152715281529153015311532153315341535153615371538153915401541154215431544154515461547154815491550155115521553155415551556155715581559156015611562156315641565156615671568156915701571157215731574157515761577157815791580158115821583158415851586158715881589159015911592159315941595
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /* Realtek PCI-Express SD/MMC Card Interface driver
  3. *
  4. * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
  5. *
  6. * Author:
  7. * Wei WANG <[email protected]>
  8. */
  9. #include <linux/module.h>
  10. #include <linux/slab.h>
  11. #include <linux/highmem.h>
  12. #include <linux/delay.h>
  13. #include <linux/platform_device.h>
  14. #include <linux/workqueue.h>
  15. #include <linux/mmc/host.h>
  16. #include <linux/mmc/mmc.h>
  17. #include <linux/mmc/sd.h>
  18. #include <linux/mmc/sdio.h>
  19. #include <linux/mmc/card.h>
  20. #include <linux/rtsx_pci.h>
  21. #include <asm/unaligned.h>
  22. #include <linux/pm_runtime.h>
  23. struct realtek_pci_sdmmc {
  24. struct platform_device *pdev;
  25. struct rtsx_pcr *pcr;
  26. struct mmc_host *mmc;
  27. struct mmc_request *mrq;
  28. #define SDMMC_WORKQ_NAME "rtsx_pci_sdmmc_workq"
  29. struct work_struct work;
  30. struct mutex host_mutex;
  31. u8 ssc_depth;
  32. unsigned int clock;
  33. bool vpclk;
  34. bool double_clk;
  35. bool eject;
  36. bool initial_mode;
  37. int prev_power_state;
  38. int sg_count;
  39. s32 cookie;
  40. int cookie_sg_count;
  41. bool using_cookie;
  42. };
  43. static int sdmmc_init_sd_express(struct mmc_host *mmc, struct mmc_ios *ios);
  44. static inline struct device *sdmmc_dev(struct realtek_pci_sdmmc *host)
  45. {
  46. return &(host->pdev->dev);
  47. }
  48. static inline void sd_clear_error(struct realtek_pci_sdmmc *host)
  49. {
  50. rtsx_pci_write_register(host->pcr, CARD_STOP,
  51. SD_STOP | SD_CLR_ERR, SD_STOP | SD_CLR_ERR);
  52. }
  53. #ifdef DEBUG
  54. static void dump_reg_range(struct realtek_pci_sdmmc *host, u16 start, u16 end)
  55. {
  56. u16 len = end - start + 1;
  57. int i;
  58. u8 data[8];
  59. for (i = 0; i < len; i += 8) {
  60. int j;
  61. int n = min(8, len - i);
  62. memset(&data, 0, sizeof(data));
  63. for (j = 0; j < n; j++)
  64. rtsx_pci_read_register(host->pcr, start + i + j,
  65. data + j);
  66. dev_dbg(sdmmc_dev(host), "0x%04X(%d): %8ph\n",
  67. start + i, n, data);
  68. }
  69. }
  70. static void sd_print_debug_regs(struct realtek_pci_sdmmc *host)
  71. {
  72. dump_reg_range(host, 0xFDA0, 0xFDB3);
  73. dump_reg_range(host, 0xFD52, 0xFD69);
  74. }
  75. #else
  76. #define sd_print_debug_regs(host)
  77. #endif /* DEBUG */
  78. static inline int sd_get_cd_int(struct realtek_pci_sdmmc *host)
  79. {
  80. return rtsx_pci_readl(host->pcr, RTSX_BIPR) & SD_EXIST;
  81. }
  82. static void sd_cmd_set_sd_cmd(struct rtsx_pcr *pcr, struct mmc_command *cmd)
  83. {
  84. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CMD0, 0xFF,
  85. SD_CMD_START | cmd->opcode);
  86. rtsx_pci_write_be32(pcr, SD_CMD1, cmd->arg);
  87. }
  88. static void sd_cmd_set_data_len(struct rtsx_pcr *pcr, u16 blocks, u16 blksz)
  89. {
  90. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_L, 0xFF, blocks);
  91. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BLOCK_CNT_H, 0xFF, blocks >> 8);
  92. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_L, 0xFF, blksz);
  93. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_BYTE_CNT_H, 0xFF, blksz >> 8);
  94. }
  95. static int sd_response_type(struct mmc_command *cmd)
  96. {
  97. switch (mmc_resp_type(cmd)) {
  98. case MMC_RSP_NONE:
  99. return SD_RSP_TYPE_R0;
  100. case MMC_RSP_R1:
  101. return SD_RSP_TYPE_R1;
  102. case MMC_RSP_R1_NO_CRC:
  103. return SD_RSP_TYPE_R1 | SD_NO_CHECK_CRC7;
  104. case MMC_RSP_R1B:
  105. return SD_RSP_TYPE_R1b;
  106. case MMC_RSP_R2:
  107. return SD_RSP_TYPE_R2;
  108. case MMC_RSP_R3:
  109. return SD_RSP_TYPE_R3;
  110. default:
  111. return -EINVAL;
  112. }
  113. }
  114. static int sd_status_index(int resp_type)
  115. {
  116. if (resp_type == SD_RSP_TYPE_R0)
  117. return 0;
  118. else if (resp_type == SD_RSP_TYPE_R2)
  119. return 16;
  120. return 5;
  121. }
  122. /*
  123. * sd_pre_dma_transfer - do dma_map_sg() or using cookie
  124. *
  125. * @pre: if called in pre_req()
  126. * return:
  127. * 0 - do dma_map_sg()
  128. * 1 - using cookie
  129. */
  130. static int sd_pre_dma_transfer(struct realtek_pci_sdmmc *host,
  131. struct mmc_data *data, bool pre)
  132. {
  133. struct rtsx_pcr *pcr = host->pcr;
  134. int read = data->flags & MMC_DATA_READ;
  135. int count = 0;
  136. int using_cookie = 0;
  137. if (!pre && data->host_cookie && data->host_cookie != host->cookie) {
  138. dev_err(sdmmc_dev(host),
  139. "error: data->host_cookie = %d, host->cookie = %d\n",
  140. data->host_cookie, host->cookie);
  141. data->host_cookie = 0;
  142. }
  143. if (pre || data->host_cookie != host->cookie) {
  144. count = rtsx_pci_dma_map_sg(pcr, data->sg, data->sg_len, read);
  145. } else {
  146. count = host->cookie_sg_count;
  147. using_cookie = 1;
  148. }
  149. if (pre) {
  150. host->cookie_sg_count = count;
  151. if (++host->cookie < 0)
  152. host->cookie = 1;
  153. data->host_cookie = host->cookie;
  154. } else {
  155. host->sg_count = count;
  156. }
  157. return using_cookie;
  158. }
  159. static void sdmmc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
  160. {
  161. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  162. struct mmc_data *data = mrq->data;
  163. if (data->host_cookie) {
  164. dev_err(sdmmc_dev(host),
  165. "error: reset data->host_cookie = %d\n",
  166. data->host_cookie);
  167. data->host_cookie = 0;
  168. }
  169. sd_pre_dma_transfer(host, data, true);
  170. dev_dbg(sdmmc_dev(host), "pre dma sg: %d\n", host->cookie_sg_count);
  171. }
  172. static void sdmmc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  173. int err)
  174. {
  175. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  176. struct rtsx_pcr *pcr = host->pcr;
  177. struct mmc_data *data = mrq->data;
  178. int read = data->flags & MMC_DATA_READ;
  179. rtsx_pci_dma_unmap_sg(pcr, data->sg, data->sg_len, read);
  180. data->host_cookie = 0;
  181. }
  182. static void sd_send_cmd_get_rsp(struct realtek_pci_sdmmc *host,
  183. struct mmc_command *cmd)
  184. {
  185. struct rtsx_pcr *pcr = host->pcr;
  186. u8 cmd_idx = (u8)cmd->opcode;
  187. u32 arg = cmd->arg;
  188. int err = 0;
  189. int timeout = 100;
  190. int i;
  191. u8 *ptr;
  192. int rsp_type;
  193. int stat_idx;
  194. bool clock_toggled = false;
  195. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  196. __func__, cmd_idx, arg);
  197. rsp_type = sd_response_type(cmd);
  198. if (rsp_type < 0)
  199. goto out;
  200. stat_idx = sd_status_index(rsp_type);
  201. if (rsp_type == SD_RSP_TYPE_R1b)
  202. timeout = cmd->busy_timeout ? cmd->busy_timeout : 3000;
  203. if (cmd->opcode == SD_SWITCH_VOLTAGE) {
  204. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  205. 0xFF, SD_CLK_TOGGLE_EN);
  206. if (err < 0)
  207. goto out;
  208. clock_toggled = true;
  209. }
  210. rtsx_pci_init_cmd(pcr);
  211. sd_cmd_set_sd_cmd(pcr, cmd);
  212. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, rsp_type);
  213. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  214. 0x01, PINGPONG_BUFFER);
  215. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  216. 0xFF, SD_TM_CMD_RSP | SD_TRANSFER_START);
  217. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  218. SD_TRANSFER_END | SD_STAT_IDLE,
  219. SD_TRANSFER_END | SD_STAT_IDLE);
  220. if (rsp_type == SD_RSP_TYPE_R2) {
  221. /* Read data from ping-pong buffer */
  222. for (i = PPBUF_BASE2; i < PPBUF_BASE2 + 16; i++)
  223. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  224. } else if (rsp_type != SD_RSP_TYPE_R0) {
  225. /* Read data from SD_CMDx registers */
  226. for (i = SD_CMD0; i <= SD_CMD4; i++)
  227. rtsx_pci_add_cmd(pcr, READ_REG_CMD, (u16)i, 0, 0);
  228. }
  229. rtsx_pci_add_cmd(pcr, READ_REG_CMD, SD_STAT1, 0, 0);
  230. err = rtsx_pci_send_cmd(pcr, timeout);
  231. if (err < 0) {
  232. sd_print_debug_regs(host);
  233. sd_clear_error(host);
  234. dev_dbg(sdmmc_dev(host),
  235. "rtsx_pci_send_cmd error (err = %d)\n", err);
  236. goto out;
  237. }
  238. if (rsp_type == SD_RSP_TYPE_R0) {
  239. err = 0;
  240. goto out;
  241. }
  242. /* Eliminate returned value of CHECK_REG_CMD */
  243. ptr = rtsx_pci_get_cmd_data(pcr) + 1;
  244. /* Check (Start,Transmission) bit of Response */
  245. if ((ptr[0] & 0xC0) != 0) {
  246. err = -EILSEQ;
  247. dev_dbg(sdmmc_dev(host), "Invalid response bit\n");
  248. goto out;
  249. }
  250. /* Check CRC7 */
  251. if (!(rsp_type & SD_NO_CHECK_CRC7)) {
  252. if (ptr[stat_idx] & SD_CRC7_ERR) {
  253. err = -EILSEQ;
  254. dev_dbg(sdmmc_dev(host), "CRC7 error\n");
  255. goto out;
  256. }
  257. }
  258. if (rsp_type == SD_RSP_TYPE_R2) {
  259. /*
  260. * The controller offloads the last byte {CRC-7, end bit 1'b1}
  261. * of response type R2. Assign dummy CRC, 0, and end bit to the
  262. * byte(ptr[16], goes into the LSB of resp[3] later).
  263. */
  264. ptr[16] = 1;
  265. for (i = 0; i < 4; i++) {
  266. cmd->resp[i] = get_unaligned_be32(ptr + 1 + i * 4);
  267. dev_dbg(sdmmc_dev(host), "cmd->resp[%d] = 0x%08x\n",
  268. i, cmd->resp[i]);
  269. }
  270. } else {
  271. cmd->resp[0] = get_unaligned_be32(ptr + 1);
  272. dev_dbg(sdmmc_dev(host), "cmd->resp[0] = 0x%08x\n",
  273. cmd->resp[0]);
  274. }
  275. out:
  276. cmd->error = err;
  277. if (err && clock_toggled)
  278. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  279. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  280. }
  281. static int sd_read_data(struct realtek_pci_sdmmc *host, struct mmc_command *cmd,
  282. u16 byte_cnt, u8 *buf, int buf_len, int timeout)
  283. {
  284. struct rtsx_pcr *pcr = host->pcr;
  285. int err;
  286. u8 trans_mode;
  287. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  288. __func__, cmd->opcode, cmd->arg);
  289. if (!buf)
  290. buf_len = 0;
  291. if (cmd->opcode == MMC_SEND_TUNING_BLOCK)
  292. trans_mode = SD_TM_AUTO_TUNING;
  293. else
  294. trans_mode = SD_TM_NORMAL_READ;
  295. rtsx_pci_init_cmd(pcr);
  296. sd_cmd_set_sd_cmd(pcr, cmd);
  297. sd_cmd_set_data_len(pcr, 1, byte_cnt);
  298. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  299. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  300. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_6);
  301. if (trans_mode != SD_TM_AUTO_TUNING)
  302. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  303. CARD_DATA_SOURCE, 0x01, PINGPONG_BUFFER);
  304. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER,
  305. 0xFF, trans_mode | SD_TRANSFER_START);
  306. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  307. SD_TRANSFER_END, SD_TRANSFER_END);
  308. err = rtsx_pci_send_cmd(pcr, timeout);
  309. if (err < 0) {
  310. sd_print_debug_regs(host);
  311. dev_dbg(sdmmc_dev(host),
  312. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  313. return err;
  314. }
  315. if (buf && buf_len) {
  316. err = rtsx_pci_read_ppbuf(pcr, buf, buf_len);
  317. if (err < 0) {
  318. dev_dbg(sdmmc_dev(host),
  319. "rtsx_pci_read_ppbuf fail (err = %d)\n", err);
  320. return err;
  321. }
  322. }
  323. return 0;
  324. }
  325. static int sd_write_data(struct realtek_pci_sdmmc *host,
  326. struct mmc_command *cmd, u16 byte_cnt, u8 *buf, int buf_len,
  327. int timeout)
  328. {
  329. struct rtsx_pcr *pcr = host->pcr;
  330. int err;
  331. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  332. __func__, cmd->opcode, cmd->arg);
  333. if (!buf)
  334. buf_len = 0;
  335. sd_send_cmd_get_rsp(host, cmd);
  336. if (cmd->error)
  337. return cmd->error;
  338. if (buf && buf_len) {
  339. err = rtsx_pci_write_ppbuf(pcr, buf, buf_len);
  340. if (err < 0) {
  341. dev_dbg(sdmmc_dev(host),
  342. "rtsx_pci_write_ppbuf fail (err = %d)\n", err);
  343. return err;
  344. }
  345. }
  346. rtsx_pci_init_cmd(pcr);
  347. sd_cmd_set_data_len(pcr, 1, byte_cnt);
  348. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF,
  349. SD_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  350. SD_NO_WAIT_BUSY_END | SD_CHECK_CRC7 | SD_RSP_LEN_0);
  351. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  352. SD_TRANSFER_START | SD_TM_AUTO_WRITE_3);
  353. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  354. SD_TRANSFER_END, SD_TRANSFER_END);
  355. err = rtsx_pci_send_cmd(pcr, timeout);
  356. if (err < 0) {
  357. sd_print_debug_regs(host);
  358. dev_dbg(sdmmc_dev(host),
  359. "rtsx_pci_send_cmd fail (err = %d)\n", err);
  360. return err;
  361. }
  362. return 0;
  363. }
  364. static int sd_read_long_data(struct realtek_pci_sdmmc *host,
  365. struct mmc_request *mrq)
  366. {
  367. struct rtsx_pcr *pcr = host->pcr;
  368. struct mmc_host *mmc = host->mmc;
  369. struct mmc_card *card = mmc->card;
  370. struct mmc_command *cmd = mrq->cmd;
  371. struct mmc_data *data = mrq->data;
  372. int uhs = mmc_card_uhs(card);
  373. u8 cfg2 = 0;
  374. int err;
  375. int resp_type;
  376. size_t data_len = data->blksz * data->blocks;
  377. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  378. __func__, cmd->opcode, cmd->arg);
  379. resp_type = sd_response_type(cmd);
  380. if (resp_type < 0)
  381. return resp_type;
  382. if (!uhs)
  383. cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
  384. rtsx_pci_init_cmd(pcr);
  385. sd_cmd_set_sd_cmd(pcr, cmd);
  386. sd_cmd_set_data_len(pcr, data->blocks, data->blksz);
  387. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  388. DMA_DONE_INT, DMA_DONE_INT);
  389. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
  390. 0xFF, (u8)(data_len >> 24));
  391. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
  392. 0xFF, (u8)(data_len >> 16));
  393. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
  394. 0xFF, (u8)(data_len >> 8));
  395. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
  396. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  397. 0x03 | DMA_PACK_SIZE_MASK,
  398. DMA_DIR_FROM_CARD | DMA_EN | DMA_512);
  399. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  400. 0x01, RING_BUFFER);
  401. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2 | resp_type);
  402. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  403. SD_TRANSFER_START | SD_TM_AUTO_READ_2);
  404. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  405. SD_TRANSFER_END, SD_TRANSFER_END);
  406. rtsx_pci_send_cmd_no_wait(pcr);
  407. err = rtsx_pci_dma_transfer(pcr, data->sg, host->sg_count, 1, 10000);
  408. if (err < 0) {
  409. sd_print_debug_regs(host);
  410. sd_clear_error(host);
  411. return err;
  412. }
  413. return 0;
  414. }
  415. static int sd_write_long_data(struct realtek_pci_sdmmc *host,
  416. struct mmc_request *mrq)
  417. {
  418. struct rtsx_pcr *pcr = host->pcr;
  419. struct mmc_host *mmc = host->mmc;
  420. struct mmc_card *card = mmc->card;
  421. struct mmc_command *cmd = mrq->cmd;
  422. struct mmc_data *data = mrq->data;
  423. int uhs = mmc_card_uhs(card);
  424. u8 cfg2;
  425. int err;
  426. size_t data_len = data->blksz * data->blocks;
  427. sd_send_cmd_get_rsp(host, cmd);
  428. if (cmd->error)
  429. return cmd->error;
  430. dev_dbg(sdmmc_dev(host), "%s: SD/MMC CMD %d, arg = 0x%08x\n",
  431. __func__, cmd->opcode, cmd->arg);
  432. cfg2 = SD_NO_CALCULATE_CRC7 | SD_CHECK_CRC16 |
  433. SD_NO_WAIT_BUSY_END | SD_NO_CHECK_CRC7 | SD_RSP_LEN_0;
  434. if (!uhs)
  435. cfg2 |= SD_NO_CHECK_WAIT_CRC_TO;
  436. rtsx_pci_init_cmd(pcr);
  437. sd_cmd_set_data_len(pcr, data->blocks, data->blksz);
  438. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, IRQSTAT0,
  439. DMA_DONE_INT, DMA_DONE_INT);
  440. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC3,
  441. 0xFF, (u8)(data_len >> 24));
  442. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC2,
  443. 0xFF, (u8)(data_len >> 16));
  444. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC1,
  445. 0xFF, (u8)(data_len >> 8));
  446. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMATC0, 0xFF, (u8)data_len);
  447. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, DMACTL,
  448. 0x03 | DMA_PACK_SIZE_MASK,
  449. DMA_DIR_TO_CARD | DMA_EN | DMA_512);
  450. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_DATA_SOURCE,
  451. 0x01, RING_BUFFER);
  452. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG2, 0xFF, cfg2);
  453. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_TRANSFER, 0xFF,
  454. SD_TRANSFER_START | SD_TM_AUTO_WRITE_3);
  455. rtsx_pci_add_cmd(pcr, CHECK_REG_CMD, SD_TRANSFER,
  456. SD_TRANSFER_END, SD_TRANSFER_END);
  457. rtsx_pci_send_cmd_no_wait(pcr);
  458. err = rtsx_pci_dma_transfer(pcr, data->sg, host->sg_count, 0, 10000);
  459. if (err < 0) {
  460. sd_clear_error(host);
  461. return err;
  462. }
  463. return 0;
  464. }
  465. static inline void sd_enable_initial_mode(struct realtek_pci_sdmmc *host)
  466. {
  467. rtsx_pci_write_register(host->pcr, SD_CFG1,
  468. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_128);
  469. }
  470. static inline void sd_disable_initial_mode(struct realtek_pci_sdmmc *host)
  471. {
  472. rtsx_pci_write_register(host->pcr, SD_CFG1,
  473. SD_CLK_DIVIDE_MASK, SD_CLK_DIVIDE_0);
  474. }
  475. static int sd_rw_multi(struct realtek_pci_sdmmc *host, struct mmc_request *mrq)
  476. {
  477. struct mmc_data *data = mrq->data;
  478. int err;
  479. if (host->sg_count < 0) {
  480. data->error = host->sg_count;
  481. dev_dbg(sdmmc_dev(host), "%s: sg_count = %d is invalid\n",
  482. __func__, host->sg_count);
  483. return data->error;
  484. }
  485. if (data->flags & MMC_DATA_READ) {
  486. if (host->initial_mode)
  487. sd_disable_initial_mode(host);
  488. err = sd_read_long_data(host, mrq);
  489. if (host->initial_mode)
  490. sd_enable_initial_mode(host);
  491. return err;
  492. }
  493. return sd_write_long_data(host, mrq);
  494. }
  495. static void sd_normal_rw(struct realtek_pci_sdmmc *host,
  496. struct mmc_request *mrq)
  497. {
  498. struct mmc_command *cmd = mrq->cmd;
  499. struct mmc_data *data = mrq->data;
  500. u8 *buf;
  501. buf = kzalloc(data->blksz, GFP_NOIO);
  502. if (!buf) {
  503. cmd->error = -ENOMEM;
  504. return;
  505. }
  506. if (data->flags & MMC_DATA_READ) {
  507. if (host->initial_mode)
  508. sd_disable_initial_mode(host);
  509. cmd->error = sd_read_data(host, cmd, (u16)data->blksz, buf,
  510. data->blksz, 200);
  511. if (host->initial_mode)
  512. sd_enable_initial_mode(host);
  513. sg_copy_from_buffer(data->sg, data->sg_len, buf, data->blksz);
  514. } else {
  515. sg_copy_to_buffer(data->sg, data->sg_len, buf, data->blksz);
  516. cmd->error = sd_write_data(host, cmd, (u16)data->blksz, buf,
  517. data->blksz, 200);
  518. }
  519. kfree(buf);
  520. }
  521. static int sd_change_phase(struct realtek_pci_sdmmc *host,
  522. u8 sample_point, bool rx)
  523. {
  524. struct rtsx_pcr *pcr = host->pcr;
  525. u16 SD_VP_CTL = 0;
  526. dev_dbg(sdmmc_dev(host), "%s(%s): sample_point = %d\n",
  527. __func__, rx ? "RX" : "TX", sample_point);
  528. rtsx_pci_write_register(pcr, CLK_CTL, CHANGE_CLK, CHANGE_CLK);
  529. if (rx) {
  530. SD_VP_CTL = SD_VPRX_CTL;
  531. rtsx_pci_write_register(pcr, SD_VPRX_CTL,
  532. PHASE_SELECT_MASK, sample_point);
  533. } else {
  534. SD_VP_CTL = SD_VPTX_CTL;
  535. rtsx_pci_write_register(pcr, SD_VPTX_CTL,
  536. PHASE_SELECT_MASK, sample_point);
  537. }
  538. rtsx_pci_write_register(pcr, SD_VP_CTL, PHASE_NOT_RESET, 0);
  539. rtsx_pci_write_register(pcr, SD_VP_CTL, PHASE_NOT_RESET,
  540. PHASE_NOT_RESET);
  541. rtsx_pci_write_register(pcr, CLK_CTL, CHANGE_CLK, 0);
  542. rtsx_pci_write_register(pcr, SD_CFG1, SD_ASYNC_FIFO_NOT_RST, 0);
  543. return 0;
  544. }
  545. static inline u32 test_phase_bit(u32 phase_map, unsigned int bit)
  546. {
  547. bit %= RTSX_PHASE_MAX;
  548. return phase_map & (1 << bit);
  549. }
  550. static int sd_get_phase_len(u32 phase_map, unsigned int start_bit)
  551. {
  552. int i;
  553. for (i = 0; i < RTSX_PHASE_MAX; i++) {
  554. if (test_phase_bit(phase_map, start_bit + i) == 0)
  555. return i;
  556. }
  557. return RTSX_PHASE_MAX;
  558. }
  559. static u8 sd_search_final_phase(struct realtek_pci_sdmmc *host, u32 phase_map)
  560. {
  561. int start = 0, len = 0;
  562. int start_final = 0, len_final = 0;
  563. u8 final_phase = 0xFF;
  564. if (phase_map == 0) {
  565. dev_err(sdmmc_dev(host), "phase error: [map:%x]\n", phase_map);
  566. return final_phase;
  567. }
  568. while (start < RTSX_PHASE_MAX) {
  569. len = sd_get_phase_len(phase_map, start);
  570. if (len_final < len) {
  571. start_final = start;
  572. len_final = len;
  573. }
  574. start += len ? len : 1;
  575. }
  576. final_phase = (start_final + len_final / 2) % RTSX_PHASE_MAX;
  577. dev_dbg(sdmmc_dev(host), "phase: [map:%x] [maxlen:%d] [final:%d]\n",
  578. phase_map, len_final, final_phase);
  579. return final_phase;
  580. }
  581. static void sd_wait_data_idle(struct realtek_pci_sdmmc *host)
  582. {
  583. int i;
  584. u8 val = 0;
  585. for (i = 0; i < 100; i++) {
  586. rtsx_pci_read_register(host->pcr, SD_DATA_STATE, &val);
  587. if (val & SD_DATA_IDLE)
  588. return;
  589. udelay(100);
  590. }
  591. }
  592. static int sd_tuning_rx_cmd(struct realtek_pci_sdmmc *host,
  593. u8 opcode, u8 sample_point)
  594. {
  595. int err;
  596. struct mmc_command cmd = {};
  597. struct rtsx_pcr *pcr = host->pcr;
  598. sd_change_phase(host, sample_point, true);
  599. rtsx_pci_write_register(pcr, SD_CFG3, SD_RSP_80CLK_TIMEOUT_EN,
  600. SD_RSP_80CLK_TIMEOUT_EN);
  601. cmd.opcode = opcode;
  602. err = sd_read_data(host, &cmd, 0x40, NULL, 0, 100);
  603. if (err < 0) {
  604. /* Wait till SD DATA IDLE */
  605. sd_wait_data_idle(host);
  606. sd_clear_error(host);
  607. rtsx_pci_write_register(pcr, SD_CFG3,
  608. SD_RSP_80CLK_TIMEOUT_EN, 0);
  609. return err;
  610. }
  611. rtsx_pci_write_register(pcr, SD_CFG3, SD_RSP_80CLK_TIMEOUT_EN, 0);
  612. return 0;
  613. }
  614. static int sd_tuning_phase(struct realtek_pci_sdmmc *host,
  615. u8 opcode, u32 *phase_map)
  616. {
  617. int err, i;
  618. u32 raw_phase_map = 0;
  619. for (i = 0; i < RTSX_PHASE_MAX; i++) {
  620. err = sd_tuning_rx_cmd(host, opcode, (u8)i);
  621. if (err == 0)
  622. raw_phase_map |= 1 << i;
  623. }
  624. if (phase_map)
  625. *phase_map = raw_phase_map;
  626. return 0;
  627. }
  628. static int sd_tuning_rx(struct realtek_pci_sdmmc *host, u8 opcode)
  629. {
  630. int err, i;
  631. u32 raw_phase_map[RX_TUNING_CNT] = {0}, phase_map;
  632. u8 final_phase;
  633. for (i = 0; i < RX_TUNING_CNT; i++) {
  634. err = sd_tuning_phase(host, opcode, &(raw_phase_map[i]));
  635. if (err < 0)
  636. return err;
  637. if (raw_phase_map[i] == 0)
  638. break;
  639. }
  640. phase_map = 0xFFFFFFFF;
  641. for (i = 0; i < RX_TUNING_CNT; i++) {
  642. dev_dbg(sdmmc_dev(host), "RX raw_phase_map[%d] = 0x%08x\n",
  643. i, raw_phase_map[i]);
  644. phase_map &= raw_phase_map[i];
  645. }
  646. dev_dbg(sdmmc_dev(host), "RX phase_map = 0x%08x\n", phase_map);
  647. if (phase_map) {
  648. final_phase = sd_search_final_phase(host, phase_map);
  649. if (final_phase == 0xFF)
  650. return -EINVAL;
  651. err = sd_change_phase(host, final_phase, true);
  652. if (err < 0)
  653. return err;
  654. } else {
  655. return -EINVAL;
  656. }
  657. return 0;
  658. }
  659. static inline int sdio_extblock_cmd(struct mmc_command *cmd,
  660. struct mmc_data *data)
  661. {
  662. return (cmd->opcode == SD_IO_RW_EXTENDED) && (data->blksz == 512);
  663. }
  664. static inline int sd_rw_cmd(struct mmc_command *cmd)
  665. {
  666. return mmc_op_multi(cmd->opcode) ||
  667. (cmd->opcode == MMC_READ_SINGLE_BLOCK) ||
  668. (cmd->opcode == MMC_WRITE_BLOCK);
  669. }
  670. static void sd_request(struct work_struct *work)
  671. {
  672. struct realtek_pci_sdmmc *host = container_of(work,
  673. struct realtek_pci_sdmmc, work);
  674. struct rtsx_pcr *pcr = host->pcr;
  675. struct mmc_host *mmc = host->mmc;
  676. struct mmc_request *mrq = host->mrq;
  677. struct mmc_command *cmd = mrq->cmd;
  678. struct mmc_data *data = mrq->data;
  679. unsigned int data_size = 0;
  680. int err;
  681. if (host->eject || !sd_get_cd_int(host)) {
  682. cmd->error = -ENOMEDIUM;
  683. goto finish;
  684. }
  685. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  686. if (err) {
  687. cmd->error = err;
  688. goto finish;
  689. }
  690. mutex_lock(&pcr->pcr_mutex);
  691. rtsx_pci_start_run(pcr);
  692. rtsx_pci_switch_clock(pcr, host->clock, host->ssc_depth,
  693. host->initial_mode, host->double_clk, host->vpclk);
  694. rtsx_pci_write_register(pcr, CARD_SELECT, 0x07, SD_MOD_SEL);
  695. rtsx_pci_write_register(pcr, CARD_SHARE_MODE,
  696. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  697. mutex_lock(&host->host_mutex);
  698. host->mrq = mrq;
  699. mutex_unlock(&host->host_mutex);
  700. if (mrq->data)
  701. data_size = data->blocks * data->blksz;
  702. if (!data_size) {
  703. sd_send_cmd_get_rsp(host, cmd);
  704. } else if (sd_rw_cmd(cmd) || sdio_extblock_cmd(cmd, data)) {
  705. cmd->error = sd_rw_multi(host, mrq);
  706. if (!host->using_cookie)
  707. sdmmc_post_req(host->mmc, host->mrq, 0);
  708. if (mmc_op_multi(cmd->opcode) && mrq->stop)
  709. sd_send_cmd_get_rsp(host, mrq->stop);
  710. } else {
  711. sd_normal_rw(host, mrq);
  712. }
  713. if (mrq->data) {
  714. if (cmd->error || data->error)
  715. data->bytes_xfered = 0;
  716. else
  717. data->bytes_xfered = data->blocks * data->blksz;
  718. }
  719. mutex_unlock(&pcr->pcr_mutex);
  720. finish:
  721. if (cmd->error) {
  722. dev_dbg(sdmmc_dev(host), "CMD %d 0x%08x error(%d)\n",
  723. cmd->opcode, cmd->arg, cmd->error);
  724. }
  725. mutex_lock(&host->host_mutex);
  726. host->mrq = NULL;
  727. mutex_unlock(&host->host_mutex);
  728. mmc_request_done(mmc, mrq);
  729. }
  730. static void sdmmc_request(struct mmc_host *mmc, struct mmc_request *mrq)
  731. {
  732. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  733. struct mmc_data *data = mrq->data;
  734. mutex_lock(&host->host_mutex);
  735. host->mrq = mrq;
  736. mutex_unlock(&host->host_mutex);
  737. if (sd_rw_cmd(mrq->cmd) || sdio_extblock_cmd(mrq->cmd, data))
  738. host->using_cookie = sd_pre_dma_transfer(host, data, false);
  739. schedule_work(&host->work);
  740. }
  741. static int sd_set_bus_width(struct realtek_pci_sdmmc *host,
  742. unsigned char bus_width)
  743. {
  744. int err = 0;
  745. u8 width[] = {
  746. [MMC_BUS_WIDTH_1] = SD_BUS_WIDTH_1BIT,
  747. [MMC_BUS_WIDTH_4] = SD_BUS_WIDTH_4BIT,
  748. [MMC_BUS_WIDTH_8] = SD_BUS_WIDTH_8BIT,
  749. };
  750. if (bus_width <= MMC_BUS_WIDTH_8)
  751. err = rtsx_pci_write_register(host->pcr, SD_CFG1,
  752. 0x03, width[bus_width]);
  753. return err;
  754. }
  755. static int sd_power_on(struct realtek_pci_sdmmc *host, unsigned char power_mode)
  756. {
  757. struct rtsx_pcr *pcr = host->pcr;
  758. struct mmc_host *mmc = host->mmc;
  759. int err;
  760. u32 val;
  761. u8 test_mode;
  762. if (host->prev_power_state == MMC_POWER_ON)
  763. return 0;
  764. if (host->prev_power_state == MMC_POWER_UP) {
  765. rtsx_pci_write_register(pcr, SD_BUS_STAT, SD_CLK_TOGGLE_EN, 0);
  766. goto finish;
  767. }
  768. msleep(100);
  769. rtsx_pci_init_cmd(pcr);
  770. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SELECT, 0x07, SD_MOD_SEL);
  771. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_SHARE_MODE,
  772. CARD_SHARE_MASK, CARD_SHARE_48_SD);
  773. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN,
  774. SD_CLK_EN, SD_CLK_EN);
  775. err = rtsx_pci_send_cmd(pcr, 100);
  776. if (err < 0)
  777. return err;
  778. err = rtsx_pci_card_pull_ctl_enable(pcr, RTSX_SD_CARD);
  779. if (err < 0)
  780. return err;
  781. err = rtsx_pci_card_power_on(pcr, RTSX_SD_CARD);
  782. if (err < 0)
  783. return err;
  784. mdelay(1);
  785. err = rtsx_pci_write_register(pcr, CARD_OE, SD_OUTPUT_EN, SD_OUTPUT_EN);
  786. if (err < 0)
  787. return err;
  788. /* send at least 74 clocks */
  789. rtsx_pci_write_register(pcr, SD_BUS_STAT, SD_CLK_TOGGLE_EN, SD_CLK_TOGGLE_EN);
  790. if (PCI_PID(pcr) == PID_5261) {
  791. /*
  792. * If test mode is set switch to SD Express mandatorily,
  793. * this is only for factory testing.
  794. */
  795. rtsx_pci_read_register(pcr, RTS5261_FW_CFG_INFO0, &test_mode);
  796. if (test_mode & RTS5261_FW_EXPRESS_TEST_MASK) {
  797. sdmmc_init_sd_express(mmc, NULL);
  798. return 0;
  799. }
  800. if (pcr->extra_caps & EXTRA_CAPS_SD_EXPRESS)
  801. mmc->caps2 |= MMC_CAP2_SD_EXP | MMC_CAP2_SD_EXP_1_2V;
  802. /*
  803. * HW read wp status when resuming from S3/S4,
  804. * and then picks SD legacy interface if it's set
  805. * in read-only mode.
  806. */
  807. val = rtsx_pci_readl(pcr, RTSX_BIPR);
  808. if (val & SD_WRITE_PROTECT) {
  809. pcr->extra_caps &= ~EXTRA_CAPS_SD_EXPRESS;
  810. mmc->caps2 &= ~(MMC_CAP2_SD_EXP | MMC_CAP2_SD_EXP_1_2V);
  811. }
  812. }
  813. finish:
  814. host->prev_power_state = power_mode;
  815. return 0;
  816. }
  817. static int sd_power_off(struct realtek_pci_sdmmc *host)
  818. {
  819. struct rtsx_pcr *pcr = host->pcr;
  820. int err;
  821. host->prev_power_state = MMC_POWER_OFF;
  822. rtsx_pci_init_cmd(pcr);
  823. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_EN, SD_CLK_EN, 0);
  824. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_OE, SD_OUTPUT_EN, 0);
  825. err = rtsx_pci_send_cmd(pcr, 100);
  826. if (err < 0)
  827. return err;
  828. err = rtsx_pci_card_power_off(pcr, RTSX_SD_CARD);
  829. if (err < 0)
  830. return err;
  831. return rtsx_pci_card_pull_ctl_disable(pcr, RTSX_SD_CARD);
  832. }
  833. static int sd_set_power_mode(struct realtek_pci_sdmmc *host,
  834. unsigned char power_mode)
  835. {
  836. int err;
  837. if (power_mode == MMC_POWER_OFF)
  838. err = sd_power_off(host);
  839. else
  840. err = sd_power_on(host, power_mode);
  841. return err;
  842. }
  843. static int sd_set_timing(struct realtek_pci_sdmmc *host, unsigned char timing)
  844. {
  845. struct rtsx_pcr *pcr = host->pcr;
  846. int err = 0;
  847. rtsx_pci_init_cmd(pcr);
  848. switch (timing) {
  849. case MMC_TIMING_UHS_SDR104:
  850. case MMC_TIMING_UHS_SDR50:
  851. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  852. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  853. SD_30_MODE | SD_ASYNC_FIFO_NOT_RST);
  854. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  855. CLK_LOW_FREQ, CLK_LOW_FREQ);
  856. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  857. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  858. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  859. break;
  860. case MMC_TIMING_MMC_DDR52:
  861. case MMC_TIMING_UHS_DDR50:
  862. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  863. 0x0C | SD_ASYNC_FIFO_NOT_RST,
  864. SD_DDR_MODE | SD_ASYNC_FIFO_NOT_RST);
  865. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  866. CLK_LOW_FREQ, CLK_LOW_FREQ);
  867. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  868. CRC_VAR_CLK0 | SD30_FIX_CLK | SAMPLE_VAR_CLK1);
  869. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  870. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  871. DDR_VAR_TX_CMD_DAT, DDR_VAR_TX_CMD_DAT);
  872. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  873. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD,
  874. DDR_VAR_RX_DAT | DDR_VAR_RX_CMD);
  875. break;
  876. case MMC_TIMING_MMC_HS:
  877. case MMC_TIMING_SD_HS:
  878. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_CFG1,
  879. 0x0C, SD_20_MODE);
  880. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  881. CLK_LOW_FREQ, CLK_LOW_FREQ);
  882. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  883. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  884. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  885. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_PUSH_POINT_CTL,
  886. SD20_TX_SEL_MASK, SD20_TX_14_AHEAD);
  887. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  888. SD20_RX_SEL_MASK, SD20_RX_14_DELAY);
  889. break;
  890. default:
  891. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  892. SD_CFG1, 0x0C, SD_20_MODE);
  893. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL,
  894. CLK_LOW_FREQ, CLK_LOW_FREQ);
  895. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_CLK_SOURCE, 0xFF,
  896. CRC_FIX_CLK | SD30_VAR_CLK0 | SAMPLE_VAR_CLK1);
  897. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CLK_CTL, CLK_LOW_FREQ, 0);
  898. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD,
  899. SD_PUSH_POINT_CTL, 0xFF, 0);
  900. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD_SAMPLE_POINT_CTL,
  901. SD20_RX_SEL_MASK, SD20_RX_POS_EDGE);
  902. break;
  903. }
  904. err = rtsx_pci_send_cmd(pcr, 100);
  905. return err;
  906. }
  907. static void sdmmc_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  908. {
  909. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  910. struct rtsx_pcr *pcr = host->pcr;
  911. if (host->eject)
  912. return;
  913. if (rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD))
  914. return;
  915. mutex_lock(&pcr->pcr_mutex);
  916. rtsx_pci_start_run(pcr);
  917. sd_set_bus_width(host, ios->bus_width);
  918. sd_set_power_mode(host, ios->power_mode);
  919. sd_set_timing(host, ios->timing);
  920. host->vpclk = false;
  921. host->double_clk = true;
  922. switch (ios->timing) {
  923. case MMC_TIMING_UHS_SDR104:
  924. case MMC_TIMING_UHS_SDR50:
  925. host->ssc_depth = RTSX_SSC_DEPTH_2M;
  926. host->vpclk = true;
  927. host->double_clk = false;
  928. break;
  929. case MMC_TIMING_MMC_DDR52:
  930. case MMC_TIMING_UHS_DDR50:
  931. case MMC_TIMING_UHS_SDR25:
  932. host->ssc_depth = RTSX_SSC_DEPTH_1M;
  933. break;
  934. default:
  935. host->ssc_depth = RTSX_SSC_DEPTH_500K;
  936. break;
  937. }
  938. host->initial_mode = (ios->clock <= 1000000) ? true : false;
  939. host->clock = ios->clock;
  940. rtsx_pci_switch_clock(pcr, ios->clock, host->ssc_depth,
  941. host->initial_mode, host->double_clk, host->vpclk);
  942. mutex_unlock(&pcr->pcr_mutex);
  943. }
  944. static int sdmmc_get_ro(struct mmc_host *mmc)
  945. {
  946. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  947. struct rtsx_pcr *pcr = host->pcr;
  948. int ro = 0;
  949. u32 val;
  950. if (host->eject)
  951. return -ENOMEDIUM;
  952. mutex_lock(&pcr->pcr_mutex);
  953. rtsx_pci_start_run(pcr);
  954. /* Check SD mechanical write-protect switch */
  955. val = rtsx_pci_readl(pcr, RTSX_BIPR);
  956. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  957. if (val & SD_WRITE_PROTECT)
  958. ro = 1;
  959. mutex_unlock(&pcr->pcr_mutex);
  960. return ro;
  961. }
  962. static int sdmmc_get_cd(struct mmc_host *mmc)
  963. {
  964. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  965. struct rtsx_pcr *pcr = host->pcr;
  966. int cd = 0;
  967. u32 val;
  968. if (host->eject)
  969. return cd;
  970. mutex_lock(&pcr->pcr_mutex);
  971. rtsx_pci_start_run(pcr);
  972. /* Check SD card detect */
  973. val = rtsx_pci_card_exist(pcr);
  974. dev_dbg(sdmmc_dev(host), "%s: RTSX_BIPR = 0x%08x\n", __func__, val);
  975. if (val & SD_EXIST)
  976. cd = 1;
  977. mutex_unlock(&pcr->pcr_mutex);
  978. return cd;
  979. }
  980. static int sd_wait_voltage_stable_1(struct realtek_pci_sdmmc *host)
  981. {
  982. struct rtsx_pcr *pcr = host->pcr;
  983. int err;
  984. u8 stat;
  985. /* Reference to Signal Voltage Switch Sequence in SD spec.
  986. * Wait for a period of time so that the card can drive SD_CMD and
  987. * SD_DAT[3:0] to low after sending back CMD11 response.
  988. */
  989. mdelay(1);
  990. /* SD_CMD, SD_DAT[3:0] should be driven to low by card;
  991. * If either one of SD_CMD,SD_DAT[3:0] is not low,
  992. * abort the voltage switch sequence;
  993. */
  994. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  995. if (err < 0)
  996. return err;
  997. if (stat & (SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  998. SD_DAT1_STATUS | SD_DAT0_STATUS))
  999. return -EINVAL;
  1000. /* Stop toggle SD clock */
  1001. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  1002. 0xFF, SD_CLK_FORCE_STOP);
  1003. if (err < 0)
  1004. return err;
  1005. return 0;
  1006. }
  1007. static int sd_wait_voltage_stable_2(struct realtek_pci_sdmmc *host)
  1008. {
  1009. struct rtsx_pcr *pcr = host->pcr;
  1010. int err;
  1011. u8 stat, mask, val;
  1012. /* Wait 1.8V output of voltage regulator in card stable */
  1013. msleep(50);
  1014. /* Toggle SD clock again */
  1015. err = rtsx_pci_write_register(pcr, SD_BUS_STAT, 0xFF, SD_CLK_TOGGLE_EN);
  1016. if (err < 0)
  1017. return err;
  1018. /* Wait for a period of time so that the card can drive
  1019. * SD_DAT[3:0] to high at 1.8V
  1020. */
  1021. msleep(20);
  1022. /* SD_CMD, SD_DAT[3:0] should be pulled high by host */
  1023. err = rtsx_pci_read_register(pcr, SD_BUS_STAT, &stat);
  1024. if (err < 0)
  1025. return err;
  1026. mask = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  1027. SD_DAT1_STATUS | SD_DAT0_STATUS;
  1028. val = SD_CMD_STATUS | SD_DAT3_STATUS | SD_DAT2_STATUS |
  1029. SD_DAT1_STATUS | SD_DAT0_STATUS;
  1030. if ((stat & mask) != val) {
  1031. dev_dbg(sdmmc_dev(host),
  1032. "%s: SD_BUS_STAT = 0x%x\n", __func__, stat);
  1033. rtsx_pci_write_register(pcr, SD_BUS_STAT,
  1034. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  1035. rtsx_pci_write_register(pcr, CARD_CLK_EN, 0xFF, 0);
  1036. return -EINVAL;
  1037. }
  1038. return 0;
  1039. }
  1040. static int sdmmc_switch_voltage(struct mmc_host *mmc, struct mmc_ios *ios)
  1041. {
  1042. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  1043. struct rtsx_pcr *pcr = host->pcr;
  1044. int err = 0;
  1045. u8 voltage;
  1046. dev_dbg(sdmmc_dev(host), "%s: signal_voltage = %d\n",
  1047. __func__, ios->signal_voltage);
  1048. if (host->eject)
  1049. return -ENOMEDIUM;
  1050. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  1051. if (err)
  1052. return err;
  1053. mutex_lock(&pcr->pcr_mutex);
  1054. rtsx_pci_start_run(pcr);
  1055. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_330)
  1056. voltage = OUTPUT_3V3;
  1057. else
  1058. voltage = OUTPUT_1V8;
  1059. if (voltage == OUTPUT_1V8) {
  1060. err = sd_wait_voltage_stable_1(host);
  1061. if (err < 0)
  1062. goto out;
  1063. }
  1064. err = rtsx_pci_switch_output_voltage(pcr, voltage);
  1065. if (err < 0)
  1066. goto out;
  1067. if (voltage == OUTPUT_1V8) {
  1068. err = sd_wait_voltage_stable_2(host);
  1069. if (err < 0)
  1070. goto out;
  1071. }
  1072. out:
  1073. /* Stop toggle SD clock in idle */
  1074. err = rtsx_pci_write_register(pcr, SD_BUS_STAT,
  1075. SD_CLK_TOGGLE_EN | SD_CLK_FORCE_STOP, 0);
  1076. mutex_unlock(&pcr->pcr_mutex);
  1077. return err;
  1078. }
  1079. static int sdmmc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  1080. {
  1081. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  1082. struct rtsx_pcr *pcr = host->pcr;
  1083. int err = 0;
  1084. if (host->eject)
  1085. return -ENOMEDIUM;
  1086. err = rtsx_pci_card_exclusive_check(host->pcr, RTSX_SD_CARD);
  1087. if (err)
  1088. return err;
  1089. mutex_lock(&pcr->pcr_mutex);
  1090. rtsx_pci_start_run(pcr);
  1091. /* Set initial TX phase */
  1092. switch (mmc->ios.timing) {
  1093. case MMC_TIMING_UHS_SDR104:
  1094. err = sd_change_phase(host, SDR104_TX_PHASE(pcr), false);
  1095. break;
  1096. case MMC_TIMING_UHS_SDR50:
  1097. err = sd_change_phase(host, SDR50_TX_PHASE(pcr), false);
  1098. break;
  1099. case MMC_TIMING_UHS_DDR50:
  1100. err = sd_change_phase(host, DDR50_TX_PHASE(pcr), false);
  1101. break;
  1102. default:
  1103. err = 0;
  1104. }
  1105. if (err)
  1106. goto out;
  1107. /* Tuning RX phase */
  1108. if ((mmc->ios.timing == MMC_TIMING_UHS_SDR104) ||
  1109. (mmc->ios.timing == MMC_TIMING_UHS_SDR50))
  1110. err = sd_tuning_rx(host, opcode);
  1111. else if (mmc->ios.timing == MMC_TIMING_UHS_DDR50)
  1112. err = sd_change_phase(host, DDR50_RX_PHASE(pcr), true);
  1113. out:
  1114. mutex_unlock(&pcr->pcr_mutex);
  1115. return err;
  1116. }
  1117. static int sdmmc_init_sd_express(struct mmc_host *mmc, struct mmc_ios *ios)
  1118. {
  1119. u32 relink_time;
  1120. struct realtek_pci_sdmmc *host = mmc_priv(mmc);
  1121. struct rtsx_pcr *pcr = host->pcr;
  1122. /* Set relink_time for changing to PCIe card */
  1123. relink_time = 0x8FFF;
  1124. rtsx_pci_write_register(pcr, 0xFF01, 0xFF, relink_time);
  1125. rtsx_pci_write_register(pcr, 0xFF02, 0xFF, relink_time >> 8);
  1126. rtsx_pci_write_register(pcr, 0xFF03, 0x01, relink_time >> 16);
  1127. rtsx_pci_write_register(pcr, PETXCFG, 0x80, 0x80);
  1128. rtsx_pci_write_register(pcr, LDO_VCC_CFG0,
  1129. RTS5261_LDO1_OCP_THD_MASK,
  1130. pcr->option.sd_800mA_ocp_thd);
  1131. if (pcr->ops->disable_auto_blink)
  1132. pcr->ops->disable_auto_blink(pcr);
  1133. /* For PCIe/NVMe mode can't enter delink issue */
  1134. pcr->hw_param.interrupt_en &= ~(SD_INT_EN);
  1135. rtsx_pci_writel(pcr, RTSX_BIER, pcr->hw_param.interrupt_en);
  1136. rtsx_pci_write_register(pcr, RTS5260_AUTOLOAD_CFG4,
  1137. RTS5261_AUX_CLK_16M_EN, RTS5261_AUX_CLK_16M_EN);
  1138. rtsx_pci_write_register(pcr, RTS5261_FW_CFG0,
  1139. RTS5261_FW_ENTER_EXPRESS, RTS5261_FW_ENTER_EXPRESS);
  1140. rtsx_pci_write_register(pcr, RTS5261_FW_CFG1,
  1141. RTS5261_MCU_CLOCK_GATING, RTS5261_MCU_CLOCK_GATING);
  1142. rtsx_pci_write_register(pcr, RTS5261_FW_CFG1,
  1143. RTS5261_MCU_BUS_SEL_MASK | RTS5261_MCU_CLOCK_SEL_MASK
  1144. | RTS5261_DRIVER_ENABLE_FW,
  1145. RTS5261_MCU_CLOCK_SEL_16M | RTS5261_DRIVER_ENABLE_FW);
  1146. host->eject = true;
  1147. return 0;
  1148. }
  1149. static const struct mmc_host_ops realtek_pci_sdmmc_ops = {
  1150. .pre_req = sdmmc_pre_req,
  1151. .post_req = sdmmc_post_req,
  1152. .request = sdmmc_request,
  1153. .set_ios = sdmmc_set_ios,
  1154. .get_ro = sdmmc_get_ro,
  1155. .get_cd = sdmmc_get_cd,
  1156. .start_signal_voltage_switch = sdmmc_switch_voltage,
  1157. .execute_tuning = sdmmc_execute_tuning,
  1158. .init_sd_express = sdmmc_init_sd_express,
  1159. };
  1160. static void init_extra_caps(struct realtek_pci_sdmmc *host)
  1161. {
  1162. struct mmc_host *mmc = host->mmc;
  1163. struct rtsx_pcr *pcr = host->pcr;
  1164. dev_dbg(sdmmc_dev(host), "pcr->extra_caps = 0x%x\n", pcr->extra_caps);
  1165. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR50)
  1166. mmc->caps |= MMC_CAP_UHS_SDR50;
  1167. if (pcr->extra_caps & EXTRA_CAPS_SD_SDR104)
  1168. mmc->caps |= MMC_CAP_UHS_SDR104;
  1169. if (pcr->extra_caps & EXTRA_CAPS_SD_DDR50)
  1170. mmc->caps |= MMC_CAP_UHS_DDR50;
  1171. if (pcr->extra_caps & EXTRA_CAPS_MMC_HSDDR)
  1172. mmc->caps |= MMC_CAP_1_8V_DDR;
  1173. if (pcr->extra_caps & EXTRA_CAPS_MMC_8BIT)
  1174. mmc->caps |= MMC_CAP_8_BIT_DATA;
  1175. if (pcr->extra_caps & EXTRA_CAPS_NO_MMC)
  1176. mmc->caps2 |= MMC_CAP2_NO_MMC;
  1177. if (pcr->extra_caps & EXTRA_CAPS_SD_EXPRESS)
  1178. mmc->caps2 |= MMC_CAP2_SD_EXP | MMC_CAP2_SD_EXP_1_2V;
  1179. }
  1180. static void realtek_init_host(struct realtek_pci_sdmmc *host)
  1181. {
  1182. struct mmc_host *mmc = host->mmc;
  1183. struct rtsx_pcr *pcr = host->pcr;
  1184. mmc->f_min = 250000;
  1185. mmc->f_max = 208000000;
  1186. mmc->ocr_avail = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
  1187. mmc->caps = MMC_CAP_4_BIT_DATA | MMC_CAP_SD_HIGHSPEED |
  1188. MMC_CAP_MMC_HIGHSPEED | MMC_CAP_BUS_WIDTH_TEST |
  1189. MMC_CAP_UHS_SDR12 | MMC_CAP_UHS_SDR25;
  1190. if (pcr->rtd3_en)
  1191. mmc->caps = mmc->caps | MMC_CAP_AGGRESSIVE_PM;
  1192. mmc->caps2 = MMC_CAP2_NO_PRESCAN_POWERUP | MMC_CAP2_FULL_PWR_CYCLE |
  1193. MMC_CAP2_NO_SDIO;
  1194. mmc->max_current_330 = 400;
  1195. mmc->max_current_180 = 800;
  1196. mmc->ops = &realtek_pci_sdmmc_ops;
  1197. init_extra_caps(host);
  1198. mmc->max_segs = 256;
  1199. mmc->max_seg_size = 65536;
  1200. mmc->max_blk_size = 512;
  1201. mmc->max_blk_count = 65535;
  1202. mmc->max_req_size = 524288;
  1203. }
  1204. static void rtsx_pci_sdmmc_card_event(struct platform_device *pdev)
  1205. {
  1206. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1207. host->cookie = -1;
  1208. mmc_detect_change(host->mmc, 0);
  1209. }
  1210. static int rtsx_pci_sdmmc_drv_probe(struct platform_device *pdev)
  1211. {
  1212. struct mmc_host *mmc;
  1213. struct realtek_pci_sdmmc *host;
  1214. struct rtsx_pcr *pcr;
  1215. struct pcr_handle *handle = pdev->dev.platform_data;
  1216. int ret;
  1217. if (!handle)
  1218. return -ENXIO;
  1219. pcr = handle->pcr;
  1220. if (!pcr)
  1221. return -ENXIO;
  1222. dev_dbg(&(pdev->dev), ": Realtek PCI-E SDMMC controller found\n");
  1223. mmc = mmc_alloc_host(sizeof(*host), &pdev->dev);
  1224. if (!mmc)
  1225. return -ENOMEM;
  1226. host = mmc_priv(mmc);
  1227. host->pcr = pcr;
  1228. mmc->ios.power_delay_ms = 5;
  1229. host->mmc = mmc;
  1230. host->pdev = pdev;
  1231. host->cookie = -1;
  1232. host->prev_power_state = MMC_POWER_OFF;
  1233. INIT_WORK(&host->work, sd_request);
  1234. platform_set_drvdata(pdev, host);
  1235. pcr->slots[RTSX_SD_CARD].p_dev = pdev;
  1236. pcr->slots[RTSX_SD_CARD].card_event = rtsx_pci_sdmmc_card_event;
  1237. mutex_init(&host->host_mutex);
  1238. realtek_init_host(host);
  1239. pm_runtime_no_callbacks(&pdev->dev);
  1240. pm_runtime_set_active(&pdev->dev);
  1241. pm_runtime_enable(&pdev->dev);
  1242. pm_runtime_set_autosuspend_delay(&pdev->dev, 200);
  1243. pm_runtime_mark_last_busy(&pdev->dev);
  1244. pm_runtime_use_autosuspend(&pdev->dev);
  1245. ret = mmc_add_host(mmc);
  1246. if (ret) {
  1247. pm_runtime_dont_use_autosuspend(&pdev->dev);
  1248. pm_runtime_disable(&pdev->dev);
  1249. mmc_free_host(mmc);
  1250. return ret;
  1251. }
  1252. return 0;
  1253. }
  1254. static int rtsx_pci_sdmmc_drv_remove(struct platform_device *pdev)
  1255. {
  1256. struct realtek_pci_sdmmc *host = platform_get_drvdata(pdev);
  1257. struct rtsx_pcr *pcr;
  1258. struct mmc_host *mmc;
  1259. if (!host)
  1260. return 0;
  1261. pcr = host->pcr;
  1262. pcr->slots[RTSX_SD_CARD].p_dev = NULL;
  1263. pcr->slots[RTSX_SD_CARD].card_event = NULL;
  1264. mmc = host->mmc;
  1265. cancel_work_sync(&host->work);
  1266. mutex_lock(&host->host_mutex);
  1267. if (host->mrq) {
  1268. dev_dbg(&(pdev->dev),
  1269. "%s: Controller removed during transfer\n",
  1270. mmc_hostname(mmc));
  1271. rtsx_pci_complete_unfinished_transfer(pcr);
  1272. host->mrq->cmd->error = -ENOMEDIUM;
  1273. if (host->mrq->stop)
  1274. host->mrq->stop->error = -ENOMEDIUM;
  1275. mmc_request_done(mmc, host->mrq);
  1276. }
  1277. mutex_unlock(&host->host_mutex);
  1278. mmc_remove_host(mmc);
  1279. host->eject = true;
  1280. flush_work(&host->work);
  1281. pm_runtime_dont_use_autosuspend(&pdev->dev);
  1282. pm_runtime_disable(&pdev->dev);
  1283. mmc_free_host(mmc);
  1284. dev_dbg(&(pdev->dev),
  1285. ": Realtek PCI-E SDMMC controller has been removed\n");
  1286. return 0;
  1287. }
  1288. static const struct platform_device_id rtsx_pci_sdmmc_ids[] = {
  1289. {
  1290. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1291. }, {
  1292. /* sentinel */
  1293. }
  1294. };
  1295. MODULE_DEVICE_TABLE(platform, rtsx_pci_sdmmc_ids);
  1296. static struct platform_driver rtsx_pci_sdmmc_driver = {
  1297. .probe = rtsx_pci_sdmmc_drv_probe,
  1298. .remove = rtsx_pci_sdmmc_drv_remove,
  1299. .id_table = rtsx_pci_sdmmc_ids,
  1300. .driver = {
  1301. .name = DRV_NAME_RTSX_PCI_SDMMC,
  1302. .probe_type = PROBE_PREFER_ASYNCHRONOUS,
  1303. },
  1304. };
  1305. module_platform_driver(rtsx_pci_sdmmc_driver);
  1306. MODULE_LICENSE("GPL");
  1307. MODULE_AUTHOR("Wei WANG <[email protected]>");
  1308. MODULE_DESCRIPTION("Realtek PCI-E SD/MMC Card Host Driver");