mtk-sd.c 86 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848849850851852853854855856857858859860861862863864865866867868869870871872873874875876877878879880881882883884885886887888889890891892893894895896897898899900901902903904905906907908909910911912913914915916917918919920921922923924925926927928929930931932933934935936937938939940941942943944945946947948949950951952953954955956957958959960961962963964965966967968969970971972973974975976977978979980981982983984985986987988989990991992993994995996997998999100010011002100310041005100610071008100910101011101210131014101510161017101810191020102110221023102410251026102710281029103010311032103310341035103610371038103910401041104210431044104510461047104810491050105110521053105410551056105710581059106010611062106310641065106610671068106910701071107210731074107510761077107810791080108110821083108410851086108710881089109010911092109310941095109610971098109911001101110211031104110511061107110811091110111111121113111411151116111711181119112011211122112311241125112611271128112911301131113211331134113511361137113811391140114111421143114411451146114711481149115011511152115311541155115611571158115911601161116211631164116511661167116811691170117111721173117411751176117711781179118011811182118311841185118611871188118911901191119211931194119511961197119811991200120112021203120412051206120712081209121012111212121312141215121612171218121912201221122212231224122512261227122812291230123112321233123412351236123712381239124012411242124312441245124612471248124912501251125212531254125512561257125812591260126112621263126412651266126712681269127012711272127312741275127612771278127912801281128212831284128512861287128812891290129112921293129412951296129712981299130013011302130313041305130613071308130913101311131213131314131513161317131813191320132113221323132413251326132713281329133013311332133313341335133613371338133913401341134213431344134513461347134813491350135113521353135413551356135713581359136013611362136313641365136613671368136913701371137213731374137513761377137813791380138113821383138413851386138713881389139013911392139313941395139613971398139914001401140214031404140514061407140814091410141114121413141414151416141714181419142014211422142314241425142614271428142914301431143214331434143514361437143814391440144114421443144414451446144714481449145014511452145314541455145614571458145914601461146214631464146514661467146814691470147114721473147414751476147714781479148014811482148314841485148614871488148914901491149214931494149514961497149814991500150115021503150415051506150715081509151015111512151315141515151615171518151915201521152215231524152515261527152815291530153115321533153415351536153715381539154015411542154315441545154615471548154915501551155215531554155515561557155815591560156115621563156415651566156715681569157015711572157315741575157615771578157915801581158215831584158515861587158815891590159115921593159415951596159715981599160016011602160316041605160616071608160916101611161216131614161516161617161816191620162116221623162416251626162716281629163016311632163316341635163616371638163916401641164216431644164516461647164816491650165116521653165416551656165716581659166016611662166316641665166616671668166916701671167216731674167516761677167816791680168116821683168416851686168716881689169016911692169316941695169616971698169917001701170217031704170517061707170817091710171117121713171417151716171717181719172017211722172317241725172617271728172917301731173217331734173517361737173817391740174117421743174417451746174717481749175017511752175317541755175617571758175917601761176217631764176517661767176817691770177117721773177417751776177717781779178017811782178317841785178617871788178917901791179217931794179517961797179817991800180118021803180418051806180718081809181018111812181318141815181618171818181918201821182218231824182518261827182818291830183118321833183418351836183718381839184018411842184318441845184618471848184918501851185218531854185518561857185818591860186118621863186418651866186718681869187018711872187318741875187618771878187918801881188218831884188518861887188818891890189118921893189418951896189718981899190019011902190319041905190619071908190919101911191219131914191519161917191819191920192119221923192419251926192719281929193019311932193319341935193619371938193919401941194219431944194519461947194819491950195119521953195419551956195719581959196019611962196319641965196619671968196919701971197219731974197519761977197819791980198119821983198419851986198719881989199019911992199319941995199619971998199920002001200220032004200520062007200820092010201120122013201420152016201720182019202020212022202320242025202620272028202920302031203220332034203520362037203820392040204120422043204420452046204720482049205020512052205320542055205620572058205920602061206220632064206520662067206820692070207120722073207420752076207720782079208020812082208320842085208620872088208920902091209220932094209520962097209820992100210121022103210421052106210721082109211021112112211321142115211621172118211921202121212221232124212521262127212821292130213121322133213421352136213721382139214021412142214321442145214621472148214921502151215221532154215521562157215821592160216121622163216421652166216721682169217021712172217321742175217621772178217921802181218221832184218521862187218821892190219121922193219421952196219721982199220022012202220322042205220622072208220922102211221222132214221522162217221822192220222122222223222422252226222722282229223022312232223322342235223622372238223922402241224222432244224522462247224822492250225122522253225422552256225722582259226022612262226322642265226622672268226922702271227222732274227522762277227822792280228122822283228422852286228722882289229022912292229322942295229622972298229923002301230223032304230523062307230823092310231123122313231423152316231723182319232023212322232323242325232623272328232923302331233223332334233523362337233823392340234123422343234423452346234723482349235023512352235323542355235623572358235923602361236223632364236523662367236823692370237123722373237423752376237723782379238023812382238323842385238623872388238923902391239223932394239523962397239823992400240124022403240424052406240724082409241024112412241324142415241624172418241924202421242224232424242524262427242824292430243124322433243424352436243724382439244024412442244324442445244624472448244924502451245224532454245524562457245824592460246124622463246424652466246724682469247024712472247324742475247624772478247924802481248224832484248524862487248824892490249124922493249424952496249724982499250025012502250325042505250625072508250925102511251225132514251525162517251825192520252125222523252425252526252725282529253025312532253325342535253625372538253925402541254225432544254525462547254825492550255125522553255425552556255725582559256025612562256325642565256625672568256925702571257225732574257525762577257825792580258125822583258425852586258725882589259025912592259325942595259625972598259926002601260226032604260526062607260826092610261126122613261426152616261726182619262026212622262326242625262626272628262926302631263226332634263526362637263826392640264126422643264426452646264726482649265026512652265326542655265626572658265926602661266226632664266526662667266826692670267126722673267426752676267726782679268026812682268326842685268626872688268926902691269226932694269526962697269826992700270127022703270427052706270727082709271027112712271327142715271627172718271927202721272227232724272527262727272827292730273127322733273427352736273727382739274027412742274327442745274627472748274927502751275227532754275527562757275827592760276127622763276427652766276727682769277027712772277327742775277627772778277927802781278227832784278527862787278827892790279127922793279427952796279727982799280028012802280328042805280628072808280928102811281228132814281528162817281828192820282128222823282428252826282728282829283028312832283328342835283628372838283928402841284228432844284528462847284828492850285128522853285428552856285728582859286028612862286328642865286628672868286928702871287228732874287528762877287828792880288128822883288428852886288728882889289028912892289328942895289628972898289929002901290229032904290529062907290829092910291129122913291429152916291729182919292029212922292329242925292629272928292929302931293229332934293529362937293829392940294129422943294429452946294729482949295029512952295329542955295629572958295929602961296229632964296529662967296829692970297129722973297429752976297729782979298029812982298329842985298629872988298929902991299229932994299529962997299829993000
  1. // SPDX-License-Identifier: GPL-2.0-only
  2. /*
  3. * Copyright (c) 2014-2015, 2022 MediaTek Inc.
  4. * Author: Chaotian.Jing <[email protected]>
  5. */
  6. #include <linux/module.h>
  7. #include <linux/bitops.h>
  8. #include <linux/clk.h>
  9. #include <linux/delay.h>
  10. #include <linux/dma-mapping.h>
  11. #include <linux/iopoll.h>
  12. #include <linux/ioport.h>
  13. #include <linux/irq.h>
  14. #include <linux/of_address.h>
  15. #include <linux/of_device.h>
  16. #include <linux/of_irq.h>
  17. #include <linux/of_gpio.h>
  18. #include <linux/pinctrl/consumer.h>
  19. #include <linux/platform_device.h>
  20. #include <linux/pm.h>
  21. #include <linux/pm_runtime.h>
  22. #include <linux/pm_wakeirq.h>
  23. #include <linux/regulator/consumer.h>
  24. #include <linux/slab.h>
  25. #include <linux/spinlock.h>
  26. #include <linux/interrupt.h>
  27. #include <linux/reset.h>
  28. #include <linux/mmc/card.h>
  29. #include <linux/mmc/core.h>
  30. #include <linux/mmc/host.h>
  31. #include <linux/mmc/mmc.h>
  32. #include <linux/mmc/sd.h>
  33. #include <linux/mmc/sdio.h>
  34. #include <linux/mmc/slot-gpio.h>
  35. #include "cqhci.h"
  36. #define MAX_BD_NUM 1024
  37. #define MSDC_NR_CLOCKS 3
  38. /*--------------------------------------------------------------------------*/
  39. /* Common Definition */
  40. /*--------------------------------------------------------------------------*/
  41. #define MSDC_BUS_1BITS 0x0
  42. #define MSDC_BUS_4BITS 0x1
  43. #define MSDC_BUS_8BITS 0x2
  44. #define MSDC_BURST_64B 0x6
  45. /*--------------------------------------------------------------------------*/
  46. /* Register Offset */
  47. /*--------------------------------------------------------------------------*/
  48. #define MSDC_CFG 0x0
  49. #define MSDC_IOCON 0x04
  50. #define MSDC_PS 0x08
  51. #define MSDC_INT 0x0c
  52. #define MSDC_INTEN 0x10
  53. #define MSDC_FIFOCS 0x14
  54. #define SDC_CFG 0x30
  55. #define SDC_CMD 0x34
  56. #define SDC_ARG 0x38
  57. #define SDC_STS 0x3c
  58. #define SDC_RESP0 0x40
  59. #define SDC_RESP1 0x44
  60. #define SDC_RESP2 0x48
  61. #define SDC_RESP3 0x4c
  62. #define SDC_BLK_NUM 0x50
  63. #define SDC_ADV_CFG0 0x64
  64. #define EMMC_IOCON 0x7c
  65. #define SDC_ACMD_RESP 0x80
  66. #define DMA_SA_H4BIT 0x8c
  67. #define MSDC_DMA_SA 0x90
  68. #define MSDC_DMA_CTRL 0x98
  69. #define MSDC_DMA_CFG 0x9c
  70. #define MSDC_PATCH_BIT 0xb0
  71. #define MSDC_PATCH_BIT1 0xb4
  72. #define MSDC_PATCH_BIT2 0xb8
  73. #define MSDC_PAD_TUNE 0xec
  74. #define MSDC_PAD_TUNE0 0xf0
  75. #define PAD_DS_TUNE 0x188
  76. #define PAD_CMD_TUNE 0x18c
  77. #define EMMC51_CFG0 0x204
  78. #define EMMC50_CFG0 0x208
  79. #define EMMC50_CFG1 0x20c
  80. #define EMMC50_CFG3 0x220
  81. #define SDC_FIFO_CFG 0x228
  82. #define CQHCI_SETTING 0x7fc
  83. /*--------------------------------------------------------------------------*/
  84. /* Top Pad Register Offset */
  85. /*--------------------------------------------------------------------------*/
  86. #define EMMC_TOP_CONTROL 0x00
  87. #define EMMC_TOP_CMD 0x04
  88. #define EMMC50_PAD_DS_TUNE 0x0c
  89. /*--------------------------------------------------------------------------*/
  90. /* Register Mask */
  91. /*--------------------------------------------------------------------------*/
  92. /* MSDC_CFG mask */
  93. #define MSDC_CFG_MODE BIT(0) /* RW */
  94. #define MSDC_CFG_CKPDN BIT(1) /* RW */
  95. #define MSDC_CFG_RST BIT(2) /* RW */
  96. #define MSDC_CFG_PIO BIT(3) /* RW */
  97. #define MSDC_CFG_CKDRVEN BIT(4) /* RW */
  98. #define MSDC_CFG_BV18SDT BIT(5) /* RW */
  99. #define MSDC_CFG_BV18PSS BIT(6) /* R */
  100. #define MSDC_CFG_CKSTB BIT(7) /* R */
  101. #define MSDC_CFG_CKDIV GENMASK(15, 8) /* RW */
  102. #define MSDC_CFG_CKMOD GENMASK(17, 16) /* RW */
  103. #define MSDC_CFG_HS400_CK_MODE BIT(18) /* RW */
  104. #define MSDC_CFG_HS400_CK_MODE_EXTRA BIT(22) /* RW */
  105. #define MSDC_CFG_CKDIV_EXTRA GENMASK(19, 8) /* RW */
  106. #define MSDC_CFG_CKMOD_EXTRA GENMASK(21, 20) /* RW */
  107. /* MSDC_IOCON mask */
  108. #define MSDC_IOCON_SDR104CKS BIT(0) /* RW */
  109. #define MSDC_IOCON_RSPL BIT(1) /* RW */
  110. #define MSDC_IOCON_DSPL BIT(2) /* RW */
  111. #define MSDC_IOCON_DDLSEL BIT(3) /* RW */
  112. #define MSDC_IOCON_DDR50CKD BIT(4) /* RW */
  113. #define MSDC_IOCON_DSPLSEL BIT(5) /* RW */
  114. #define MSDC_IOCON_W_DSPL BIT(8) /* RW */
  115. #define MSDC_IOCON_D0SPL BIT(16) /* RW */
  116. #define MSDC_IOCON_D1SPL BIT(17) /* RW */
  117. #define MSDC_IOCON_D2SPL BIT(18) /* RW */
  118. #define MSDC_IOCON_D3SPL BIT(19) /* RW */
  119. #define MSDC_IOCON_D4SPL BIT(20) /* RW */
  120. #define MSDC_IOCON_D5SPL BIT(21) /* RW */
  121. #define MSDC_IOCON_D6SPL BIT(22) /* RW */
  122. #define MSDC_IOCON_D7SPL BIT(23) /* RW */
  123. #define MSDC_IOCON_RISCSZ GENMASK(25, 24) /* RW */
  124. /* MSDC_PS mask */
  125. #define MSDC_PS_CDEN BIT(0) /* RW */
  126. #define MSDC_PS_CDSTS BIT(1) /* R */
  127. #define MSDC_PS_CDDEBOUNCE GENMASK(15, 12) /* RW */
  128. #define MSDC_PS_DAT GENMASK(23, 16) /* R */
  129. #define MSDC_PS_DATA1 BIT(17) /* R */
  130. #define MSDC_PS_CMD BIT(24) /* R */
  131. #define MSDC_PS_WP BIT(31) /* R */
  132. /* MSDC_INT mask */
  133. #define MSDC_INT_MMCIRQ BIT(0) /* W1C */
  134. #define MSDC_INT_CDSC BIT(1) /* W1C */
  135. #define MSDC_INT_ACMDRDY BIT(3) /* W1C */
  136. #define MSDC_INT_ACMDTMO BIT(4) /* W1C */
  137. #define MSDC_INT_ACMDCRCERR BIT(5) /* W1C */
  138. #define MSDC_INT_DMAQ_EMPTY BIT(6) /* W1C */
  139. #define MSDC_INT_SDIOIRQ BIT(7) /* W1C */
  140. #define MSDC_INT_CMDRDY BIT(8) /* W1C */
  141. #define MSDC_INT_CMDTMO BIT(9) /* W1C */
  142. #define MSDC_INT_RSPCRCERR BIT(10) /* W1C */
  143. #define MSDC_INT_CSTA BIT(11) /* R */
  144. #define MSDC_INT_XFER_COMPL BIT(12) /* W1C */
  145. #define MSDC_INT_DXFER_DONE BIT(13) /* W1C */
  146. #define MSDC_INT_DATTMO BIT(14) /* W1C */
  147. #define MSDC_INT_DATCRCERR BIT(15) /* W1C */
  148. #define MSDC_INT_ACMD19_DONE BIT(16) /* W1C */
  149. #define MSDC_INT_DMA_BDCSERR BIT(17) /* W1C */
  150. #define MSDC_INT_DMA_GPDCSERR BIT(18) /* W1C */
  151. #define MSDC_INT_DMA_PROTECT BIT(19) /* W1C */
  152. #define MSDC_INT_CMDQ BIT(28) /* W1C */
  153. /* MSDC_INTEN mask */
  154. #define MSDC_INTEN_MMCIRQ BIT(0) /* RW */
  155. #define MSDC_INTEN_CDSC BIT(1) /* RW */
  156. #define MSDC_INTEN_ACMDRDY BIT(3) /* RW */
  157. #define MSDC_INTEN_ACMDTMO BIT(4) /* RW */
  158. #define MSDC_INTEN_ACMDCRCERR BIT(5) /* RW */
  159. #define MSDC_INTEN_DMAQ_EMPTY BIT(6) /* RW */
  160. #define MSDC_INTEN_SDIOIRQ BIT(7) /* RW */
  161. #define MSDC_INTEN_CMDRDY BIT(8) /* RW */
  162. #define MSDC_INTEN_CMDTMO BIT(9) /* RW */
  163. #define MSDC_INTEN_RSPCRCERR BIT(10) /* RW */
  164. #define MSDC_INTEN_CSTA BIT(11) /* RW */
  165. #define MSDC_INTEN_XFER_COMPL BIT(12) /* RW */
  166. #define MSDC_INTEN_DXFER_DONE BIT(13) /* RW */
  167. #define MSDC_INTEN_DATTMO BIT(14) /* RW */
  168. #define MSDC_INTEN_DATCRCERR BIT(15) /* RW */
  169. #define MSDC_INTEN_ACMD19_DONE BIT(16) /* RW */
  170. #define MSDC_INTEN_DMA_BDCSERR BIT(17) /* RW */
  171. #define MSDC_INTEN_DMA_GPDCSERR BIT(18) /* RW */
  172. #define MSDC_INTEN_DMA_PROTECT BIT(19) /* RW */
  173. /* MSDC_FIFOCS mask */
  174. #define MSDC_FIFOCS_RXCNT GENMASK(7, 0) /* R */
  175. #define MSDC_FIFOCS_TXCNT GENMASK(23, 16) /* R */
  176. #define MSDC_FIFOCS_CLR BIT(31) /* RW */
  177. /* SDC_CFG mask */
  178. #define SDC_CFG_SDIOINTWKUP BIT(0) /* RW */
  179. #define SDC_CFG_INSWKUP BIT(1) /* RW */
  180. #define SDC_CFG_WRDTOC GENMASK(14, 2) /* RW */
  181. #define SDC_CFG_BUSWIDTH GENMASK(17, 16) /* RW */
  182. #define SDC_CFG_SDIO BIT(19) /* RW */
  183. #define SDC_CFG_SDIOIDE BIT(20) /* RW */
  184. #define SDC_CFG_INTATGAP BIT(21) /* RW */
  185. #define SDC_CFG_DTOC GENMASK(31, 24) /* RW */
  186. /* SDC_STS mask */
  187. #define SDC_STS_SDCBUSY BIT(0) /* RW */
  188. #define SDC_STS_CMDBUSY BIT(1) /* RW */
  189. #define SDC_STS_SWR_COMPL BIT(31) /* RW */
  190. #define SDC_DAT1_IRQ_TRIGGER BIT(19) /* RW */
  191. /* SDC_ADV_CFG0 mask */
  192. #define SDC_RX_ENHANCE_EN BIT(20) /* RW */
  193. /* DMA_SA_H4BIT mask */
  194. #define DMA_ADDR_HIGH_4BIT GENMASK(3, 0) /* RW */
  195. /* MSDC_DMA_CTRL mask */
  196. #define MSDC_DMA_CTRL_START BIT(0) /* W */
  197. #define MSDC_DMA_CTRL_STOP BIT(1) /* W */
  198. #define MSDC_DMA_CTRL_RESUME BIT(2) /* W */
  199. #define MSDC_DMA_CTRL_MODE BIT(8) /* RW */
  200. #define MSDC_DMA_CTRL_LASTBUF BIT(10) /* RW */
  201. #define MSDC_DMA_CTRL_BRUSTSZ GENMASK(14, 12) /* RW */
  202. /* MSDC_DMA_CFG mask */
  203. #define MSDC_DMA_CFG_STS BIT(0) /* R */
  204. #define MSDC_DMA_CFG_DECSEN BIT(1) /* RW */
  205. #define MSDC_DMA_CFG_AHBHPROT2 BIT(9) /* RW */
  206. #define MSDC_DMA_CFG_ACTIVEEN BIT(13) /* RW */
  207. #define MSDC_DMA_CFG_CS12B16B BIT(16) /* RW */
  208. /* MSDC_PATCH_BIT mask */
  209. #define MSDC_PATCH_BIT_ODDSUPP BIT(1) /* RW */
  210. #define MSDC_INT_DAT_LATCH_CK_SEL GENMASK(9, 7)
  211. #define MSDC_CKGEN_MSDC_DLY_SEL GENMASK(14, 10)
  212. #define MSDC_PATCH_BIT_IODSSEL BIT(16) /* RW */
  213. #define MSDC_PATCH_BIT_IOINTSEL BIT(17) /* RW */
  214. #define MSDC_PATCH_BIT_BUSYDLY GENMASK(21, 18) /* RW */
  215. #define MSDC_PATCH_BIT_WDOD GENMASK(25, 22) /* RW */
  216. #define MSDC_PATCH_BIT_IDRTSEL BIT(26) /* RW */
  217. #define MSDC_PATCH_BIT_CMDFSEL BIT(27) /* RW */
  218. #define MSDC_PATCH_BIT_INTDLSEL BIT(28) /* RW */
  219. #define MSDC_PATCH_BIT_SPCPUSH BIT(29) /* RW */
  220. #define MSDC_PATCH_BIT_DECRCTMO BIT(30) /* RW */
  221. #define MSDC_PATCH_BIT1_CMDTA GENMASK(5, 3) /* RW */
  222. #define MSDC_PB1_BUSY_CHECK_SEL BIT(7) /* RW */
  223. #define MSDC_PATCH_BIT1_STOP_DLY GENMASK(11, 8) /* RW */
  224. #define MSDC_PATCH_BIT2_CFGRESP BIT(15) /* RW */
  225. #define MSDC_PATCH_BIT2_CFGCRCSTS BIT(28) /* RW */
  226. #define MSDC_PB2_SUPPORT_64G BIT(1) /* RW */
  227. #define MSDC_PB2_RESPWAIT GENMASK(3, 2) /* RW */
  228. #define MSDC_PB2_RESPSTSENSEL GENMASK(18, 16) /* RW */
  229. #define MSDC_PB2_CRCSTSENSEL GENMASK(31, 29) /* RW */
  230. #define MSDC_PAD_TUNE_DATWRDLY GENMASK(4, 0) /* RW */
  231. #define MSDC_PAD_TUNE_DATRRDLY GENMASK(12, 8) /* RW */
  232. #define MSDC_PAD_TUNE_CMDRDLY GENMASK(20, 16) /* RW */
  233. #define MSDC_PAD_TUNE_CMDRRDLY GENMASK(26, 22) /* RW */
  234. #define MSDC_PAD_TUNE_CLKTDLY GENMASK(31, 27) /* RW */
  235. #define MSDC_PAD_TUNE_RXDLYSEL BIT(15) /* RW */
  236. #define MSDC_PAD_TUNE_RD_SEL BIT(13) /* RW */
  237. #define MSDC_PAD_TUNE_CMD_SEL BIT(21) /* RW */
  238. #define PAD_DS_TUNE_DLY_SEL BIT(0) /* RW */
  239. #define PAD_DS_TUNE_DLY1 GENMASK(6, 2) /* RW */
  240. #define PAD_DS_TUNE_DLY2 GENMASK(11, 7) /* RW */
  241. #define PAD_DS_TUNE_DLY3 GENMASK(16, 12) /* RW */
  242. #define PAD_CMD_TUNE_RX_DLY3 GENMASK(5, 1) /* RW */
  243. /* EMMC51_CFG0 mask */
  244. #define CMDQ_RDAT_CNT GENMASK(21, 12) /* RW */
  245. #define EMMC50_CFG_PADCMD_LATCHCK BIT(0) /* RW */
  246. #define EMMC50_CFG_CRCSTS_EDGE BIT(3) /* RW */
  247. #define EMMC50_CFG_CFCSTS_SEL BIT(4) /* RW */
  248. #define EMMC50_CFG_CMD_RESP_SEL BIT(9) /* RW */
  249. /* EMMC50_CFG1 mask */
  250. #define EMMC50_CFG1_DS_CFG BIT(28) /* RW */
  251. #define EMMC50_CFG3_OUTS_WR GENMASK(4, 0) /* RW */
  252. #define SDC_FIFO_CFG_WRVALIDSEL BIT(24) /* RW */
  253. #define SDC_FIFO_CFG_RDVALIDSEL BIT(25) /* RW */
  254. /* CQHCI_SETTING */
  255. #define CQHCI_RD_CMD_WND_SEL BIT(14) /* RW */
  256. #define CQHCI_WR_CMD_WND_SEL BIT(15) /* RW */
  257. /* EMMC_TOP_CONTROL mask */
  258. #define PAD_RXDLY_SEL BIT(0) /* RW */
  259. #define DELAY_EN BIT(1) /* RW */
  260. #define PAD_DAT_RD_RXDLY2 GENMASK(6, 2) /* RW */
  261. #define PAD_DAT_RD_RXDLY GENMASK(11, 7) /* RW */
  262. #define PAD_DAT_RD_RXDLY2_SEL BIT(12) /* RW */
  263. #define PAD_DAT_RD_RXDLY_SEL BIT(13) /* RW */
  264. #define DATA_K_VALUE_SEL BIT(14) /* RW */
  265. #define SDC_RX_ENH_EN BIT(15) /* TW */
  266. /* EMMC_TOP_CMD mask */
  267. #define PAD_CMD_RXDLY2 GENMASK(4, 0) /* RW */
  268. #define PAD_CMD_RXDLY GENMASK(9, 5) /* RW */
  269. #define PAD_CMD_RD_RXDLY2_SEL BIT(10) /* RW */
  270. #define PAD_CMD_RD_RXDLY_SEL BIT(11) /* RW */
  271. #define PAD_CMD_TX_DLY GENMASK(16, 12) /* RW */
  272. /* EMMC50_PAD_DS_TUNE mask */
  273. #define PAD_DS_DLY_SEL BIT(16) /* RW */
  274. #define PAD_DS_DLY1 GENMASK(14, 10) /* RW */
  275. #define PAD_DS_DLY3 GENMASK(4, 0) /* RW */
  276. #define REQ_CMD_EIO BIT(0)
  277. #define REQ_CMD_TMO BIT(1)
  278. #define REQ_DAT_ERR BIT(2)
  279. #define REQ_STOP_EIO BIT(3)
  280. #define REQ_STOP_TMO BIT(4)
  281. #define REQ_CMD_BUSY BIT(5)
  282. #define MSDC_PREPARE_FLAG BIT(0)
  283. #define MSDC_ASYNC_FLAG BIT(1)
  284. #define MSDC_MMAP_FLAG BIT(2)
  285. #define MTK_MMC_AUTOSUSPEND_DELAY 50
  286. #define CMD_TIMEOUT (HZ/10 * 5) /* 100ms x5 */
  287. #define DAT_TIMEOUT (HZ * 5) /* 1000ms x5 */
  288. #define DEFAULT_DEBOUNCE (8) /* 8 cycles CD debounce */
  289. #define PAD_DELAY_MAX 32 /* PAD delay cells */
  290. /*--------------------------------------------------------------------------*/
  291. /* Descriptor Structure */
  292. /*--------------------------------------------------------------------------*/
  293. struct mt_gpdma_desc {
  294. u32 gpd_info;
  295. #define GPDMA_DESC_HWO BIT(0)
  296. #define GPDMA_DESC_BDP BIT(1)
  297. #define GPDMA_DESC_CHECKSUM GENMASK(15, 8)
  298. #define GPDMA_DESC_INT BIT(16)
  299. #define GPDMA_DESC_NEXT_H4 GENMASK(27, 24)
  300. #define GPDMA_DESC_PTR_H4 GENMASK(31, 28)
  301. u32 next;
  302. u32 ptr;
  303. u32 gpd_data_len;
  304. #define GPDMA_DESC_BUFLEN GENMASK(15, 0)
  305. #define GPDMA_DESC_EXTLEN GENMASK(23, 16)
  306. u32 arg;
  307. u32 blknum;
  308. u32 cmd;
  309. };
  310. struct mt_bdma_desc {
  311. u32 bd_info;
  312. #define BDMA_DESC_EOL BIT(0)
  313. #define BDMA_DESC_CHECKSUM GENMASK(15, 8)
  314. #define BDMA_DESC_BLKPAD BIT(17)
  315. #define BDMA_DESC_DWPAD BIT(18)
  316. #define BDMA_DESC_NEXT_H4 GENMASK(27, 24)
  317. #define BDMA_DESC_PTR_H4 GENMASK(31, 28)
  318. u32 next;
  319. u32 ptr;
  320. u32 bd_data_len;
  321. #define BDMA_DESC_BUFLEN GENMASK(15, 0)
  322. #define BDMA_DESC_BUFLEN_EXT GENMASK(23, 0)
  323. };
  324. struct msdc_dma {
  325. struct scatterlist *sg; /* I/O scatter list */
  326. struct mt_gpdma_desc *gpd; /* pointer to gpd array */
  327. struct mt_bdma_desc *bd; /* pointer to bd array */
  328. dma_addr_t gpd_addr; /* the physical address of gpd array */
  329. dma_addr_t bd_addr; /* the physical address of bd array */
  330. };
  331. struct msdc_save_para {
  332. u32 msdc_cfg;
  333. u32 iocon;
  334. u32 sdc_cfg;
  335. u32 pad_tune;
  336. u32 patch_bit0;
  337. u32 patch_bit1;
  338. u32 patch_bit2;
  339. u32 pad_ds_tune;
  340. u32 pad_cmd_tune;
  341. u32 emmc50_cfg0;
  342. u32 emmc50_cfg3;
  343. u32 sdc_fifo_cfg;
  344. u32 emmc_top_control;
  345. u32 emmc_top_cmd;
  346. u32 emmc50_pad_ds_tune;
  347. };
  348. struct mtk_mmc_compatible {
  349. u8 clk_div_bits;
  350. bool recheck_sdio_irq;
  351. bool hs400_tune; /* only used for MT8173 */
  352. u32 pad_tune_reg;
  353. bool async_fifo;
  354. bool data_tune;
  355. bool busy_check;
  356. bool stop_clk_fix;
  357. bool enhance_rx;
  358. bool support_64g;
  359. bool use_internal_cd;
  360. };
  361. struct msdc_tune_para {
  362. u32 iocon;
  363. u32 pad_tune;
  364. u32 pad_cmd_tune;
  365. u32 emmc_top_control;
  366. u32 emmc_top_cmd;
  367. };
  368. struct msdc_delay_phase {
  369. u8 maxlen;
  370. u8 start;
  371. u8 final_phase;
  372. };
  373. struct msdc_host {
  374. struct device *dev;
  375. const struct mtk_mmc_compatible *dev_comp;
  376. int cmd_rsp;
  377. spinlock_t lock;
  378. struct mmc_request *mrq;
  379. struct mmc_command *cmd;
  380. struct mmc_data *data;
  381. int error;
  382. void __iomem *base; /* host base address */
  383. void __iomem *top_base; /* host top register base address */
  384. struct msdc_dma dma; /* dma channel */
  385. u64 dma_mask;
  386. u32 timeout_ns; /* data timeout ns */
  387. u32 timeout_clks; /* data timeout clks */
  388. struct pinctrl *pinctrl;
  389. struct pinctrl_state *pins_default;
  390. struct pinctrl_state *pins_uhs;
  391. struct pinctrl_state *pins_eint;
  392. struct delayed_work req_timeout;
  393. int irq; /* host interrupt */
  394. int eint_irq; /* interrupt from sdio device for waking up system */
  395. struct reset_control *reset;
  396. struct clk *src_clk; /* msdc source clock */
  397. struct clk *h_clk; /* msdc h_clk */
  398. struct clk *bus_clk; /* bus clock which used to access register */
  399. struct clk *src_clk_cg; /* msdc source clock control gate */
  400. struct clk *sys_clk_cg; /* msdc subsys clock control gate */
  401. struct clk_bulk_data bulk_clks[MSDC_NR_CLOCKS];
  402. u32 mclk; /* mmc subsystem clock frequency */
  403. u32 src_clk_freq; /* source clock frequency */
  404. unsigned char timing;
  405. bool vqmmc_enabled;
  406. u32 latch_ck;
  407. u32 hs400_ds_delay;
  408. u32 hs400_ds_dly3;
  409. u32 hs200_cmd_int_delay; /* cmd internal delay for HS200/SDR104 */
  410. u32 hs400_cmd_int_delay; /* cmd internal delay for HS400 */
  411. bool hs400_cmd_resp_sel_rising;
  412. /* cmd response sample selection for HS400 */
  413. bool hs400_mode; /* current eMMC will run at hs400 mode */
  414. bool hs400_tuning; /* hs400 mode online tuning */
  415. bool internal_cd; /* Use internal card-detect logic */
  416. bool cqhci; /* support eMMC hw cmdq */
  417. struct msdc_save_para save_para; /* used when gate HCLK */
  418. struct msdc_tune_para def_tune_para; /* default tune setting */
  419. struct msdc_tune_para saved_tune_para; /* tune result of CMD21/CMD19 */
  420. struct cqhci_host *cq_host;
  421. };
  422. static const struct mtk_mmc_compatible mt2701_compat = {
  423. .clk_div_bits = 12,
  424. .recheck_sdio_irq = true,
  425. .hs400_tune = false,
  426. .pad_tune_reg = MSDC_PAD_TUNE0,
  427. .async_fifo = true,
  428. .data_tune = true,
  429. .busy_check = false,
  430. .stop_clk_fix = false,
  431. .enhance_rx = false,
  432. .support_64g = false,
  433. };
  434. static const struct mtk_mmc_compatible mt2712_compat = {
  435. .clk_div_bits = 12,
  436. .recheck_sdio_irq = false,
  437. .hs400_tune = false,
  438. .pad_tune_reg = MSDC_PAD_TUNE0,
  439. .async_fifo = true,
  440. .data_tune = true,
  441. .busy_check = true,
  442. .stop_clk_fix = true,
  443. .enhance_rx = true,
  444. .support_64g = true,
  445. };
  446. static const struct mtk_mmc_compatible mt6779_compat = {
  447. .clk_div_bits = 12,
  448. .recheck_sdio_irq = false,
  449. .hs400_tune = false,
  450. .pad_tune_reg = MSDC_PAD_TUNE0,
  451. .async_fifo = true,
  452. .data_tune = true,
  453. .busy_check = true,
  454. .stop_clk_fix = true,
  455. .enhance_rx = true,
  456. .support_64g = true,
  457. };
  458. static const struct mtk_mmc_compatible mt6795_compat = {
  459. .clk_div_bits = 8,
  460. .recheck_sdio_irq = false,
  461. .hs400_tune = true,
  462. .pad_tune_reg = MSDC_PAD_TUNE,
  463. .async_fifo = false,
  464. .data_tune = false,
  465. .busy_check = false,
  466. .stop_clk_fix = false,
  467. .enhance_rx = false,
  468. .support_64g = false,
  469. };
  470. static const struct mtk_mmc_compatible mt7620_compat = {
  471. .clk_div_bits = 8,
  472. .recheck_sdio_irq = true,
  473. .hs400_tune = false,
  474. .pad_tune_reg = MSDC_PAD_TUNE,
  475. .async_fifo = false,
  476. .data_tune = false,
  477. .busy_check = false,
  478. .stop_clk_fix = false,
  479. .enhance_rx = false,
  480. .use_internal_cd = true,
  481. };
  482. static const struct mtk_mmc_compatible mt7622_compat = {
  483. .clk_div_bits = 12,
  484. .recheck_sdio_irq = true,
  485. .hs400_tune = false,
  486. .pad_tune_reg = MSDC_PAD_TUNE0,
  487. .async_fifo = true,
  488. .data_tune = true,
  489. .busy_check = true,
  490. .stop_clk_fix = true,
  491. .enhance_rx = true,
  492. .support_64g = false,
  493. };
  494. static const struct mtk_mmc_compatible mt8135_compat = {
  495. .clk_div_bits = 8,
  496. .recheck_sdio_irq = true,
  497. .hs400_tune = false,
  498. .pad_tune_reg = MSDC_PAD_TUNE,
  499. .async_fifo = false,
  500. .data_tune = false,
  501. .busy_check = false,
  502. .stop_clk_fix = false,
  503. .enhance_rx = false,
  504. .support_64g = false,
  505. };
  506. static const struct mtk_mmc_compatible mt8173_compat = {
  507. .clk_div_bits = 8,
  508. .recheck_sdio_irq = true,
  509. .hs400_tune = true,
  510. .pad_tune_reg = MSDC_PAD_TUNE,
  511. .async_fifo = false,
  512. .data_tune = false,
  513. .busy_check = false,
  514. .stop_clk_fix = false,
  515. .enhance_rx = false,
  516. .support_64g = false,
  517. };
  518. static const struct mtk_mmc_compatible mt8183_compat = {
  519. .clk_div_bits = 12,
  520. .recheck_sdio_irq = false,
  521. .hs400_tune = false,
  522. .pad_tune_reg = MSDC_PAD_TUNE0,
  523. .async_fifo = true,
  524. .data_tune = true,
  525. .busy_check = true,
  526. .stop_clk_fix = true,
  527. .enhance_rx = true,
  528. .support_64g = true,
  529. };
  530. static const struct mtk_mmc_compatible mt8516_compat = {
  531. .clk_div_bits = 12,
  532. .recheck_sdio_irq = true,
  533. .hs400_tune = false,
  534. .pad_tune_reg = MSDC_PAD_TUNE0,
  535. .async_fifo = true,
  536. .data_tune = true,
  537. .busy_check = true,
  538. .stop_clk_fix = true,
  539. };
  540. static const struct of_device_id msdc_of_ids[] = {
  541. { .compatible = "mediatek,mt2701-mmc", .data = &mt2701_compat},
  542. { .compatible = "mediatek,mt2712-mmc", .data = &mt2712_compat},
  543. { .compatible = "mediatek,mt6779-mmc", .data = &mt6779_compat},
  544. { .compatible = "mediatek,mt6795-mmc", .data = &mt6795_compat},
  545. { .compatible = "mediatek,mt7620-mmc", .data = &mt7620_compat},
  546. { .compatible = "mediatek,mt7622-mmc", .data = &mt7622_compat},
  547. { .compatible = "mediatek,mt8135-mmc", .data = &mt8135_compat},
  548. { .compatible = "mediatek,mt8173-mmc", .data = &mt8173_compat},
  549. { .compatible = "mediatek,mt8183-mmc", .data = &mt8183_compat},
  550. { .compatible = "mediatek,mt8516-mmc", .data = &mt8516_compat},
  551. {}
  552. };
  553. MODULE_DEVICE_TABLE(of, msdc_of_ids);
  554. static void sdr_set_bits(void __iomem *reg, u32 bs)
  555. {
  556. u32 val = readl(reg);
  557. val |= bs;
  558. writel(val, reg);
  559. }
  560. static void sdr_clr_bits(void __iomem *reg, u32 bs)
  561. {
  562. u32 val = readl(reg);
  563. val &= ~bs;
  564. writel(val, reg);
  565. }
  566. static void sdr_set_field(void __iomem *reg, u32 field, u32 val)
  567. {
  568. unsigned int tv = readl(reg);
  569. tv &= ~field;
  570. tv |= ((val) << (ffs((unsigned int)field) - 1));
  571. writel(tv, reg);
  572. }
  573. static void sdr_get_field(void __iomem *reg, u32 field, u32 *val)
  574. {
  575. unsigned int tv = readl(reg);
  576. *val = ((tv & field) >> (ffs((unsigned int)field) - 1));
  577. }
  578. static void msdc_reset_hw(struct msdc_host *host)
  579. {
  580. u32 val;
  581. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_RST);
  582. readl_poll_timeout_atomic(host->base + MSDC_CFG, val, !(val & MSDC_CFG_RST), 0, 0);
  583. sdr_set_bits(host->base + MSDC_FIFOCS, MSDC_FIFOCS_CLR);
  584. readl_poll_timeout_atomic(host->base + MSDC_FIFOCS, val,
  585. !(val & MSDC_FIFOCS_CLR), 0, 0);
  586. val = readl(host->base + MSDC_INT);
  587. writel(val, host->base + MSDC_INT);
  588. }
  589. static void msdc_cmd_next(struct msdc_host *host,
  590. struct mmc_request *mrq, struct mmc_command *cmd);
  591. static void __msdc_enable_sdio_irq(struct msdc_host *host, int enb);
  592. static const u32 cmd_ints_mask = MSDC_INTEN_CMDRDY | MSDC_INTEN_RSPCRCERR |
  593. MSDC_INTEN_CMDTMO | MSDC_INTEN_ACMDRDY |
  594. MSDC_INTEN_ACMDCRCERR | MSDC_INTEN_ACMDTMO;
  595. static const u32 data_ints_mask = MSDC_INTEN_XFER_COMPL | MSDC_INTEN_DATTMO |
  596. MSDC_INTEN_DATCRCERR | MSDC_INTEN_DMA_BDCSERR |
  597. MSDC_INTEN_DMA_GPDCSERR | MSDC_INTEN_DMA_PROTECT;
  598. static u8 msdc_dma_calcs(u8 *buf, u32 len)
  599. {
  600. u32 i, sum = 0;
  601. for (i = 0; i < len; i++)
  602. sum += buf[i];
  603. return 0xff - (u8) sum;
  604. }
  605. static inline void msdc_dma_setup(struct msdc_host *host, struct msdc_dma *dma,
  606. struct mmc_data *data)
  607. {
  608. unsigned int j, dma_len;
  609. dma_addr_t dma_address;
  610. u32 dma_ctrl;
  611. struct scatterlist *sg;
  612. struct mt_gpdma_desc *gpd;
  613. struct mt_bdma_desc *bd;
  614. sg = data->sg;
  615. gpd = dma->gpd;
  616. bd = dma->bd;
  617. /* modify gpd */
  618. gpd->gpd_info |= GPDMA_DESC_HWO;
  619. gpd->gpd_info |= GPDMA_DESC_BDP;
  620. /* need to clear first. use these bits to calc checksum */
  621. gpd->gpd_info &= ~GPDMA_DESC_CHECKSUM;
  622. gpd->gpd_info |= msdc_dma_calcs((u8 *) gpd, 16) << 8;
  623. /* modify bd */
  624. for_each_sg(data->sg, sg, data->sg_count, j) {
  625. dma_address = sg_dma_address(sg);
  626. dma_len = sg_dma_len(sg);
  627. /* init bd */
  628. bd[j].bd_info &= ~BDMA_DESC_BLKPAD;
  629. bd[j].bd_info &= ~BDMA_DESC_DWPAD;
  630. bd[j].ptr = lower_32_bits(dma_address);
  631. if (host->dev_comp->support_64g) {
  632. bd[j].bd_info &= ~BDMA_DESC_PTR_H4;
  633. bd[j].bd_info |= (upper_32_bits(dma_address) & 0xf)
  634. << 28;
  635. }
  636. if (host->dev_comp->support_64g) {
  637. bd[j].bd_data_len &= ~BDMA_DESC_BUFLEN_EXT;
  638. bd[j].bd_data_len |= (dma_len & BDMA_DESC_BUFLEN_EXT);
  639. } else {
  640. bd[j].bd_data_len &= ~BDMA_DESC_BUFLEN;
  641. bd[j].bd_data_len |= (dma_len & BDMA_DESC_BUFLEN);
  642. }
  643. if (j == data->sg_count - 1) /* the last bd */
  644. bd[j].bd_info |= BDMA_DESC_EOL;
  645. else
  646. bd[j].bd_info &= ~BDMA_DESC_EOL;
  647. /* checksume need to clear first */
  648. bd[j].bd_info &= ~BDMA_DESC_CHECKSUM;
  649. bd[j].bd_info |= msdc_dma_calcs((u8 *)(&bd[j]), 16) << 8;
  650. }
  651. sdr_set_field(host->base + MSDC_DMA_CFG, MSDC_DMA_CFG_DECSEN, 1);
  652. dma_ctrl = readl_relaxed(host->base + MSDC_DMA_CTRL);
  653. dma_ctrl &= ~(MSDC_DMA_CTRL_BRUSTSZ | MSDC_DMA_CTRL_MODE);
  654. dma_ctrl |= (MSDC_BURST_64B << 12 | BIT(8));
  655. writel_relaxed(dma_ctrl, host->base + MSDC_DMA_CTRL);
  656. if (host->dev_comp->support_64g)
  657. sdr_set_field(host->base + DMA_SA_H4BIT, DMA_ADDR_HIGH_4BIT,
  658. upper_32_bits(dma->gpd_addr) & 0xf);
  659. writel(lower_32_bits(dma->gpd_addr), host->base + MSDC_DMA_SA);
  660. }
  661. static void msdc_prepare_data(struct msdc_host *host, struct mmc_data *data)
  662. {
  663. if (!(data->host_cookie & MSDC_PREPARE_FLAG)) {
  664. data->host_cookie |= MSDC_PREPARE_FLAG;
  665. data->sg_count = dma_map_sg(host->dev, data->sg, data->sg_len,
  666. mmc_get_dma_dir(data));
  667. }
  668. }
  669. static void msdc_unprepare_data(struct msdc_host *host, struct mmc_data *data)
  670. {
  671. if (data->host_cookie & MSDC_ASYNC_FLAG)
  672. return;
  673. if (data->host_cookie & MSDC_PREPARE_FLAG) {
  674. dma_unmap_sg(host->dev, data->sg, data->sg_len,
  675. mmc_get_dma_dir(data));
  676. data->host_cookie &= ~MSDC_PREPARE_FLAG;
  677. }
  678. }
  679. static u64 msdc_timeout_cal(struct msdc_host *host, u64 ns, u64 clks)
  680. {
  681. struct mmc_host *mmc = mmc_from_priv(host);
  682. u64 timeout, clk_ns;
  683. u32 mode = 0;
  684. if (mmc->actual_clock == 0) {
  685. timeout = 0;
  686. } else {
  687. clk_ns = 1000000000ULL;
  688. do_div(clk_ns, mmc->actual_clock);
  689. timeout = ns + clk_ns - 1;
  690. do_div(timeout, clk_ns);
  691. timeout += clks;
  692. /* in 1048576 sclk cycle unit */
  693. timeout = DIV_ROUND_UP(timeout, BIT(20));
  694. if (host->dev_comp->clk_div_bits == 8)
  695. sdr_get_field(host->base + MSDC_CFG,
  696. MSDC_CFG_CKMOD, &mode);
  697. else
  698. sdr_get_field(host->base + MSDC_CFG,
  699. MSDC_CFG_CKMOD_EXTRA, &mode);
  700. /*DDR mode will double the clk cycles for data timeout */
  701. timeout = mode >= 2 ? timeout * 2 : timeout;
  702. timeout = timeout > 1 ? timeout - 1 : 0;
  703. }
  704. return timeout;
  705. }
  706. /* clock control primitives */
  707. static void msdc_set_timeout(struct msdc_host *host, u64 ns, u64 clks)
  708. {
  709. u64 timeout;
  710. host->timeout_ns = ns;
  711. host->timeout_clks = clks;
  712. timeout = msdc_timeout_cal(host, ns, clks);
  713. sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC,
  714. (u32)(timeout > 255 ? 255 : timeout));
  715. }
  716. static void msdc_set_busy_timeout(struct msdc_host *host, u64 ns, u64 clks)
  717. {
  718. u64 timeout;
  719. timeout = msdc_timeout_cal(host, ns, clks);
  720. sdr_set_field(host->base + SDC_CFG, SDC_CFG_WRDTOC,
  721. (u32)(timeout > 8191 ? 8191 : timeout));
  722. }
  723. static void msdc_gate_clock(struct msdc_host *host)
  724. {
  725. clk_bulk_disable_unprepare(MSDC_NR_CLOCKS, host->bulk_clks);
  726. clk_disable_unprepare(host->src_clk_cg);
  727. clk_disable_unprepare(host->src_clk);
  728. clk_disable_unprepare(host->bus_clk);
  729. clk_disable_unprepare(host->h_clk);
  730. }
  731. static int msdc_ungate_clock(struct msdc_host *host)
  732. {
  733. u32 val;
  734. int ret;
  735. clk_prepare_enable(host->h_clk);
  736. clk_prepare_enable(host->bus_clk);
  737. clk_prepare_enable(host->src_clk);
  738. clk_prepare_enable(host->src_clk_cg);
  739. ret = clk_bulk_prepare_enable(MSDC_NR_CLOCKS, host->bulk_clks);
  740. if (ret) {
  741. dev_err(host->dev, "Cannot enable pclk/axi/ahb clock gates\n");
  742. return ret;
  743. }
  744. return readl_poll_timeout(host->base + MSDC_CFG, val,
  745. (val & MSDC_CFG_CKSTB), 1, 20000);
  746. }
  747. static void msdc_set_mclk(struct msdc_host *host, unsigned char timing, u32 hz)
  748. {
  749. struct mmc_host *mmc = mmc_from_priv(host);
  750. u32 mode;
  751. u32 flags;
  752. u32 div;
  753. u32 sclk;
  754. u32 tune_reg = host->dev_comp->pad_tune_reg;
  755. u32 val;
  756. if (!hz) {
  757. dev_dbg(host->dev, "set mclk to 0\n");
  758. host->mclk = 0;
  759. mmc->actual_clock = 0;
  760. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  761. return;
  762. }
  763. flags = readl(host->base + MSDC_INTEN);
  764. sdr_clr_bits(host->base + MSDC_INTEN, flags);
  765. if (host->dev_comp->clk_div_bits == 8)
  766. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_HS400_CK_MODE);
  767. else
  768. sdr_clr_bits(host->base + MSDC_CFG,
  769. MSDC_CFG_HS400_CK_MODE_EXTRA);
  770. if (timing == MMC_TIMING_UHS_DDR50 ||
  771. timing == MMC_TIMING_MMC_DDR52 ||
  772. timing == MMC_TIMING_MMC_HS400) {
  773. if (timing == MMC_TIMING_MMC_HS400)
  774. mode = 0x3;
  775. else
  776. mode = 0x2; /* ddr mode and use divisor */
  777. if (hz >= (host->src_clk_freq >> 2)) {
  778. div = 0; /* mean div = 1/4 */
  779. sclk = host->src_clk_freq >> 2; /* sclk = clk / 4 */
  780. } else {
  781. div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
  782. sclk = (host->src_clk_freq >> 2) / div;
  783. div = (div >> 1);
  784. }
  785. if (timing == MMC_TIMING_MMC_HS400 &&
  786. hz >= (host->src_clk_freq >> 1)) {
  787. if (host->dev_comp->clk_div_bits == 8)
  788. sdr_set_bits(host->base + MSDC_CFG,
  789. MSDC_CFG_HS400_CK_MODE);
  790. else
  791. sdr_set_bits(host->base + MSDC_CFG,
  792. MSDC_CFG_HS400_CK_MODE_EXTRA);
  793. sclk = host->src_clk_freq >> 1;
  794. div = 0; /* div is ignore when bit18 is set */
  795. }
  796. } else if (hz >= host->src_clk_freq) {
  797. mode = 0x1; /* no divisor */
  798. div = 0;
  799. sclk = host->src_clk_freq;
  800. } else {
  801. mode = 0x0; /* use divisor */
  802. if (hz >= (host->src_clk_freq >> 1)) {
  803. div = 0; /* mean div = 1/2 */
  804. sclk = host->src_clk_freq >> 1; /* sclk = clk / 2 */
  805. } else {
  806. div = (host->src_clk_freq + ((hz << 2) - 1)) / (hz << 2);
  807. sclk = (host->src_clk_freq >> 2) / div;
  808. }
  809. }
  810. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  811. clk_disable_unprepare(host->src_clk_cg);
  812. if (host->dev_comp->clk_div_bits == 8)
  813. sdr_set_field(host->base + MSDC_CFG,
  814. MSDC_CFG_CKMOD | MSDC_CFG_CKDIV,
  815. (mode << 8) | div);
  816. else
  817. sdr_set_field(host->base + MSDC_CFG,
  818. MSDC_CFG_CKMOD_EXTRA | MSDC_CFG_CKDIV_EXTRA,
  819. (mode << 12) | div);
  820. clk_prepare_enable(host->src_clk_cg);
  821. readl_poll_timeout(host->base + MSDC_CFG, val, (val & MSDC_CFG_CKSTB), 0, 0);
  822. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_CKPDN);
  823. mmc->actual_clock = sclk;
  824. host->mclk = hz;
  825. host->timing = timing;
  826. /* need because clk changed. */
  827. msdc_set_timeout(host, host->timeout_ns, host->timeout_clks);
  828. sdr_set_bits(host->base + MSDC_INTEN, flags);
  829. /*
  830. * mmc_select_hs400() will drop to 50Mhz and High speed mode,
  831. * tune result of hs200/200Mhz is not suitable for 50Mhz
  832. */
  833. if (mmc->actual_clock <= 52000000) {
  834. writel(host->def_tune_para.iocon, host->base + MSDC_IOCON);
  835. if (host->top_base) {
  836. writel(host->def_tune_para.emmc_top_control,
  837. host->top_base + EMMC_TOP_CONTROL);
  838. writel(host->def_tune_para.emmc_top_cmd,
  839. host->top_base + EMMC_TOP_CMD);
  840. } else {
  841. writel(host->def_tune_para.pad_tune,
  842. host->base + tune_reg);
  843. }
  844. } else {
  845. writel(host->saved_tune_para.iocon, host->base + MSDC_IOCON);
  846. writel(host->saved_tune_para.pad_cmd_tune,
  847. host->base + PAD_CMD_TUNE);
  848. if (host->top_base) {
  849. writel(host->saved_tune_para.emmc_top_control,
  850. host->top_base + EMMC_TOP_CONTROL);
  851. writel(host->saved_tune_para.emmc_top_cmd,
  852. host->top_base + EMMC_TOP_CMD);
  853. } else {
  854. writel(host->saved_tune_para.pad_tune,
  855. host->base + tune_reg);
  856. }
  857. }
  858. if (timing == MMC_TIMING_MMC_HS400 &&
  859. host->dev_comp->hs400_tune)
  860. sdr_set_field(host->base + tune_reg,
  861. MSDC_PAD_TUNE_CMDRRDLY,
  862. host->hs400_cmd_int_delay);
  863. dev_dbg(host->dev, "sclk: %d, timing: %d\n", mmc->actual_clock,
  864. timing);
  865. }
  866. static inline u32 msdc_cmd_find_resp(struct msdc_host *host,
  867. struct mmc_command *cmd)
  868. {
  869. u32 resp;
  870. switch (mmc_resp_type(cmd)) {
  871. /* Actually, R1, R5, R6, R7 are the same */
  872. case MMC_RSP_R1:
  873. resp = 0x1;
  874. break;
  875. case MMC_RSP_R1B:
  876. resp = 0x7;
  877. break;
  878. case MMC_RSP_R2:
  879. resp = 0x2;
  880. break;
  881. case MMC_RSP_R3:
  882. resp = 0x3;
  883. break;
  884. case MMC_RSP_NONE:
  885. default:
  886. resp = 0x0;
  887. break;
  888. }
  889. return resp;
  890. }
  891. static inline u32 msdc_cmd_prepare_raw_cmd(struct msdc_host *host,
  892. struct mmc_request *mrq, struct mmc_command *cmd)
  893. {
  894. struct mmc_host *mmc = mmc_from_priv(host);
  895. /* rawcmd :
  896. * vol_swt << 30 | auto_cmd << 28 | blklen << 16 | go_irq << 15 |
  897. * stop << 14 | rw << 13 | dtype << 11 | rsptyp << 7 | brk << 6 | opcode
  898. */
  899. u32 opcode = cmd->opcode;
  900. u32 resp = msdc_cmd_find_resp(host, cmd);
  901. u32 rawcmd = (opcode & 0x3f) | ((resp & 0x7) << 7);
  902. host->cmd_rsp = resp;
  903. if ((opcode == SD_IO_RW_DIRECT && cmd->flags == (unsigned int) -1) ||
  904. opcode == MMC_STOP_TRANSMISSION)
  905. rawcmd |= BIT(14);
  906. else if (opcode == SD_SWITCH_VOLTAGE)
  907. rawcmd |= BIT(30);
  908. else if (opcode == SD_APP_SEND_SCR ||
  909. opcode == SD_APP_SEND_NUM_WR_BLKS ||
  910. (opcode == SD_SWITCH && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
  911. (opcode == SD_APP_SD_STATUS && mmc_cmd_type(cmd) == MMC_CMD_ADTC) ||
  912. (opcode == MMC_SEND_EXT_CSD && mmc_cmd_type(cmd) == MMC_CMD_ADTC))
  913. rawcmd |= BIT(11);
  914. if (cmd->data) {
  915. struct mmc_data *data = cmd->data;
  916. if (mmc_op_multi(opcode)) {
  917. if (mmc_card_mmc(mmc->card) && mrq->sbc &&
  918. !(mrq->sbc->arg & 0xFFFF0000))
  919. rawcmd |= BIT(29); /* AutoCMD23 */
  920. }
  921. rawcmd |= ((data->blksz & 0xFFF) << 16);
  922. if (data->flags & MMC_DATA_WRITE)
  923. rawcmd |= BIT(13);
  924. if (data->blocks > 1)
  925. rawcmd |= BIT(12);
  926. else
  927. rawcmd |= BIT(11);
  928. /* Always use dma mode */
  929. sdr_clr_bits(host->base + MSDC_CFG, MSDC_CFG_PIO);
  930. if (host->timeout_ns != data->timeout_ns ||
  931. host->timeout_clks != data->timeout_clks)
  932. msdc_set_timeout(host, data->timeout_ns,
  933. data->timeout_clks);
  934. writel(data->blocks, host->base + SDC_BLK_NUM);
  935. }
  936. return rawcmd;
  937. }
  938. static void msdc_start_data(struct msdc_host *host, struct mmc_command *cmd,
  939. struct mmc_data *data)
  940. {
  941. bool read;
  942. WARN_ON(host->data);
  943. host->data = data;
  944. read = data->flags & MMC_DATA_READ;
  945. mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
  946. msdc_dma_setup(host, &host->dma, data);
  947. sdr_set_bits(host->base + MSDC_INTEN, data_ints_mask);
  948. sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_START, 1);
  949. dev_dbg(host->dev, "DMA start\n");
  950. dev_dbg(host->dev, "%s: cmd=%d DMA data: %d blocks; read=%d\n",
  951. __func__, cmd->opcode, data->blocks, read);
  952. }
  953. static int msdc_auto_cmd_done(struct msdc_host *host, int events,
  954. struct mmc_command *cmd)
  955. {
  956. u32 *rsp = cmd->resp;
  957. rsp[0] = readl(host->base + SDC_ACMD_RESP);
  958. if (events & MSDC_INT_ACMDRDY) {
  959. cmd->error = 0;
  960. } else {
  961. msdc_reset_hw(host);
  962. if (events & MSDC_INT_ACMDCRCERR) {
  963. cmd->error = -EILSEQ;
  964. host->error |= REQ_STOP_EIO;
  965. } else if (events & MSDC_INT_ACMDTMO) {
  966. cmd->error = -ETIMEDOUT;
  967. host->error |= REQ_STOP_TMO;
  968. }
  969. dev_err(host->dev,
  970. "%s: AUTO_CMD%d arg=%08X; rsp %08X; cmd_error=%d\n",
  971. __func__, cmd->opcode, cmd->arg, rsp[0], cmd->error);
  972. }
  973. return cmd->error;
  974. }
  975. /*
  976. * msdc_recheck_sdio_irq - recheck whether the SDIO irq is lost
  977. *
  978. * Host controller may lost interrupt in some special case.
  979. * Add SDIO irq recheck mechanism to make sure all interrupts
  980. * can be processed immediately
  981. */
  982. static void msdc_recheck_sdio_irq(struct msdc_host *host)
  983. {
  984. struct mmc_host *mmc = mmc_from_priv(host);
  985. u32 reg_int, reg_inten, reg_ps;
  986. if (mmc->caps & MMC_CAP_SDIO_IRQ) {
  987. reg_inten = readl(host->base + MSDC_INTEN);
  988. if (reg_inten & MSDC_INTEN_SDIOIRQ) {
  989. reg_int = readl(host->base + MSDC_INT);
  990. reg_ps = readl(host->base + MSDC_PS);
  991. if (!(reg_int & MSDC_INT_SDIOIRQ ||
  992. reg_ps & MSDC_PS_DATA1)) {
  993. __msdc_enable_sdio_irq(host, 0);
  994. sdio_signal_irq(mmc);
  995. }
  996. }
  997. }
  998. }
  999. static void msdc_track_cmd_data(struct msdc_host *host, struct mmc_command *cmd)
  1000. {
  1001. if (host->error)
  1002. dev_dbg(host->dev, "%s: cmd=%d arg=%08X; host->error=0x%08X\n",
  1003. __func__, cmd->opcode, cmd->arg, host->error);
  1004. }
  1005. static void msdc_request_done(struct msdc_host *host, struct mmc_request *mrq)
  1006. {
  1007. unsigned long flags;
  1008. /*
  1009. * No need check the return value of cancel_delayed_work, as only ONE
  1010. * path will go here!
  1011. */
  1012. cancel_delayed_work(&host->req_timeout);
  1013. spin_lock_irqsave(&host->lock, flags);
  1014. host->mrq = NULL;
  1015. spin_unlock_irqrestore(&host->lock, flags);
  1016. msdc_track_cmd_data(host, mrq->cmd);
  1017. if (mrq->data)
  1018. msdc_unprepare_data(host, mrq->data);
  1019. if (host->error)
  1020. msdc_reset_hw(host);
  1021. mmc_request_done(mmc_from_priv(host), mrq);
  1022. if (host->dev_comp->recheck_sdio_irq)
  1023. msdc_recheck_sdio_irq(host);
  1024. }
  1025. /* returns true if command is fully handled; returns false otherwise */
  1026. static bool msdc_cmd_done(struct msdc_host *host, int events,
  1027. struct mmc_request *mrq, struct mmc_command *cmd)
  1028. {
  1029. bool done = false;
  1030. bool sbc_error;
  1031. unsigned long flags;
  1032. u32 *rsp;
  1033. if (mrq->sbc && cmd == mrq->cmd &&
  1034. (events & (MSDC_INT_ACMDRDY | MSDC_INT_ACMDCRCERR
  1035. | MSDC_INT_ACMDTMO)))
  1036. msdc_auto_cmd_done(host, events, mrq->sbc);
  1037. sbc_error = mrq->sbc && mrq->sbc->error;
  1038. if (!sbc_error && !(events & (MSDC_INT_CMDRDY
  1039. | MSDC_INT_RSPCRCERR
  1040. | MSDC_INT_CMDTMO)))
  1041. return done;
  1042. spin_lock_irqsave(&host->lock, flags);
  1043. done = !host->cmd;
  1044. host->cmd = NULL;
  1045. spin_unlock_irqrestore(&host->lock, flags);
  1046. if (done)
  1047. return true;
  1048. rsp = cmd->resp;
  1049. sdr_clr_bits(host->base + MSDC_INTEN, cmd_ints_mask);
  1050. if (cmd->flags & MMC_RSP_PRESENT) {
  1051. if (cmd->flags & MMC_RSP_136) {
  1052. rsp[0] = readl(host->base + SDC_RESP3);
  1053. rsp[1] = readl(host->base + SDC_RESP2);
  1054. rsp[2] = readl(host->base + SDC_RESP1);
  1055. rsp[3] = readl(host->base + SDC_RESP0);
  1056. } else {
  1057. rsp[0] = readl(host->base + SDC_RESP0);
  1058. }
  1059. }
  1060. if (!sbc_error && !(events & MSDC_INT_CMDRDY)) {
  1061. if (events & MSDC_INT_CMDTMO ||
  1062. (cmd->opcode != MMC_SEND_TUNING_BLOCK &&
  1063. cmd->opcode != MMC_SEND_TUNING_BLOCK_HS200 &&
  1064. !host->hs400_tuning))
  1065. /*
  1066. * should not clear fifo/interrupt as the tune data
  1067. * may have alreay come when cmd19/cmd21 gets response
  1068. * CRC error.
  1069. */
  1070. msdc_reset_hw(host);
  1071. if (events & MSDC_INT_RSPCRCERR) {
  1072. cmd->error = -EILSEQ;
  1073. host->error |= REQ_CMD_EIO;
  1074. } else if (events & MSDC_INT_CMDTMO) {
  1075. cmd->error = -ETIMEDOUT;
  1076. host->error |= REQ_CMD_TMO;
  1077. }
  1078. }
  1079. if (cmd->error)
  1080. dev_dbg(host->dev,
  1081. "%s: cmd=%d arg=%08X; rsp %08X; cmd_error=%d\n",
  1082. __func__, cmd->opcode, cmd->arg, rsp[0],
  1083. cmd->error);
  1084. msdc_cmd_next(host, mrq, cmd);
  1085. return true;
  1086. }
  1087. /* It is the core layer's responsibility to ensure card status
  1088. * is correct before issue a request. but host design do below
  1089. * checks recommended.
  1090. */
  1091. static inline bool msdc_cmd_is_ready(struct msdc_host *host,
  1092. struct mmc_request *mrq, struct mmc_command *cmd)
  1093. {
  1094. u32 val;
  1095. int ret;
  1096. /* The max busy time we can endure is 20ms */
  1097. ret = readl_poll_timeout_atomic(host->base + SDC_STS, val,
  1098. !(val & SDC_STS_CMDBUSY), 1, 20000);
  1099. if (ret) {
  1100. dev_err(host->dev, "CMD bus busy detected\n");
  1101. host->error |= REQ_CMD_BUSY;
  1102. msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
  1103. return false;
  1104. }
  1105. if (mmc_resp_type(cmd) == MMC_RSP_R1B || cmd->data) {
  1106. /* R1B or with data, should check SDCBUSY */
  1107. ret = readl_poll_timeout_atomic(host->base + SDC_STS, val,
  1108. !(val & SDC_STS_SDCBUSY), 1, 20000);
  1109. if (ret) {
  1110. dev_err(host->dev, "Controller busy detected\n");
  1111. host->error |= REQ_CMD_BUSY;
  1112. msdc_cmd_done(host, MSDC_INT_CMDTMO, mrq, cmd);
  1113. return false;
  1114. }
  1115. }
  1116. return true;
  1117. }
  1118. static void msdc_start_command(struct msdc_host *host,
  1119. struct mmc_request *mrq, struct mmc_command *cmd)
  1120. {
  1121. u32 rawcmd;
  1122. unsigned long flags;
  1123. WARN_ON(host->cmd);
  1124. host->cmd = cmd;
  1125. mod_delayed_work(system_wq, &host->req_timeout, DAT_TIMEOUT);
  1126. if (!msdc_cmd_is_ready(host, mrq, cmd))
  1127. return;
  1128. if ((readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_TXCNT) >> 16 ||
  1129. readl(host->base + MSDC_FIFOCS) & MSDC_FIFOCS_RXCNT) {
  1130. dev_err(host->dev, "TX/RX FIFO non-empty before start of IO. Reset\n");
  1131. msdc_reset_hw(host);
  1132. }
  1133. cmd->error = 0;
  1134. rawcmd = msdc_cmd_prepare_raw_cmd(host, mrq, cmd);
  1135. spin_lock_irqsave(&host->lock, flags);
  1136. sdr_set_bits(host->base + MSDC_INTEN, cmd_ints_mask);
  1137. spin_unlock_irqrestore(&host->lock, flags);
  1138. writel(cmd->arg, host->base + SDC_ARG);
  1139. writel(rawcmd, host->base + SDC_CMD);
  1140. }
  1141. static void msdc_cmd_next(struct msdc_host *host,
  1142. struct mmc_request *mrq, struct mmc_command *cmd)
  1143. {
  1144. if ((cmd->error &&
  1145. !(cmd->error == -EILSEQ &&
  1146. (cmd->opcode == MMC_SEND_TUNING_BLOCK ||
  1147. cmd->opcode == MMC_SEND_TUNING_BLOCK_HS200 ||
  1148. host->hs400_tuning))) ||
  1149. (mrq->sbc && mrq->sbc->error))
  1150. msdc_request_done(host, mrq);
  1151. else if (cmd == mrq->sbc)
  1152. msdc_start_command(host, mrq, mrq->cmd);
  1153. else if (!cmd->data)
  1154. msdc_request_done(host, mrq);
  1155. else
  1156. msdc_start_data(host, cmd, cmd->data);
  1157. }
  1158. static void msdc_ops_request(struct mmc_host *mmc, struct mmc_request *mrq)
  1159. {
  1160. struct msdc_host *host = mmc_priv(mmc);
  1161. host->error = 0;
  1162. WARN_ON(host->mrq);
  1163. host->mrq = mrq;
  1164. if (mrq->data)
  1165. msdc_prepare_data(host, mrq->data);
  1166. /* if SBC is required, we have HW option and SW option.
  1167. * if HW option is enabled, and SBC does not have "special" flags,
  1168. * use HW option, otherwise use SW option
  1169. */
  1170. if (mrq->sbc && (!mmc_card_mmc(mmc->card) ||
  1171. (mrq->sbc->arg & 0xFFFF0000)))
  1172. msdc_start_command(host, mrq, mrq->sbc);
  1173. else
  1174. msdc_start_command(host, mrq, mrq->cmd);
  1175. }
  1176. static void msdc_pre_req(struct mmc_host *mmc, struct mmc_request *mrq)
  1177. {
  1178. struct msdc_host *host = mmc_priv(mmc);
  1179. struct mmc_data *data = mrq->data;
  1180. if (!data)
  1181. return;
  1182. msdc_prepare_data(host, data);
  1183. data->host_cookie |= MSDC_ASYNC_FLAG;
  1184. }
  1185. static void msdc_post_req(struct mmc_host *mmc, struct mmc_request *mrq,
  1186. int err)
  1187. {
  1188. struct msdc_host *host = mmc_priv(mmc);
  1189. struct mmc_data *data = mrq->data;
  1190. if (!data)
  1191. return;
  1192. if (data->host_cookie) {
  1193. data->host_cookie &= ~MSDC_ASYNC_FLAG;
  1194. msdc_unprepare_data(host, data);
  1195. }
  1196. }
  1197. static void msdc_data_xfer_next(struct msdc_host *host, struct mmc_request *mrq)
  1198. {
  1199. if (mmc_op_multi(mrq->cmd->opcode) && mrq->stop && !mrq->stop->error &&
  1200. !mrq->sbc)
  1201. msdc_start_command(host, mrq, mrq->stop);
  1202. else
  1203. msdc_request_done(host, mrq);
  1204. }
  1205. static void msdc_data_xfer_done(struct msdc_host *host, u32 events,
  1206. struct mmc_request *mrq, struct mmc_data *data)
  1207. {
  1208. struct mmc_command *stop;
  1209. unsigned long flags;
  1210. bool done;
  1211. unsigned int check_data = events &
  1212. (MSDC_INT_XFER_COMPL | MSDC_INT_DATCRCERR | MSDC_INT_DATTMO
  1213. | MSDC_INT_DMA_BDCSERR | MSDC_INT_DMA_GPDCSERR
  1214. | MSDC_INT_DMA_PROTECT);
  1215. u32 val;
  1216. int ret;
  1217. spin_lock_irqsave(&host->lock, flags);
  1218. done = !host->data;
  1219. if (check_data)
  1220. host->data = NULL;
  1221. spin_unlock_irqrestore(&host->lock, flags);
  1222. if (done)
  1223. return;
  1224. stop = data->stop;
  1225. if (check_data || (stop && stop->error)) {
  1226. dev_dbg(host->dev, "DMA status: 0x%8X\n",
  1227. readl(host->base + MSDC_DMA_CFG));
  1228. sdr_set_field(host->base + MSDC_DMA_CTRL, MSDC_DMA_CTRL_STOP,
  1229. 1);
  1230. ret = readl_poll_timeout_atomic(host->base + MSDC_DMA_CTRL, val,
  1231. !(val & MSDC_DMA_CTRL_STOP), 1, 20000);
  1232. if (ret)
  1233. dev_dbg(host->dev, "DMA stop timed out\n");
  1234. ret = readl_poll_timeout_atomic(host->base + MSDC_DMA_CFG, val,
  1235. !(val & MSDC_DMA_CFG_STS), 1, 20000);
  1236. if (ret)
  1237. dev_dbg(host->dev, "DMA inactive timed out\n");
  1238. sdr_clr_bits(host->base + MSDC_INTEN, data_ints_mask);
  1239. dev_dbg(host->dev, "DMA stop\n");
  1240. if ((events & MSDC_INT_XFER_COMPL) && (!stop || !stop->error)) {
  1241. data->bytes_xfered = data->blocks * data->blksz;
  1242. } else {
  1243. dev_dbg(host->dev, "interrupt events: %x\n", events);
  1244. msdc_reset_hw(host);
  1245. host->error |= REQ_DAT_ERR;
  1246. data->bytes_xfered = 0;
  1247. if (events & MSDC_INT_DATTMO)
  1248. data->error = -ETIMEDOUT;
  1249. else if (events & MSDC_INT_DATCRCERR)
  1250. data->error = -EILSEQ;
  1251. dev_dbg(host->dev, "%s: cmd=%d; blocks=%d",
  1252. __func__, mrq->cmd->opcode, data->blocks);
  1253. dev_dbg(host->dev, "data_error=%d xfer_size=%d\n",
  1254. (int)data->error, data->bytes_xfered);
  1255. }
  1256. msdc_data_xfer_next(host, mrq);
  1257. }
  1258. }
  1259. static void msdc_set_buswidth(struct msdc_host *host, u32 width)
  1260. {
  1261. u32 val = readl(host->base + SDC_CFG);
  1262. val &= ~SDC_CFG_BUSWIDTH;
  1263. switch (width) {
  1264. default:
  1265. case MMC_BUS_WIDTH_1:
  1266. val |= (MSDC_BUS_1BITS << 16);
  1267. break;
  1268. case MMC_BUS_WIDTH_4:
  1269. val |= (MSDC_BUS_4BITS << 16);
  1270. break;
  1271. case MMC_BUS_WIDTH_8:
  1272. val |= (MSDC_BUS_8BITS << 16);
  1273. break;
  1274. }
  1275. writel(val, host->base + SDC_CFG);
  1276. dev_dbg(host->dev, "Bus Width = %d", width);
  1277. }
  1278. static int msdc_ops_switch_volt(struct mmc_host *mmc, struct mmc_ios *ios)
  1279. {
  1280. struct msdc_host *host = mmc_priv(mmc);
  1281. int ret;
  1282. if (!IS_ERR(mmc->supply.vqmmc)) {
  1283. if (ios->signal_voltage != MMC_SIGNAL_VOLTAGE_330 &&
  1284. ios->signal_voltage != MMC_SIGNAL_VOLTAGE_180) {
  1285. dev_err(host->dev, "Unsupported signal voltage!\n");
  1286. return -EINVAL;
  1287. }
  1288. ret = mmc_regulator_set_vqmmc(mmc, ios);
  1289. if (ret < 0) {
  1290. dev_dbg(host->dev, "Regulator set error %d (%d)\n",
  1291. ret, ios->signal_voltage);
  1292. return ret;
  1293. }
  1294. /* Apply different pinctrl settings for different signal voltage */
  1295. if (ios->signal_voltage == MMC_SIGNAL_VOLTAGE_180)
  1296. pinctrl_select_state(host->pinctrl, host->pins_uhs);
  1297. else
  1298. pinctrl_select_state(host->pinctrl, host->pins_default);
  1299. }
  1300. return 0;
  1301. }
  1302. static int msdc_card_busy(struct mmc_host *mmc)
  1303. {
  1304. struct msdc_host *host = mmc_priv(mmc);
  1305. u32 status = readl(host->base + MSDC_PS);
  1306. /* only check if data0 is low */
  1307. return !(status & BIT(16));
  1308. }
  1309. static void msdc_request_timeout(struct work_struct *work)
  1310. {
  1311. struct msdc_host *host = container_of(work, struct msdc_host,
  1312. req_timeout.work);
  1313. /* simulate HW timeout status */
  1314. dev_err(host->dev, "%s: aborting cmd/data/mrq\n", __func__);
  1315. if (host->mrq) {
  1316. dev_err(host->dev, "%s: aborting mrq=%p cmd=%d\n", __func__,
  1317. host->mrq, host->mrq->cmd->opcode);
  1318. if (host->cmd) {
  1319. dev_err(host->dev, "%s: aborting cmd=%d\n",
  1320. __func__, host->cmd->opcode);
  1321. msdc_cmd_done(host, MSDC_INT_CMDTMO, host->mrq,
  1322. host->cmd);
  1323. } else if (host->data) {
  1324. dev_err(host->dev, "%s: abort data: cmd%d; %d blocks\n",
  1325. __func__, host->mrq->cmd->opcode,
  1326. host->data->blocks);
  1327. msdc_data_xfer_done(host, MSDC_INT_DATTMO, host->mrq,
  1328. host->data);
  1329. }
  1330. }
  1331. }
  1332. static void __msdc_enable_sdio_irq(struct msdc_host *host, int enb)
  1333. {
  1334. if (enb) {
  1335. sdr_set_bits(host->base + MSDC_INTEN, MSDC_INTEN_SDIOIRQ);
  1336. sdr_set_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE);
  1337. if (host->dev_comp->recheck_sdio_irq)
  1338. msdc_recheck_sdio_irq(host);
  1339. } else {
  1340. sdr_clr_bits(host->base + MSDC_INTEN, MSDC_INTEN_SDIOIRQ);
  1341. sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE);
  1342. }
  1343. }
  1344. static void msdc_enable_sdio_irq(struct mmc_host *mmc, int enb)
  1345. {
  1346. struct msdc_host *host = mmc_priv(mmc);
  1347. unsigned long flags;
  1348. int ret;
  1349. spin_lock_irqsave(&host->lock, flags);
  1350. __msdc_enable_sdio_irq(host, enb);
  1351. spin_unlock_irqrestore(&host->lock, flags);
  1352. if (mmc_card_enable_async_irq(mmc->card) && host->pins_eint) {
  1353. if (enb) {
  1354. /*
  1355. * In dev_pm_set_dedicated_wake_irq_reverse(), eint pin will be set to
  1356. * GPIO mode. We need to restore it to SDIO DAT1 mode after that.
  1357. * Since the current pinstate is pins_uhs, to ensure pinctrl select take
  1358. * affect successfully, we change the pinstate to pins_eint firstly.
  1359. */
  1360. pinctrl_select_state(host->pinctrl, host->pins_eint);
  1361. ret = dev_pm_set_dedicated_wake_irq_reverse(host->dev, host->eint_irq);
  1362. if (ret) {
  1363. dev_err(host->dev, "Failed to register SDIO wakeup irq!\n");
  1364. host->pins_eint = NULL;
  1365. pm_runtime_get_noresume(host->dev);
  1366. } else {
  1367. dev_dbg(host->dev, "SDIO eint irq: %d!\n", host->eint_irq);
  1368. }
  1369. pinctrl_select_state(host->pinctrl, host->pins_uhs);
  1370. } else {
  1371. dev_pm_clear_wake_irq(host->dev);
  1372. }
  1373. } else {
  1374. if (enb) {
  1375. /* Ensure host->pins_eint is NULL */
  1376. host->pins_eint = NULL;
  1377. pm_runtime_get_noresume(host->dev);
  1378. } else {
  1379. pm_runtime_put_noidle(host->dev);
  1380. }
  1381. }
  1382. }
  1383. static irqreturn_t msdc_cmdq_irq(struct msdc_host *host, u32 intsts)
  1384. {
  1385. struct mmc_host *mmc = mmc_from_priv(host);
  1386. int cmd_err = 0, dat_err = 0;
  1387. if (intsts & MSDC_INT_RSPCRCERR) {
  1388. cmd_err = -EILSEQ;
  1389. dev_err(host->dev, "%s: CMD CRC ERR", __func__);
  1390. } else if (intsts & MSDC_INT_CMDTMO) {
  1391. cmd_err = -ETIMEDOUT;
  1392. dev_err(host->dev, "%s: CMD TIMEOUT ERR", __func__);
  1393. }
  1394. if (intsts & MSDC_INT_DATCRCERR) {
  1395. dat_err = -EILSEQ;
  1396. dev_err(host->dev, "%s: DATA CRC ERR", __func__);
  1397. } else if (intsts & MSDC_INT_DATTMO) {
  1398. dat_err = -ETIMEDOUT;
  1399. dev_err(host->dev, "%s: DATA TIMEOUT ERR", __func__);
  1400. }
  1401. if (cmd_err || dat_err) {
  1402. dev_err(host->dev, "cmd_err = %d, dat_err =%d, intsts = 0x%x",
  1403. cmd_err, dat_err, intsts);
  1404. }
  1405. return cqhci_irq(mmc, 0, cmd_err, dat_err);
  1406. }
  1407. static irqreturn_t msdc_irq(int irq, void *dev_id)
  1408. {
  1409. struct msdc_host *host = (struct msdc_host *) dev_id;
  1410. struct mmc_host *mmc = mmc_from_priv(host);
  1411. while (true) {
  1412. struct mmc_request *mrq;
  1413. struct mmc_command *cmd;
  1414. struct mmc_data *data;
  1415. u32 events, event_mask;
  1416. spin_lock(&host->lock);
  1417. events = readl(host->base + MSDC_INT);
  1418. event_mask = readl(host->base + MSDC_INTEN);
  1419. if ((events & event_mask) & MSDC_INT_SDIOIRQ)
  1420. __msdc_enable_sdio_irq(host, 0);
  1421. /* clear interrupts */
  1422. writel(events & event_mask, host->base + MSDC_INT);
  1423. mrq = host->mrq;
  1424. cmd = host->cmd;
  1425. data = host->data;
  1426. spin_unlock(&host->lock);
  1427. if ((events & event_mask) & MSDC_INT_SDIOIRQ)
  1428. sdio_signal_irq(mmc);
  1429. if ((events & event_mask) & MSDC_INT_CDSC) {
  1430. if (host->internal_cd)
  1431. mmc_detect_change(mmc, msecs_to_jiffies(20));
  1432. events &= ~MSDC_INT_CDSC;
  1433. }
  1434. if (!(events & (event_mask & ~MSDC_INT_SDIOIRQ)))
  1435. break;
  1436. if ((mmc->caps2 & MMC_CAP2_CQE) &&
  1437. (events & MSDC_INT_CMDQ)) {
  1438. msdc_cmdq_irq(host, events);
  1439. /* clear interrupts */
  1440. writel(events, host->base + MSDC_INT);
  1441. return IRQ_HANDLED;
  1442. }
  1443. if (!mrq) {
  1444. dev_err(host->dev,
  1445. "%s: MRQ=NULL; events=%08X; event_mask=%08X\n",
  1446. __func__, events, event_mask);
  1447. WARN_ON(1);
  1448. break;
  1449. }
  1450. dev_dbg(host->dev, "%s: events=%08X\n", __func__, events);
  1451. if (cmd)
  1452. msdc_cmd_done(host, events, mrq, cmd);
  1453. else if (data)
  1454. msdc_data_xfer_done(host, events, mrq, data);
  1455. }
  1456. return IRQ_HANDLED;
  1457. }
  1458. static void msdc_init_hw(struct msdc_host *host)
  1459. {
  1460. u32 val;
  1461. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1462. struct mmc_host *mmc = mmc_from_priv(host);
  1463. if (host->reset) {
  1464. reset_control_assert(host->reset);
  1465. usleep_range(10, 50);
  1466. reset_control_deassert(host->reset);
  1467. }
  1468. /* Configure to MMC/SD mode, clock free running */
  1469. sdr_set_bits(host->base + MSDC_CFG, MSDC_CFG_MODE | MSDC_CFG_CKPDN);
  1470. /* Reset */
  1471. msdc_reset_hw(host);
  1472. /* Disable and clear all interrupts */
  1473. writel(0, host->base + MSDC_INTEN);
  1474. val = readl(host->base + MSDC_INT);
  1475. writel(val, host->base + MSDC_INT);
  1476. /* Configure card detection */
  1477. if (host->internal_cd) {
  1478. sdr_set_field(host->base + MSDC_PS, MSDC_PS_CDDEBOUNCE,
  1479. DEFAULT_DEBOUNCE);
  1480. sdr_set_bits(host->base + MSDC_PS, MSDC_PS_CDEN);
  1481. sdr_set_bits(host->base + MSDC_INTEN, MSDC_INTEN_CDSC);
  1482. sdr_set_bits(host->base + SDC_CFG, SDC_CFG_INSWKUP);
  1483. } else {
  1484. sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_INSWKUP);
  1485. sdr_clr_bits(host->base + MSDC_PS, MSDC_PS_CDEN);
  1486. sdr_clr_bits(host->base + MSDC_INTEN, MSDC_INTEN_CDSC);
  1487. }
  1488. if (host->top_base) {
  1489. writel(0, host->top_base + EMMC_TOP_CONTROL);
  1490. writel(0, host->top_base + EMMC_TOP_CMD);
  1491. } else {
  1492. writel(0, host->base + tune_reg);
  1493. }
  1494. writel(0, host->base + MSDC_IOCON);
  1495. sdr_set_field(host->base + MSDC_IOCON, MSDC_IOCON_DDLSEL, 0);
  1496. writel(0x403c0046, host->base + MSDC_PATCH_BIT);
  1497. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_CKGEN_MSDC_DLY_SEL, 1);
  1498. writel(0xffff4089, host->base + MSDC_PATCH_BIT1);
  1499. sdr_set_bits(host->base + EMMC50_CFG0, EMMC50_CFG_CFCSTS_SEL);
  1500. if (host->dev_comp->stop_clk_fix) {
  1501. sdr_set_field(host->base + MSDC_PATCH_BIT1,
  1502. MSDC_PATCH_BIT1_STOP_DLY, 3);
  1503. sdr_clr_bits(host->base + SDC_FIFO_CFG,
  1504. SDC_FIFO_CFG_WRVALIDSEL);
  1505. sdr_clr_bits(host->base + SDC_FIFO_CFG,
  1506. SDC_FIFO_CFG_RDVALIDSEL);
  1507. }
  1508. if (host->dev_comp->busy_check)
  1509. sdr_clr_bits(host->base + MSDC_PATCH_BIT1, BIT(7));
  1510. if (host->dev_comp->async_fifo) {
  1511. sdr_set_field(host->base + MSDC_PATCH_BIT2,
  1512. MSDC_PB2_RESPWAIT, 3);
  1513. if (host->dev_comp->enhance_rx) {
  1514. if (host->top_base)
  1515. sdr_set_bits(host->top_base + EMMC_TOP_CONTROL,
  1516. SDC_RX_ENH_EN);
  1517. else
  1518. sdr_set_bits(host->base + SDC_ADV_CFG0,
  1519. SDC_RX_ENHANCE_EN);
  1520. } else {
  1521. sdr_set_field(host->base + MSDC_PATCH_BIT2,
  1522. MSDC_PB2_RESPSTSENSEL, 2);
  1523. sdr_set_field(host->base + MSDC_PATCH_BIT2,
  1524. MSDC_PB2_CRCSTSENSEL, 2);
  1525. }
  1526. /* use async fifo, then no need tune internal delay */
  1527. sdr_clr_bits(host->base + MSDC_PATCH_BIT2,
  1528. MSDC_PATCH_BIT2_CFGRESP);
  1529. sdr_set_bits(host->base + MSDC_PATCH_BIT2,
  1530. MSDC_PATCH_BIT2_CFGCRCSTS);
  1531. }
  1532. if (host->dev_comp->support_64g)
  1533. sdr_set_bits(host->base + MSDC_PATCH_BIT2,
  1534. MSDC_PB2_SUPPORT_64G);
  1535. if (host->dev_comp->data_tune) {
  1536. if (host->top_base) {
  1537. sdr_set_bits(host->top_base + EMMC_TOP_CONTROL,
  1538. PAD_DAT_RD_RXDLY_SEL);
  1539. sdr_clr_bits(host->top_base + EMMC_TOP_CONTROL,
  1540. DATA_K_VALUE_SEL);
  1541. sdr_set_bits(host->top_base + EMMC_TOP_CMD,
  1542. PAD_CMD_RD_RXDLY_SEL);
  1543. } else {
  1544. sdr_set_bits(host->base + tune_reg,
  1545. MSDC_PAD_TUNE_RD_SEL |
  1546. MSDC_PAD_TUNE_CMD_SEL);
  1547. }
  1548. } else {
  1549. /* choose clock tune */
  1550. if (host->top_base)
  1551. sdr_set_bits(host->top_base + EMMC_TOP_CONTROL,
  1552. PAD_RXDLY_SEL);
  1553. else
  1554. sdr_set_bits(host->base + tune_reg,
  1555. MSDC_PAD_TUNE_RXDLYSEL);
  1556. }
  1557. if (mmc->caps2 & MMC_CAP2_NO_SDIO) {
  1558. sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIO);
  1559. sdr_clr_bits(host->base + MSDC_INTEN, MSDC_INTEN_SDIOIRQ);
  1560. sdr_clr_bits(host->base + SDC_ADV_CFG0, SDC_DAT1_IRQ_TRIGGER);
  1561. } else {
  1562. /* Configure to enable SDIO mode, otherwise SDIO CMD5 fails */
  1563. sdr_set_bits(host->base + SDC_CFG, SDC_CFG_SDIO);
  1564. /* Config SDIO device detect interrupt function */
  1565. sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_SDIOIDE);
  1566. sdr_set_bits(host->base + SDC_ADV_CFG0, SDC_DAT1_IRQ_TRIGGER);
  1567. }
  1568. /* Configure to default data timeout */
  1569. sdr_set_field(host->base + SDC_CFG, SDC_CFG_DTOC, 3);
  1570. host->def_tune_para.iocon = readl(host->base + MSDC_IOCON);
  1571. host->saved_tune_para.iocon = readl(host->base + MSDC_IOCON);
  1572. if (host->top_base) {
  1573. host->def_tune_para.emmc_top_control =
  1574. readl(host->top_base + EMMC_TOP_CONTROL);
  1575. host->def_tune_para.emmc_top_cmd =
  1576. readl(host->top_base + EMMC_TOP_CMD);
  1577. host->saved_tune_para.emmc_top_control =
  1578. readl(host->top_base + EMMC_TOP_CONTROL);
  1579. host->saved_tune_para.emmc_top_cmd =
  1580. readl(host->top_base + EMMC_TOP_CMD);
  1581. } else {
  1582. host->def_tune_para.pad_tune = readl(host->base + tune_reg);
  1583. host->saved_tune_para.pad_tune = readl(host->base + tune_reg);
  1584. }
  1585. dev_dbg(host->dev, "init hardware done!");
  1586. }
  1587. static void msdc_deinit_hw(struct msdc_host *host)
  1588. {
  1589. u32 val;
  1590. if (host->internal_cd) {
  1591. /* Disabled card-detect */
  1592. sdr_clr_bits(host->base + MSDC_PS, MSDC_PS_CDEN);
  1593. sdr_clr_bits(host->base + SDC_CFG, SDC_CFG_INSWKUP);
  1594. }
  1595. /* Disable and clear all interrupts */
  1596. writel(0, host->base + MSDC_INTEN);
  1597. val = readl(host->base + MSDC_INT);
  1598. writel(val, host->base + MSDC_INT);
  1599. }
  1600. /* init gpd and bd list in msdc_drv_probe */
  1601. static void msdc_init_gpd_bd(struct msdc_host *host, struct msdc_dma *dma)
  1602. {
  1603. struct mt_gpdma_desc *gpd = dma->gpd;
  1604. struct mt_bdma_desc *bd = dma->bd;
  1605. dma_addr_t dma_addr;
  1606. int i;
  1607. memset(gpd, 0, sizeof(struct mt_gpdma_desc) * 2);
  1608. dma_addr = dma->gpd_addr + sizeof(struct mt_gpdma_desc);
  1609. gpd->gpd_info = GPDMA_DESC_BDP; /* hwo, cs, bd pointer */
  1610. /* gpd->next is must set for desc DMA
  1611. * That's why must alloc 2 gpd structure.
  1612. */
  1613. gpd->next = lower_32_bits(dma_addr);
  1614. if (host->dev_comp->support_64g)
  1615. gpd->gpd_info |= (upper_32_bits(dma_addr) & 0xf) << 24;
  1616. dma_addr = dma->bd_addr;
  1617. gpd->ptr = lower_32_bits(dma->bd_addr); /* physical address */
  1618. if (host->dev_comp->support_64g)
  1619. gpd->gpd_info |= (upper_32_bits(dma_addr) & 0xf) << 28;
  1620. memset(bd, 0, sizeof(struct mt_bdma_desc) * MAX_BD_NUM);
  1621. for (i = 0; i < (MAX_BD_NUM - 1); i++) {
  1622. dma_addr = dma->bd_addr + sizeof(*bd) * (i + 1);
  1623. bd[i].next = lower_32_bits(dma_addr);
  1624. if (host->dev_comp->support_64g)
  1625. bd[i].bd_info |= (upper_32_bits(dma_addr) & 0xf) << 24;
  1626. }
  1627. }
  1628. static void msdc_ops_set_ios(struct mmc_host *mmc, struct mmc_ios *ios)
  1629. {
  1630. struct msdc_host *host = mmc_priv(mmc);
  1631. int ret;
  1632. msdc_set_buswidth(host, ios->bus_width);
  1633. /* Suspend/Resume will do power off/on */
  1634. switch (ios->power_mode) {
  1635. case MMC_POWER_UP:
  1636. if (!IS_ERR(mmc->supply.vmmc)) {
  1637. msdc_init_hw(host);
  1638. ret = mmc_regulator_set_ocr(mmc, mmc->supply.vmmc,
  1639. ios->vdd);
  1640. if (ret) {
  1641. dev_err(host->dev, "Failed to set vmmc power!\n");
  1642. return;
  1643. }
  1644. }
  1645. break;
  1646. case MMC_POWER_ON:
  1647. if (!IS_ERR(mmc->supply.vqmmc) && !host->vqmmc_enabled) {
  1648. ret = regulator_enable(mmc->supply.vqmmc);
  1649. if (ret)
  1650. dev_err(host->dev, "Failed to set vqmmc power!\n");
  1651. else
  1652. host->vqmmc_enabled = true;
  1653. }
  1654. break;
  1655. case MMC_POWER_OFF:
  1656. if (!IS_ERR(mmc->supply.vmmc))
  1657. mmc_regulator_set_ocr(mmc, mmc->supply.vmmc, 0);
  1658. if (!IS_ERR(mmc->supply.vqmmc) && host->vqmmc_enabled) {
  1659. regulator_disable(mmc->supply.vqmmc);
  1660. host->vqmmc_enabled = false;
  1661. }
  1662. break;
  1663. default:
  1664. break;
  1665. }
  1666. if (host->mclk != ios->clock || host->timing != ios->timing)
  1667. msdc_set_mclk(host, ios->timing, ios->clock);
  1668. }
  1669. static u32 test_delay_bit(u32 delay, u32 bit)
  1670. {
  1671. bit %= PAD_DELAY_MAX;
  1672. return delay & BIT(bit);
  1673. }
  1674. static int get_delay_len(u32 delay, u32 start_bit)
  1675. {
  1676. int i;
  1677. for (i = 0; i < (PAD_DELAY_MAX - start_bit); i++) {
  1678. if (test_delay_bit(delay, start_bit + i) == 0)
  1679. return i;
  1680. }
  1681. return PAD_DELAY_MAX - start_bit;
  1682. }
  1683. static struct msdc_delay_phase get_best_delay(struct msdc_host *host, u32 delay)
  1684. {
  1685. int start = 0, len = 0;
  1686. int start_final = 0, len_final = 0;
  1687. u8 final_phase = 0xff;
  1688. struct msdc_delay_phase delay_phase = { 0, };
  1689. if (delay == 0) {
  1690. dev_err(host->dev, "phase error: [map:%x]\n", delay);
  1691. delay_phase.final_phase = final_phase;
  1692. return delay_phase;
  1693. }
  1694. while (start < PAD_DELAY_MAX) {
  1695. len = get_delay_len(delay, start);
  1696. if (len_final < len) {
  1697. start_final = start;
  1698. len_final = len;
  1699. }
  1700. start += len ? len : 1;
  1701. if (len >= 12 && start_final < 4)
  1702. break;
  1703. }
  1704. /* The rule is that to find the smallest delay cell */
  1705. if (start_final == 0)
  1706. final_phase = (start_final + len_final / 3) % PAD_DELAY_MAX;
  1707. else
  1708. final_phase = (start_final + len_final / 2) % PAD_DELAY_MAX;
  1709. dev_dbg(host->dev, "phase: [map:%x] [maxlen:%d] [final:%d]\n",
  1710. delay, len_final, final_phase);
  1711. delay_phase.maxlen = len_final;
  1712. delay_phase.start = start_final;
  1713. delay_phase.final_phase = final_phase;
  1714. return delay_phase;
  1715. }
  1716. static inline void msdc_set_cmd_delay(struct msdc_host *host, u32 value)
  1717. {
  1718. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1719. if (host->top_base)
  1720. sdr_set_field(host->top_base + EMMC_TOP_CMD, PAD_CMD_RXDLY,
  1721. value);
  1722. else
  1723. sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRDLY,
  1724. value);
  1725. }
  1726. static inline void msdc_set_data_delay(struct msdc_host *host, u32 value)
  1727. {
  1728. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1729. if (host->top_base)
  1730. sdr_set_field(host->top_base + EMMC_TOP_CONTROL,
  1731. PAD_DAT_RD_RXDLY, value);
  1732. else
  1733. sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_DATRRDLY,
  1734. value);
  1735. }
  1736. static int msdc_tune_response(struct mmc_host *mmc, u32 opcode)
  1737. {
  1738. struct msdc_host *host = mmc_priv(mmc);
  1739. u32 rise_delay = 0, fall_delay = 0;
  1740. struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
  1741. struct msdc_delay_phase internal_delay_phase;
  1742. u8 final_delay, final_maxlen;
  1743. u32 internal_delay = 0;
  1744. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1745. int cmd_err;
  1746. int i, j;
  1747. if (mmc->ios.timing == MMC_TIMING_MMC_HS200 ||
  1748. mmc->ios.timing == MMC_TIMING_UHS_SDR104)
  1749. sdr_set_field(host->base + tune_reg,
  1750. MSDC_PAD_TUNE_CMDRRDLY,
  1751. host->hs200_cmd_int_delay);
  1752. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1753. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1754. msdc_set_cmd_delay(host, i);
  1755. /*
  1756. * Using the same parameters, it may sometimes pass the test,
  1757. * but sometimes it may fail. To make sure the parameters are
  1758. * more stable, we test each set of parameters 3 times.
  1759. */
  1760. for (j = 0; j < 3; j++) {
  1761. mmc_send_tuning(mmc, opcode, &cmd_err);
  1762. if (!cmd_err) {
  1763. rise_delay |= BIT(i);
  1764. } else {
  1765. rise_delay &= ~BIT(i);
  1766. break;
  1767. }
  1768. }
  1769. }
  1770. final_rise_delay = get_best_delay(host, rise_delay);
  1771. /* if rising edge has enough margin, then do not scan falling edge */
  1772. if (final_rise_delay.maxlen >= 12 ||
  1773. (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
  1774. goto skip_fall;
  1775. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1776. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1777. msdc_set_cmd_delay(host, i);
  1778. /*
  1779. * Using the same parameters, it may sometimes pass the test,
  1780. * but sometimes it may fail. To make sure the parameters are
  1781. * more stable, we test each set of parameters 3 times.
  1782. */
  1783. for (j = 0; j < 3; j++) {
  1784. mmc_send_tuning(mmc, opcode, &cmd_err);
  1785. if (!cmd_err) {
  1786. fall_delay |= BIT(i);
  1787. } else {
  1788. fall_delay &= ~BIT(i);
  1789. break;
  1790. }
  1791. }
  1792. }
  1793. final_fall_delay = get_best_delay(host, fall_delay);
  1794. skip_fall:
  1795. final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
  1796. if (final_fall_delay.maxlen >= 12 && final_fall_delay.start < 4)
  1797. final_maxlen = final_fall_delay.maxlen;
  1798. if (final_maxlen == final_rise_delay.maxlen) {
  1799. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1800. final_delay = final_rise_delay.final_phase;
  1801. } else {
  1802. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1803. final_delay = final_fall_delay.final_phase;
  1804. }
  1805. msdc_set_cmd_delay(host, final_delay);
  1806. if (host->dev_comp->async_fifo || host->hs200_cmd_int_delay)
  1807. goto skip_internal;
  1808. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1809. sdr_set_field(host->base + tune_reg,
  1810. MSDC_PAD_TUNE_CMDRRDLY, i);
  1811. mmc_send_tuning(mmc, opcode, &cmd_err);
  1812. if (!cmd_err)
  1813. internal_delay |= BIT(i);
  1814. }
  1815. dev_dbg(host->dev, "Final internal delay: 0x%x\n", internal_delay);
  1816. internal_delay_phase = get_best_delay(host, internal_delay);
  1817. sdr_set_field(host->base + tune_reg, MSDC_PAD_TUNE_CMDRRDLY,
  1818. internal_delay_phase.final_phase);
  1819. skip_internal:
  1820. dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay);
  1821. return final_delay == 0xff ? -EIO : 0;
  1822. }
  1823. static int hs400_tune_response(struct mmc_host *mmc, u32 opcode)
  1824. {
  1825. struct msdc_host *host = mmc_priv(mmc);
  1826. u32 cmd_delay = 0;
  1827. struct msdc_delay_phase final_cmd_delay = { 0,};
  1828. u8 final_delay;
  1829. int cmd_err;
  1830. int i, j;
  1831. /* select EMMC50 PAD CMD tune */
  1832. sdr_set_bits(host->base + PAD_CMD_TUNE, BIT(0));
  1833. sdr_set_field(host->base + MSDC_PATCH_BIT1, MSDC_PATCH_BIT1_CMDTA, 2);
  1834. if (mmc->ios.timing == MMC_TIMING_MMC_HS200 ||
  1835. mmc->ios.timing == MMC_TIMING_UHS_SDR104)
  1836. sdr_set_field(host->base + MSDC_PAD_TUNE,
  1837. MSDC_PAD_TUNE_CMDRRDLY,
  1838. host->hs200_cmd_int_delay);
  1839. if (host->hs400_cmd_resp_sel_rising)
  1840. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1841. else
  1842. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1843. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1844. sdr_set_field(host->base + PAD_CMD_TUNE,
  1845. PAD_CMD_TUNE_RX_DLY3, i);
  1846. /*
  1847. * Using the same parameters, it may sometimes pass the test,
  1848. * but sometimes it may fail. To make sure the parameters are
  1849. * more stable, we test each set of parameters 3 times.
  1850. */
  1851. for (j = 0; j < 3; j++) {
  1852. mmc_send_tuning(mmc, opcode, &cmd_err);
  1853. if (!cmd_err) {
  1854. cmd_delay |= BIT(i);
  1855. } else {
  1856. cmd_delay &= ~BIT(i);
  1857. break;
  1858. }
  1859. }
  1860. }
  1861. final_cmd_delay = get_best_delay(host, cmd_delay);
  1862. sdr_set_field(host->base + PAD_CMD_TUNE, PAD_CMD_TUNE_RX_DLY3,
  1863. final_cmd_delay.final_phase);
  1864. final_delay = final_cmd_delay.final_phase;
  1865. dev_dbg(host->dev, "Final cmd pad delay: %x\n", final_delay);
  1866. return final_delay == 0xff ? -EIO : 0;
  1867. }
  1868. static int msdc_tune_data(struct mmc_host *mmc, u32 opcode)
  1869. {
  1870. struct msdc_host *host = mmc_priv(mmc);
  1871. u32 rise_delay = 0, fall_delay = 0;
  1872. struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
  1873. u8 final_delay, final_maxlen;
  1874. int i, ret;
  1875. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_INT_DAT_LATCH_CK_SEL,
  1876. host->latch_ck);
  1877. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1878. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1879. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1880. msdc_set_data_delay(host, i);
  1881. ret = mmc_send_tuning(mmc, opcode, NULL);
  1882. if (!ret)
  1883. rise_delay |= BIT(i);
  1884. }
  1885. final_rise_delay = get_best_delay(host, rise_delay);
  1886. /* if rising edge has enough margin, then do not scan falling edge */
  1887. if (final_rise_delay.maxlen >= 12 ||
  1888. (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
  1889. goto skip_fall;
  1890. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1891. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1892. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1893. msdc_set_data_delay(host, i);
  1894. ret = mmc_send_tuning(mmc, opcode, NULL);
  1895. if (!ret)
  1896. fall_delay |= BIT(i);
  1897. }
  1898. final_fall_delay = get_best_delay(host, fall_delay);
  1899. skip_fall:
  1900. final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
  1901. if (final_maxlen == final_rise_delay.maxlen) {
  1902. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1903. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1904. final_delay = final_rise_delay.final_phase;
  1905. } else {
  1906. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_DSPL);
  1907. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_W_DSPL);
  1908. final_delay = final_fall_delay.final_phase;
  1909. }
  1910. msdc_set_data_delay(host, final_delay);
  1911. dev_dbg(host->dev, "Final data pad delay: %x\n", final_delay);
  1912. return final_delay == 0xff ? -EIO : 0;
  1913. }
  1914. /*
  1915. * MSDC IP which supports data tune + async fifo can do CMD/DAT tune
  1916. * together, which can save the tuning time.
  1917. */
  1918. static int msdc_tune_together(struct mmc_host *mmc, u32 opcode)
  1919. {
  1920. struct msdc_host *host = mmc_priv(mmc);
  1921. u32 rise_delay = 0, fall_delay = 0;
  1922. struct msdc_delay_phase final_rise_delay, final_fall_delay = { 0,};
  1923. u8 final_delay, final_maxlen;
  1924. int i, ret;
  1925. sdr_set_field(host->base + MSDC_PATCH_BIT, MSDC_INT_DAT_LATCH_CK_SEL,
  1926. host->latch_ck);
  1927. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1928. sdr_clr_bits(host->base + MSDC_IOCON,
  1929. MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL);
  1930. for (i = 0 ; i < PAD_DELAY_MAX; i++) {
  1931. msdc_set_cmd_delay(host, i);
  1932. msdc_set_data_delay(host, i);
  1933. ret = mmc_send_tuning(mmc, opcode, NULL);
  1934. if (!ret)
  1935. rise_delay |= BIT(i);
  1936. }
  1937. final_rise_delay = get_best_delay(host, rise_delay);
  1938. /* if rising edge has enough margin, then do not scan falling edge */
  1939. if (final_rise_delay.maxlen >= 12 ||
  1940. (final_rise_delay.start == 0 && final_rise_delay.maxlen >= 4))
  1941. goto skip_fall;
  1942. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1943. sdr_set_bits(host->base + MSDC_IOCON,
  1944. MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL);
  1945. for (i = 0; i < PAD_DELAY_MAX; i++) {
  1946. msdc_set_cmd_delay(host, i);
  1947. msdc_set_data_delay(host, i);
  1948. ret = mmc_send_tuning(mmc, opcode, NULL);
  1949. if (!ret)
  1950. fall_delay |= BIT(i);
  1951. }
  1952. final_fall_delay = get_best_delay(host, fall_delay);
  1953. skip_fall:
  1954. final_maxlen = max(final_rise_delay.maxlen, final_fall_delay.maxlen);
  1955. if (final_maxlen == final_rise_delay.maxlen) {
  1956. sdr_clr_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1957. sdr_clr_bits(host->base + MSDC_IOCON,
  1958. MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL);
  1959. final_delay = final_rise_delay.final_phase;
  1960. } else {
  1961. sdr_set_bits(host->base + MSDC_IOCON, MSDC_IOCON_RSPL);
  1962. sdr_set_bits(host->base + MSDC_IOCON,
  1963. MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL);
  1964. final_delay = final_fall_delay.final_phase;
  1965. }
  1966. msdc_set_cmd_delay(host, final_delay);
  1967. msdc_set_data_delay(host, final_delay);
  1968. dev_dbg(host->dev, "Final pad delay: %x\n", final_delay);
  1969. return final_delay == 0xff ? -EIO : 0;
  1970. }
  1971. static int msdc_execute_tuning(struct mmc_host *mmc, u32 opcode)
  1972. {
  1973. struct msdc_host *host = mmc_priv(mmc);
  1974. int ret;
  1975. u32 tune_reg = host->dev_comp->pad_tune_reg;
  1976. if (host->dev_comp->data_tune && host->dev_comp->async_fifo) {
  1977. ret = msdc_tune_together(mmc, opcode);
  1978. if (host->hs400_mode) {
  1979. sdr_clr_bits(host->base + MSDC_IOCON,
  1980. MSDC_IOCON_DSPL | MSDC_IOCON_W_DSPL);
  1981. msdc_set_data_delay(host, 0);
  1982. }
  1983. goto tune_done;
  1984. }
  1985. if (host->hs400_mode &&
  1986. host->dev_comp->hs400_tune)
  1987. ret = hs400_tune_response(mmc, opcode);
  1988. else
  1989. ret = msdc_tune_response(mmc, opcode);
  1990. if (ret == -EIO) {
  1991. dev_err(host->dev, "Tune response fail!\n");
  1992. return ret;
  1993. }
  1994. if (host->hs400_mode == false) {
  1995. ret = msdc_tune_data(mmc, opcode);
  1996. if (ret == -EIO)
  1997. dev_err(host->dev, "Tune data fail!\n");
  1998. }
  1999. tune_done:
  2000. host->saved_tune_para.iocon = readl(host->base + MSDC_IOCON);
  2001. host->saved_tune_para.pad_tune = readl(host->base + tune_reg);
  2002. host->saved_tune_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE);
  2003. if (host->top_base) {
  2004. host->saved_tune_para.emmc_top_control = readl(host->top_base +
  2005. EMMC_TOP_CONTROL);
  2006. host->saved_tune_para.emmc_top_cmd = readl(host->top_base +
  2007. EMMC_TOP_CMD);
  2008. }
  2009. return ret;
  2010. }
  2011. static int msdc_prepare_hs400_tuning(struct mmc_host *mmc, struct mmc_ios *ios)
  2012. {
  2013. struct msdc_host *host = mmc_priv(mmc);
  2014. host->hs400_mode = true;
  2015. if (host->top_base)
  2016. writel(host->hs400_ds_delay,
  2017. host->top_base + EMMC50_PAD_DS_TUNE);
  2018. else
  2019. writel(host->hs400_ds_delay, host->base + PAD_DS_TUNE);
  2020. /* hs400 mode must set it to 0 */
  2021. sdr_clr_bits(host->base + MSDC_PATCH_BIT2, MSDC_PATCH_BIT2_CFGCRCSTS);
  2022. /* to improve read performance, set outstanding to 2 */
  2023. sdr_set_field(host->base + EMMC50_CFG3, EMMC50_CFG3_OUTS_WR, 2);
  2024. return 0;
  2025. }
  2026. static int msdc_execute_hs400_tuning(struct mmc_host *mmc, struct mmc_card *card)
  2027. {
  2028. struct msdc_host *host = mmc_priv(mmc);
  2029. struct msdc_delay_phase dly1_delay;
  2030. u32 val, result_dly1 = 0;
  2031. u8 *ext_csd;
  2032. int i, ret;
  2033. if (host->top_base) {
  2034. sdr_set_bits(host->top_base + EMMC50_PAD_DS_TUNE,
  2035. PAD_DS_DLY_SEL);
  2036. if (host->hs400_ds_dly3)
  2037. sdr_set_field(host->top_base + EMMC50_PAD_DS_TUNE,
  2038. PAD_DS_DLY3, host->hs400_ds_dly3);
  2039. } else {
  2040. sdr_set_bits(host->base + PAD_DS_TUNE, PAD_DS_TUNE_DLY_SEL);
  2041. if (host->hs400_ds_dly3)
  2042. sdr_set_field(host->base + PAD_DS_TUNE,
  2043. PAD_DS_TUNE_DLY3, host->hs400_ds_dly3);
  2044. }
  2045. host->hs400_tuning = true;
  2046. for (i = 0; i < PAD_DELAY_MAX; i++) {
  2047. if (host->top_base)
  2048. sdr_set_field(host->top_base + EMMC50_PAD_DS_TUNE,
  2049. PAD_DS_DLY1, i);
  2050. else
  2051. sdr_set_field(host->base + PAD_DS_TUNE,
  2052. PAD_DS_TUNE_DLY1, i);
  2053. ret = mmc_get_ext_csd(card, &ext_csd);
  2054. if (!ret) {
  2055. result_dly1 |= BIT(i);
  2056. kfree(ext_csd);
  2057. }
  2058. }
  2059. host->hs400_tuning = false;
  2060. dly1_delay = get_best_delay(host, result_dly1);
  2061. if (dly1_delay.maxlen == 0) {
  2062. dev_err(host->dev, "Failed to get DLY1 delay!\n");
  2063. goto fail;
  2064. }
  2065. if (host->top_base)
  2066. sdr_set_field(host->top_base + EMMC50_PAD_DS_TUNE,
  2067. PAD_DS_DLY1, dly1_delay.final_phase);
  2068. else
  2069. sdr_set_field(host->base + PAD_DS_TUNE,
  2070. PAD_DS_TUNE_DLY1, dly1_delay.final_phase);
  2071. if (host->top_base)
  2072. val = readl(host->top_base + EMMC50_PAD_DS_TUNE);
  2073. else
  2074. val = readl(host->base + PAD_DS_TUNE);
  2075. dev_info(host->dev, "Final PAD_DS_TUNE: 0x%x\n", val);
  2076. return 0;
  2077. fail:
  2078. dev_err(host->dev, "Failed to tuning DS pin delay!\n");
  2079. return -EIO;
  2080. }
  2081. static void msdc_hw_reset(struct mmc_host *mmc)
  2082. {
  2083. struct msdc_host *host = mmc_priv(mmc);
  2084. sdr_set_bits(host->base + EMMC_IOCON, 1);
  2085. udelay(10); /* 10us is enough */
  2086. sdr_clr_bits(host->base + EMMC_IOCON, 1);
  2087. }
  2088. static void msdc_ack_sdio_irq(struct mmc_host *mmc)
  2089. {
  2090. unsigned long flags;
  2091. struct msdc_host *host = mmc_priv(mmc);
  2092. spin_lock_irqsave(&host->lock, flags);
  2093. __msdc_enable_sdio_irq(host, 1);
  2094. spin_unlock_irqrestore(&host->lock, flags);
  2095. }
  2096. static int msdc_get_cd(struct mmc_host *mmc)
  2097. {
  2098. struct msdc_host *host = mmc_priv(mmc);
  2099. int val;
  2100. if (mmc->caps & MMC_CAP_NONREMOVABLE)
  2101. return 1;
  2102. if (!host->internal_cd)
  2103. return mmc_gpio_get_cd(mmc);
  2104. val = readl(host->base + MSDC_PS) & MSDC_PS_CDSTS;
  2105. if (mmc->caps2 & MMC_CAP2_CD_ACTIVE_HIGH)
  2106. return !!val;
  2107. else
  2108. return !val;
  2109. }
  2110. static void msdc_hs400_enhanced_strobe(struct mmc_host *mmc,
  2111. struct mmc_ios *ios)
  2112. {
  2113. struct msdc_host *host = mmc_priv(mmc);
  2114. if (ios->enhanced_strobe) {
  2115. msdc_prepare_hs400_tuning(mmc, ios);
  2116. sdr_set_field(host->base + EMMC50_CFG0, EMMC50_CFG_PADCMD_LATCHCK, 1);
  2117. sdr_set_field(host->base + EMMC50_CFG0, EMMC50_CFG_CMD_RESP_SEL, 1);
  2118. sdr_set_field(host->base + EMMC50_CFG1, EMMC50_CFG1_DS_CFG, 1);
  2119. sdr_clr_bits(host->base + CQHCI_SETTING, CQHCI_RD_CMD_WND_SEL);
  2120. sdr_clr_bits(host->base + CQHCI_SETTING, CQHCI_WR_CMD_WND_SEL);
  2121. sdr_clr_bits(host->base + EMMC51_CFG0, CMDQ_RDAT_CNT);
  2122. } else {
  2123. sdr_set_field(host->base + EMMC50_CFG0, EMMC50_CFG_PADCMD_LATCHCK, 0);
  2124. sdr_set_field(host->base + EMMC50_CFG0, EMMC50_CFG_CMD_RESP_SEL, 0);
  2125. sdr_set_field(host->base + EMMC50_CFG1, EMMC50_CFG1_DS_CFG, 0);
  2126. sdr_set_bits(host->base + CQHCI_SETTING, CQHCI_RD_CMD_WND_SEL);
  2127. sdr_set_bits(host->base + CQHCI_SETTING, CQHCI_WR_CMD_WND_SEL);
  2128. sdr_set_field(host->base + EMMC51_CFG0, CMDQ_RDAT_CNT, 0xb4);
  2129. }
  2130. }
  2131. static void msdc_cqe_enable(struct mmc_host *mmc)
  2132. {
  2133. struct msdc_host *host = mmc_priv(mmc);
  2134. /* enable cmdq irq */
  2135. writel(MSDC_INT_CMDQ, host->base + MSDC_INTEN);
  2136. /* enable busy check */
  2137. sdr_set_bits(host->base + MSDC_PATCH_BIT1, MSDC_PB1_BUSY_CHECK_SEL);
  2138. /* default write data / busy timeout 20s */
  2139. msdc_set_busy_timeout(host, 20 * 1000000000ULL, 0);
  2140. /* default read data timeout 1s */
  2141. msdc_set_timeout(host, 1000000000ULL, 0);
  2142. }
  2143. static void msdc_cqe_disable(struct mmc_host *mmc, bool recovery)
  2144. {
  2145. struct msdc_host *host = mmc_priv(mmc);
  2146. unsigned int val = 0;
  2147. /* disable cmdq irq */
  2148. sdr_clr_bits(host->base + MSDC_INTEN, MSDC_INT_CMDQ);
  2149. /* disable busy check */
  2150. sdr_clr_bits(host->base + MSDC_PATCH_BIT1, MSDC_PB1_BUSY_CHECK_SEL);
  2151. val = readl(host->base + MSDC_INT);
  2152. writel(val, host->base + MSDC_INT);
  2153. if (recovery) {
  2154. sdr_set_field(host->base + MSDC_DMA_CTRL,
  2155. MSDC_DMA_CTRL_STOP, 1);
  2156. if (WARN_ON(readl_poll_timeout(host->base + MSDC_DMA_CTRL, val,
  2157. !(val & MSDC_DMA_CTRL_STOP), 1, 3000)))
  2158. return;
  2159. if (WARN_ON(readl_poll_timeout(host->base + MSDC_DMA_CFG, val,
  2160. !(val & MSDC_DMA_CFG_STS), 1, 3000)))
  2161. return;
  2162. msdc_reset_hw(host);
  2163. }
  2164. }
  2165. static void msdc_cqe_pre_enable(struct mmc_host *mmc)
  2166. {
  2167. struct cqhci_host *cq_host = mmc->cqe_private;
  2168. u32 reg;
  2169. reg = cqhci_readl(cq_host, CQHCI_CFG);
  2170. reg |= CQHCI_ENABLE;
  2171. cqhci_writel(cq_host, reg, CQHCI_CFG);
  2172. }
  2173. static void msdc_cqe_post_disable(struct mmc_host *mmc)
  2174. {
  2175. struct cqhci_host *cq_host = mmc->cqe_private;
  2176. u32 reg;
  2177. reg = cqhci_readl(cq_host, CQHCI_CFG);
  2178. reg &= ~CQHCI_ENABLE;
  2179. cqhci_writel(cq_host, reg, CQHCI_CFG);
  2180. }
  2181. static const struct mmc_host_ops mt_msdc_ops = {
  2182. .post_req = msdc_post_req,
  2183. .pre_req = msdc_pre_req,
  2184. .request = msdc_ops_request,
  2185. .set_ios = msdc_ops_set_ios,
  2186. .get_ro = mmc_gpio_get_ro,
  2187. .get_cd = msdc_get_cd,
  2188. .hs400_enhanced_strobe = msdc_hs400_enhanced_strobe,
  2189. .enable_sdio_irq = msdc_enable_sdio_irq,
  2190. .ack_sdio_irq = msdc_ack_sdio_irq,
  2191. .start_signal_voltage_switch = msdc_ops_switch_volt,
  2192. .card_busy = msdc_card_busy,
  2193. .execute_tuning = msdc_execute_tuning,
  2194. .prepare_hs400_tuning = msdc_prepare_hs400_tuning,
  2195. .execute_hs400_tuning = msdc_execute_hs400_tuning,
  2196. .card_hw_reset = msdc_hw_reset,
  2197. };
  2198. static const struct cqhci_host_ops msdc_cmdq_ops = {
  2199. .enable = msdc_cqe_enable,
  2200. .disable = msdc_cqe_disable,
  2201. .pre_enable = msdc_cqe_pre_enable,
  2202. .post_disable = msdc_cqe_post_disable,
  2203. };
  2204. static void msdc_of_property_parse(struct platform_device *pdev,
  2205. struct msdc_host *host)
  2206. {
  2207. of_property_read_u32(pdev->dev.of_node, "mediatek,latch-ck",
  2208. &host->latch_ck);
  2209. of_property_read_u32(pdev->dev.of_node, "hs400-ds-delay",
  2210. &host->hs400_ds_delay);
  2211. of_property_read_u32(pdev->dev.of_node, "mediatek,hs400-ds-dly3",
  2212. &host->hs400_ds_dly3);
  2213. of_property_read_u32(pdev->dev.of_node, "mediatek,hs200-cmd-int-delay",
  2214. &host->hs200_cmd_int_delay);
  2215. of_property_read_u32(pdev->dev.of_node, "mediatek,hs400-cmd-int-delay",
  2216. &host->hs400_cmd_int_delay);
  2217. if (of_property_read_bool(pdev->dev.of_node,
  2218. "mediatek,hs400-cmd-resp-sel-rising"))
  2219. host->hs400_cmd_resp_sel_rising = true;
  2220. else
  2221. host->hs400_cmd_resp_sel_rising = false;
  2222. if (of_property_read_bool(pdev->dev.of_node,
  2223. "supports-cqe"))
  2224. host->cqhci = true;
  2225. else
  2226. host->cqhci = false;
  2227. }
  2228. static int msdc_of_clock_parse(struct platform_device *pdev,
  2229. struct msdc_host *host)
  2230. {
  2231. int ret;
  2232. host->src_clk = devm_clk_get(&pdev->dev, "source");
  2233. if (IS_ERR(host->src_clk))
  2234. return PTR_ERR(host->src_clk);
  2235. host->h_clk = devm_clk_get(&pdev->dev, "hclk");
  2236. if (IS_ERR(host->h_clk))
  2237. return PTR_ERR(host->h_clk);
  2238. host->bus_clk = devm_clk_get_optional(&pdev->dev, "bus_clk");
  2239. if (IS_ERR(host->bus_clk))
  2240. host->bus_clk = NULL;
  2241. /*source clock control gate is optional clock*/
  2242. host->src_clk_cg = devm_clk_get_optional(&pdev->dev, "source_cg");
  2243. if (IS_ERR(host->src_clk_cg))
  2244. return PTR_ERR(host->src_clk_cg);
  2245. /*
  2246. * Fallback for legacy device-trees: src_clk and HCLK use the same
  2247. * bit to control gating but they are parented to a different mux,
  2248. * hence if our intention is to gate only the source, required
  2249. * during a clk mode switch to avoid hw hangs, we need to gate
  2250. * its parent (specified as a different clock only on new DTs).
  2251. */
  2252. if (!host->src_clk_cg) {
  2253. host->src_clk_cg = clk_get_parent(host->src_clk);
  2254. if (IS_ERR(host->src_clk_cg))
  2255. return PTR_ERR(host->src_clk_cg);
  2256. }
  2257. /* If present, always enable for this clock gate */
  2258. host->sys_clk_cg = devm_clk_get_optional_enabled(&pdev->dev, "sys_cg");
  2259. if (IS_ERR(host->sys_clk_cg))
  2260. host->sys_clk_cg = NULL;
  2261. host->bulk_clks[0].id = "pclk_cg";
  2262. host->bulk_clks[1].id = "axi_cg";
  2263. host->bulk_clks[2].id = "ahb_cg";
  2264. ret = devm_clk_bulk_get_optional(&pdev->dev, MSDC_NR_CLOCKS,
  2265. host->bulk_clks);
  2266. if (ret) {
  2267. dev_err(&pdev->dev, "Cannot get pclk/axi/ahb clock gates\n");
  2268. return ret;
  2269. }
  2270. return 0;
  2271. }
  2272. static int msdc_drv_probe(struct platform_device *pdev)
  2273. {
  2274. struct mmc_host *mmc;
  2275. struct msdc_host *host;
  2276. struct resource *res;
  2277. int ret;
  2278. if (!pdev->dev.of_node) {
  2279. dev_err(&pdev->dev, "No DT found\n");
  2280. return -EINVAL;
  2281. }
  2282. /* Allocate MMC host for this device */
  2283. mmc = mmc_alloc_host(sizeof(struct msdc_host), &pdev->dev);
  2284. if (!mmc)
  2285. return -ENOMEM;
  2286. host = mmc_priv(mmc);
  2287. ret = mmc_of_parse(mmc);
  2288. if (ret)
  2289. goto host_free;
  2290. host->base = devm_platform_ioremap_resource(pdev, 0);
  2291. if (IS_ERR(host->base)) {
  2292. ret = PTR_ERR(host->base);
  2293. goto host_free;
  2294. }
  2295. res = platform_get_resource(pdev, IORESOURCE_MEM, 1);
  2296. if (res) {
  2297. host->top_base = devm_ioremap_resource(&pdev->dev, res);
  2298. if (IS_ERR(host->top_base))
  2299. host->top_base = NULL;
  2300. }
  2301. ret = mmc_regulator_get_supply(mmc);
  2302. if (ret)
  2303. goto host_free;
  2304. ret = msdc_of_clock_parse(pdev, host);
  2305. if (ret)
  2306. goto host_free;
  2307. host->reset = devm_reset_control_get_optional_exclusive(&pdev->dev,
  2308. "hrst");
  2309. if (IS_ERR(host->reset)) {
  2310. ret = PTR_ERR(host->reset);
  2311. goto host_free;
  2312. }
  2313. host->irq = platform_get_irq(pdev, 0);
  2314. if (host->irq < 0) {
  2315. ret = host->irq;
  2316. goto host_free;
  2317. }
  2318. host->pinctrl = devm_pinctrl_get(&pdev->dev);
  2319. if (IS_ERR(host->pinctrl)) {
  2320. ret = PTR_ERR(host->pinctrl);
  2321. dev_err(&pdev->dev, "Cannot find pinctrl!\n");
  2322. goto host_free;
  2323. }
  2324. host->pins_default = pinctrl_lookup_state(host->pinctrl, "default");
  2325. if (IS_ERR(host->pins_default)) {
  2326. ret = PTR_ERR(host->pins_default);
  2327. dev_err(&pdev->dev, "Cannot find pinctrl default!\n");
  2328. goto host_free;
  2329. }
  2330. host->pins_uhs = pinctrl_lookup_state(host->pinctrl, "state_uhs");
  2331. if (IS_ERR(host->pins_uhs)) {
  2332. ret = PTR_ERR(host->pins_uhs);
  2333. dev_err(&pdev->dev, "Cannot find pinctrl uhs!\n");
  2334. goto host_free;
  2335. }
  2336. /* Support for SDIO eint irq ? */
  2337. if ((mmc->pm_caps & MMC_PM_WAKE_SDIO_IRQ) && (mmc->pm_caps & MMC_PM_KEEP_POWER)) {
  2338. host->eint_irq = platform_get_irq_byname_optional(pdev, "sdio_wakeup");
  2339. if (host->eint_irq > 0) {
  2340. host->pins_eint = pinctrl_lookup_state(host->pinctrl, "state_eint");
  2341. if (IS_ERR(host->pins_eint)) {
  2342. dev_err(&pdev->dev, "Cannot find pinctrl eint!\n");
  2343. host->pins_eint = NULL;
  2344. } else {
  2345. device_init_wakeup(&pdev->dev, true);
  2346. }
  2347. }
  2348. }
  2349. msdc_of_property_parse(pdev, host);
  2350. host->dev = &pdev->dev;
  2351. host->dev_comp = of_device_get_match_data(&pdev->dev);
  2352. host->src_clk_freq = clk_get_rate(host->src_clk);
  2353. /* Set host parameters to mmc */
  2354. mmc->ops = &mt_msdc_ops;
  2355. if (host->dev_comp->clk_div_bits == 8)
  2356. mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 255);
  2357. else
  2358. mmc->f_min = DIV_ROUND_UP(host->src_clk_freq, 4 * 4095);
  2359. if (!(mmc->caps & MMC_CAP_NONREMOVABLE) &&
  2360. !mmc_can_gpio_cd(mmc) &&
  2361. host->dev_comp->use_internal_cd) {
  2362. /*
  2363. * Is removable but no GPIO declared, so
  2364. * use internal functionality.
  2365. */
  2366. host->internal_cd = true;
  2367. }
  2368. if (mmc->caps & MMC_CAP_SDIO_IRQ)
  2369. mmc->caps2 |= MMC_CAP2_SDIO_IRQ_NOTHREAD;
  2370. mmc->caps |= MMC_CAP_CMD23;
  2371. if (host->cqhci)
  2372. mmc->caps2 |= MMC_CAP2_CQE | MMC_CAP2_CQE_DCMD;
  2373. /* MMC core transfer sizes tunable parameters */
  2374. mmc->max_segs = MAX_BD_NUM;
  2375. if (host->dev_comp->support_64g)
  2376. mmc->max_seg_size = BDMA_DESC_BUFLEN_EXT;
  2377. else
  2378. mmc->max_seg_size = BDMA_DESC_BUFLEN;
  2379. mmc->max_blk_size = 2048;
  2380. mmc->max_req_size = 512 * 1024;
  2381. mmc->max_blk_count = mmc->max_req_size / 512;
  2382. if (host->dev_comp->support_64g)
  2383. host->dma_mask = DMA_BIT_MASK(36);
  2384. else
  2385. host->dma_mask = DMA_BIT_MASK(32);
  2386. mmc_dev(mmc)->dma_mask = &host->dma_mask;
  2387. host->timeout_clks = 3 * 1048576;
  2388. host->dma.gpd = dma_alloc_coherent(&pdev->dev,
  2389. 2 * sizeof(struct mt_gpdma_desc),
  2390. &host->dma.gpd_addr, GFP_KERNEL);
  2391. host->dma.bd = dma_alloc_coherent(&pdev->dev,
  2392. MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  2393. &host->dma.bd_addr, GFP_KERNEL);
  2394. if (!host->dma.gpd || !host->dma.bd) {
  2395. ret = -ENOMEM;
  2396. goto release_mem;
  2397. }
  2398. msdc_init_gpd_bd(host, &host->dma);
  2399. INIT_DELAYED_WORK(&host->req_timeout, msdc_request_timeout);
  2400. spin_lock_init(&host->lock);
  2401. platform_set_drvdata(pdev, mmc);
  2402. ret = msdc_ungate_clock(host);
  2403. if (ret) {
  2404. dev_err(&pdev->dev, "Cannot ungate clocks!\n");
  2405. goto release_mem;
  2406. }
  2407. msdc_init_hw(host);
  2408. if (mmc->caps2 & MMC_CAP2_CQE) {
  2409. host->cq_host = devm_kzalloc(mmc->parent,
  2410. sizeof(*host->cq_host),
  2411. GFP_KERNEL);
  2412. if (!host->cq_host) {
  2413. ret = -ENOMEM;
  2414. goto host_free;
  2415. }
  2416. host->cq_host->caps |= CQHCI_TASK_DESC_SZ_128;
  2417. host->cq_host->mmio = host->base + 0x800;
  2418. host->cq_host->ops = &msdc_cmdq_ops;
  2419. ret = cqhci_init(host->cq_host, mmc, true);
  2420. if (ret)
  2421. goto host_free;
  2422. mmc->max_segs = 128;
  2423. /* cqhci 16bit length */
  2424. /* 0 size, means 65536 so we don't have to -1 here */
  2425. mmc->max_seg_size = 64 * 1024;
  2426. }
  2427. ret = devm_request_irq(&pdev->dev, host->irq, msdc_irq,
  2428. IRQF_TRIGGER_NONE, pdev->name, host);
  2429. if (ret)
  2430. goto release;
  2431. pm_runtime_set_active(host->dev);
  2432. pm_runtime_set_autosuspend_delay(host->dev, MTK_MMC_AUTOSUSPEND_DELAY);
  2433. pm_runtime_use_autosuspend(host->dev);
  2434. pm_runtime_enable(host->dev);
  2435. ret = mmc_add_host(mmc);
  2436. if (ret)
  2437. goto end;
  2438. return 0;
  2439. end:
  2440. pm_runtime_disable(host->dev);
  2441. release:
  2442. platform_set_drvdata(pdev, NULL);
  2443. msdc_deinit_hw(host);
  2444. msdc_gate_clock(host);
  2445. release_mem:
  2446. if (host->dma.gpd)
  2447. dma_free_coherent(&pdev->dev,
  2448. 2 * sizeof(struct mt_gpdma_desc),
  2449. host->dma.gpd, host->dma.gpd_addr);
  2450. if (host->dma.bd)
  2451. dma_free_coherent(&pdev->dev,
  2452. MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  2453. host->dma.bd, host->dma.bd_addr);
  2454. host_free:
  2455. mmc_free_host(mmc);
  2456. return ret;
  2457. }
  2458. static int msdc_drv_remove(struct platform_device *pdev)
  2459. {
  2460. struct mmc_host *mmc;
  2461. struct msdc_host *host;
  2462. mmc = platform_get_drvdata(pdev);
  2463. host = mmc_priv(mmc);
  2464. pm_runtime_get_sync(host->dev);
  2465. platform_set_drvdata(pdev, NULL);
  2466. mmc_remove_host(mmc);
  2467. msdc_deinit_hw(host);
  2468. msdc_gate_clock(host);
  2469. pm_runtime_disable(host->dev);
  2470. pm_runtime_put_noidle(host->dev);
  2471. dma_free_coherent(&pdev->dev,
  2472. 2 * sizeof(struct mt_gpdma_desc),
  2473. host->dma.gpd, host->dma.gpd_addr);
  2474. dma_free_coherent(&pdev->dev, MAX_BD_NUM * sizeof(struct mt_bdma_desc),
  2475. host->dma.bd, host->dma.bd_addr);
  2476. mmc_free_host(mmc);
  2477. return 0;
  2478. }
  2479. static void msdc_save_reg(struct msdc_host *host)
  2480. {
  2481. u32 tune_reg = host->dev_comp->pad_tune_reg;
  2482. host->save_para.msdc_cfg = readl(host->base + MSDC_CFG);
  2483. host->save_para.iocon = readl(host->base + MSDC_IOCON);
  2484. host->save_para.sdc_cfg = readl(host->base + SDC_CFG);
  2485. host->save_para.patch_bit0 = readl(host->base + MSDC_PATCH_BIT);
  2486. host->save_para.patch_bit1 = readl(host->base + MSDC_PATCH_BIT1);
  2487. host->save_para.patch_bit2 = readl(host->base + MSDC_PATCH_BIT2);
  2488. host->save_para.pad_ds_tune = readl(host->base + PAD_DS_TUNE);
  2489. host->save_para.pad_cmd_tune = readl(host->base + PAD_CMD_TUNE);
  2490. host->save_para.emmc50_cfg0 = readl(host->base + EMMC50_CFG0);
  2491. host->save_para.emmc50_cfg3 = readl(host->base + EMMC50_CFG3);
  2492. host->save_para.sdc_fifo_cfg = readl(host->base + SDC_FIFO_CFG);
  2493. if (host->top_base) {
  2494. host->save_para.emmc_top_control =
  2495. readl(host->top_base + EMMC_TOP_CONTROL);
  2496. host->save_para.emmc_top_cmd =
  2497. readl(host->top_base + EMMC_TOP_CMD);
  2498. host->save_para.emmc50_pad_ds_tune =
  2499. readl(host->top_base + EMMC50_PAD_DS_TUNE);
  2500. } else {
  2501. host->save_para.pad_tune = readl(host->base + tune_reg);
  2502. }
  2503. }
  2504. static void msdc_restore_reg(struct msdc_host *host)
  2505. {
  2506. struct mmc_host *mmc = mmc_from_priv(host);
  2507. u32 tune_reg = host->dev_comp->pad_tune_reg;
  2508. writel(host->save_para.msdc_cfg, host->base + MSDC_CFG);
  2509. writel(host->save_para.iocon, host->base + MSDC_IOCON);
  2510. writel(host->save_para.sdc_cfg, host->base + SDC_CFG);
  2511. writel(host->save_para.patch_bit0, host->base + MSDC_PATCH_BIT);
  2512. writel(host->save_para.patch_bit1, host->base + MSDC_PATCH_BIT1);
  2513. writel(host->save_para.patch_bit2, host->base + MSDC_PATCH_BIT2);
  2514. writel(host->save_para.pad_ds_tune, host->base + PAD_DS_TUNE);
  2515. writel(host->save_para.pad_cmd_tune, host->base + PAD_CMD_TUNE);
  2516. writel(host->save_para.emmc50_cfg0, host->base + EMMC50_CFG0);
  2517. writel(host->save_para.emmc50_cfg3, host->base + EMMC50_CFG3);
  2518. writel(host->save_para.sdc_fifo_cfg, host->base + SDC_FIFO_CFG);
  2519. if (host->top_base) {
  2520. writel(host->save_para.emmc_top_control,
  2521. host->top_base + EMMC_TOP_CONTROL);
  2522. writel(host->save_para.emmc_top_cmd,
  2523. host->top_base + EMMC_TOP_CMD);
  2524. writel(host->save_para.emmc50_pad_ds_tune,
  2525. host->top_base + EMMC50_PAD_DS_TUNE);
  2526. } else {
  2527. writel(host->save_para.pad_tune, host->base + tune_reg);
  2528. }
  2529. if (sdio_irq_claimed(mmc))
  2530. __msdc_enable_sdio_irq(host, 1);
  2531. }
  2532. static int __maybe_unused msdc_runtime_suspend(struct device *dev)
  2533. {
  2534. struct mmc_host *mmc = dev_get_drvdata(dev);
  2535. struct msdc_host *host = mmc_priv(mmc);
  2536. msdc_save_reg(host);
  2537. if (sdio_irq_claimed(mmc)) {
  2538. if (host->pins_eint) {
  2539. disable_irq(host->irq);
  2540. pinctrl_select_state(host->pinctrl, host->pins_eint);
  2541. }
  2542. __msdc_enable_sdio_irq(host, 0);
  2543. }
  2544. msdc_gate_clock(host);
  2545. return 0;
  2546. }
  2547. static int __maybe_unused msdc_runtime_resume(struct device *dev)
  2548. {
  2549. struct mmc_host *mmc = dev_get_drvdata(dev);
  2550. struct msdc_host *host = mmc_priv(mmc);
  2551. int ret;
  2552. ret = msdc_ungate_clock(host);
  2553. if (ret)
  2554. return ret;
  2555. msdc_restore_reg(host);
  2556. if (sdio_irq_claimed(mmc) && host->pins_eint) {
  2557. pinctrl_select_state(host->pinctrl, host->pins_uhs);
  2558. enable_irq(host->irq);
  2559. }
  2560. return 0;
  2561. }
  2562. static int __maybe_unused msdc_suspend(struct device *dev)
  2563. {
  2564. struct mmc_host *mmc = dev_get_drvdata(dev);
  2565. struct msdc_host *host = mmc_priv(mmc);
  2566. int ret;
  2567. u32 val;
  2568. if (mmc->caps2 & MMC_CAP2_CQE) {
  2569. ret = cqhci_suspend(mmc);
  2570. if (ret)
  2571. return ret;
  2572. val = readl(host->base + MSDC_INT);
  2573. writel(val, host->base + MSDC_INT);
  2574. }
  2575. /*
  2576. * Bump up runtime PM usage counter otherwise dev->power.needs_force_resume will
  2577. * not be marked as 1, pm_runtime_force_resume() will go out directly.
  2578. */
  2579. if (sdio_irq_claimed(mmc) && host->pins_eint)
  2580. pm_runtime_get_noresume(dev);
  2581. return pm_runtime_force_suspend(dev);
  2582. }
  2583. static int __maybe_unused msdc_resume(struct device *dev)
  2584. {
  2585. struct mmc_host *mmc = dev_get_drvdata(dev);
  2586. struct msdc_host *host = mmc_priv(mmc);
  2587. if (sdio_irq_claimed(mmc) && host->pins_eint)
  2588. pm_runtime_put_noidle(dev);
  2589. return pm_runtime_force_resume(dev);
  2590. }
  2591. static const struct dev_pm_ops msdc_dev_pm_ops = {
  2592. SET_SYSTEM_SLEEP_PM_OPS(msdc_suspend, msdc_resume)
  2593. SET_RUNTIME_PM_OPS(msdc_runtime_suspend, msdc_runtime_resume, NULL)
  2594. };
  2595. static struct platform_driver mt_msdc_driver = {
  2596. .probe = msdc_drv_probe,
  2597. .remove = msdc_drv_remove,
  2598. .driver = {
  2599. .name = "mtk-msdc",
  2600. .probe_type = PROBE_PREFER_ASYNCHRONOUS,
  2601. .of_match_table = msdc_of_ids,
  2602. .pm = &msdc_dev_pm_ops,
  2603. },
  2604. };
  2605. module_platform_driver(mt_msdc_driver);
  2606. MODULE_LICENSE("GPL v2");
  2607. MODULE_DESCRIPTION("MediaTek SD/MMC Card Driver");