pci.c 59 KB

1234567891011121314151617181920212223242526272829303132333435363738394041424344454647484950515253545556575859606162636465666768697071727374757677787980818283848586878889909192939495969798991001011021031041051061071081091101111121131141151161171181191201211221231241251261271281291301311321331341351361371381391401411421431441451461471481491501511521531541551561571581591601611621631641651661671681691701711721731741751761771781791801811821831841851861871881891901911921931941951961971981992002012022032042052062072082092102112122132142152162172182192202212222232242252262272282292302312322332342352362372382392402412422432442452462472482492502512522532542552562572582592602612622632642652662672682692702712722732742752762772782792802812822832842852862872882892902912922932942952962972982993003013023033043053063073083093103113123133143153163173183193203213223233243253263273283293303313323333343353363373383393403413423433443453463473483493503513523533543553563573583593603613623633643653663673683693703713723733743753763773783793803813823833843853863873883893903913923933943953963973983994004014024034044054064074084094104114124134144154164174184194204214224234244254264274284294304314324334344354364374384394404414424434444454464474484494504514524534544554564574584594604614624634644654664674684694704714724734744754764774784794804814824834844854864874884894904914924934944954964974984995005015025035045055065075085095105115125135145155165175185195205215225235245255265275285295305315325335345355365375385395405415425435445455465475485495505515525535545555565575585595605615625635645655665675685695705715725735745755765775785795805815825835845855865875885895905915925935945955965975985996006016026036046056066076086096106116126136146156166176186196206216226236246256266276286296306316326336346356366376386396406416426436446456466476486496506516526536546556566576586596606616626636646656666676686696706716726736746756766776786796806816826836846856866876886896906916926936946956966976986997007017027037047057067077087097107117127137147157167177187197207217227237247257267277287297307317327337347357367377387397407417427437447457467477487497507517527537547557567577587597607617627637647657667677687697707717727737747757767777787797807817827837847857867877887897907917927937947957967977987998008018028038048058068078088098108118128138148158168178188198208218228238248258268278288298308318328338348358368378388398408418428438448458468478488498508518528538548558568578588598608618628638648658668678688698708718728738748758768778788798808818828838848858868878888898908918928938948958968978988999009019029039049059069079089099109119129139149159169179189199209219229239249259269279289299309319329339349359369379389399409419429439449459469479489499509519529539549559569579589599609619629639649659669679689699709719729739749759769779789799809819829839849859869879889899909919929939949959969979989991000100110021003100410051006100710081009101010111012101310141015101610171018101910201021102210231024102510261027102810291030103110321033103410351036103710381039104010411042104310441045104610471048104910501051105210531054105510561057105810591060106110621063106410651066106710681069107010711072107310741075107610771078107910801081108210831084108510861087108810891090109110921093109410951096109710981099110011011102110311041105110611071108110911101111111211131114111511161117111811191120112111221123112411251126112711281129113011311132113311341135113611371138113911401141114211431144114511461147114811491150115111521153115411551156115711581159116011611162116311641165116611671168116911701171117211731174117511761177117811791180118111821183118411851186118711881189119011911192119311941195119611971198119912001201120212031204120512061207120812091210121112121213121412151216121712181219122012211222122312241225122612271228122912301231123212331234123512361237123812391240124112421243124412451246124712481249125012511252125312541255125612571258125912601261126212631264126512661267126812691270127112721273127412751276127712781279128012811282128312841285128612871288128912901291129212931294129512961297129812991300130113021303130413051306130713081309131013111312131313141315131613171318131913201321132213231324132513261327132813291330133113321333133413351336133713381339134013411342134313441345134613471348134913501351135213531354135513561357135813591360136113621363136413651366136713681369137013711372137313741375137613771378137913801381138213831384138513861387138813891390139113921393139413951396139713981399140014011402140314041405140614071408140914101411141214131414141514161417141814191420142114221423142414251426142714281429143014311432143314341435143614371438143914401441144214431444144514461447144814491450145114521453145414551456145714581459146014611462146314641465146614671468146914701471147214731474147514761477147814791480148114821483148414851486148714881489149014911492149314941495149614971498149915001501150215031504150515061507150815091510151115121513151415151516151715181519152015211522152315241525152615271528152915301531153215331534153515361537153815391540154115421543154415451546154715481549155015511552155315541555155615571558155915601561156215631564156515661567156815691570157115721573157415751576157715781579158015811582158315841585158615871588158915901591159215931594159515961597159815991600160116021603160416051606160716081609161016111612161316141615161616171618161916201621162216231624162516261627162816291630163116321633163416351636163716381639164016411642164316441645164616471648164916501651165216531654165516561657165816591660166116621663166416651666166716681669167016711672167316741675167616771678167916801681168216831684168516861687168816891690169116921693169416951696169716981699170017011702170317041705170617071708170917101711171217131714171517161717171817191720172117221723172417251726172717281729173017311732173317341735173617371738173917401741174217431744174517461747174817491750175117521753175417551756175717581759176017611762176317641765176617671768176917701771177217731774177517761777177817791780178117821783178417851786178717881789179017911792179317941795179617971798179918001801180218031804180518061807180818091810181118121813181418151816181718181819182018211822182318241825182618271828182918301831183218331834183518361837183818391840184118421843184418451846184718481849185018511852185318541855185618571858185918601861186218631864186518661867186818691870187118721873187418751876187718781879188018811882188318841885188618871888188918901891189218931894189518961897189818991900190119021903190419051906190719081909191019111912191319141915191619171918191919201921192219231924192519261927192819291930193119321933193419351936193719381939194019411942194319441945194619471948194919501951195219531954195519561957195819591960196119621963196419651966196719681969197019711972197319741975197619771978197919801981198219831984198519861987198819891990199119921993199419951996199719981999200020012002200320042005200620072008200920102011201220132014201520162017201820192020202120222023202420252026202720282029203020312032203320342035203620372038203920402041204220432044204520462047204820492050205120522053205420552056205720582059206020612062206320642065206620672068206920702071207220732074207520762077207820792080208120822083208420852086208720882089209020912092209320942095209620972098209921002101210221032104210521062107210821092110211121122113211421152116
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright 2014 IBM Corp.
  4. */
  5. #include <linux/pci_regs.h>
  6. #include <linux/pci_ids.h>
  7. #include <linux/device.h>
  8. #include <linux/module.h>
  9. #include <linux/kernel.h>
  10. #include <linux/slab.h>
  11. #include <linux/sort.h>
  12. #include <linux/pci.h>
  13. #include <linux/of.h>
  14. #include <linux/delay.h>
  15. #include <asm/opal.h>
  16. #include <asm/msi_bitmap.h>
  17. #include <asm/pnv-pci.h>
  18. #include <asm/io.h>
  19. #include <asm/reg.h>
  20. #include "cxl.h"
  21. #include <misc/cxl.h>
  22. #define CXL_PCI_VSEC_ID 0x1280
  23. #define CXL_VSEC_MIN_SIZE 0x80
  24. #define CXL_READ_VSEC_LENGTH(dev, vsec, dest) \
  25. { \
  26. pci_read_config_word(dev, vsec + 0x6, dest); \
  27. *dest >>= 4; \
  28. }
  29. #define CXL_READ_VSEC_NAFUS(dev, vsec, dest) \
  30. pci_read_config_byte(dev, vsec + 0x8, dest)
  31. #define CXL_READ_VSEC_STATUS(dev, vsec, dest) \
  32. pci_read_config_byte(dev, vsec + 0x9, dest)
  33. #define CXL_STATUS_SECOND_PORT 0x80
  34. #define CXL_STATUS_MSI_X_FULL 0x40
  35. #define CXL_STATUS_MSI_X_SINGLE 0x20
  36. #define CXL_STATUS_FLASH_RW 0x08
  37. #define CXL_STATUS_FLASH_RO 0x04
  38. #define CXL_STATUS_LOADABLE_AFU 0x02
  39. #define CXL_STATUS_LOADABLE_PSL 0x01
  40. /* If we see these features we won't try to use the card */
  41. #define CXL_UNSUPPORTED_FEATURES \
  42. (CXL_STATUS_MSI_X_FULL | CXL_STATUS_MSI_X_SINGLE)
  43. #define CXL_READ_VSEC_MODE_CONTROL(dev, vsec, dest) \
  44. pci_read_config_byte(dev, vsec + 0xa, dest)
  45. #define CXL_WRITE_VSEC_MODE_CONTROL(dev, vsec, val) \
  46. pci_write_config_byte(dev, vsec + 0xa, val)
  47. #define CXL_VSEC_PROTOCOL_MASK 0xe0
  48. #define CXL_VSEC_PROTOCOL_1024TB 0x80
  49. #define CXL_VSEC_PROTOCOL_512TB 0x40
  50. #define CXL_VSEC_PROTOCOL_256TB 0x20 /* Power 8/9 uses this */
  51. #define CXL_VSEC_PROTOCOL_ENABLE 0x01
  52. #define CXL_READ_VSEC_PSL_REVISION(dev, vsec, dest) \
  53. pci_read_config_word(dev, vsec + 0xc, dest)
  54. #define CXL_READ_VSEC_CAIA_MINOR(dev, vsec, dest) \
  55. pci_read_config_byte(dev, vsec + 0xe, dest)
  56. #define CXL_READ_VSEC_CAIA_MAJOR(dev, vsec, dest) \
  57. pci_read_config_byte(dev, vsec + 0xf, dest)
  58. #define CXL_READ_VSEC_BASE_IMAGE(dev, vsec, dest) \
  59. pci_read_config_word(dev, vsec + 0x10, dest)
  60. #define CXL_READ_VSEC_IMAGE_STATE(dev, vsec, dest) \
  61. pci_read_config_byte(dev, vsec + 0x13, dest)
  62. #define CXL_WRITE_VSEC_IMAGE_STATE(dev, vsec, val) \
  63. pci_write_config_byte(dev, vsec + 0x13, val)
  64. #define CXL_VSEC_USER_IMAGE_LOADED 0x80 /* RO */
  65. #define CXL_VSEC_PERST_LOADS_IMAGE 0x20 /* RW */
  66. #define CXL_VSEC_PERST_SELECT_USER 0x10 /* RW */
  67. #define CXL_READ_VSEC_AFU_DESC_OFF(dev, vsec, dest) \
  68. pci_read_config_dword(dev, vsec + 0x20, dest)
  69. #define CXL_READ_VSEC_AFU_DESC_SIZE(dev, vsec, dest) \
  70. pci_read_config_dword(dev, vsec + 0x24, dest)
  71. #define CXL_READ_VSEC_PS_OFF(dev, vsec, dest) \
  72. pci_read_config_dword(dev, vsec + 0x28, dest)
  73. #define CXL_READ_VSEC_PS_SIZE(dev, vsec, dest) \
  74. pci_read_config_dword(dev, vsec + 0x2c, dest)
  75. /* This works a little different than the p1/p2 register accesses to make it
  76. * easier to pull out individual fields */
  77. #define AFUD_READ(afu, off) in_be64(afu->native->afu_desc_mmio + off)
  78. #define AFUD_READ_LE(afu, off) in_le64(afu->native->afu_desc_mmio + off)
  79. #define EXTRACT_PPC_BIT(val, bit) (!!(val & PPC_BIT(bit)))
  80. #define EXTRACT_PPC_BITS(val, bs, be) ((val & PPC_BITMASK(bs, be)) >> PPC_BITLSHIFT(be))
  81. #define AFUD_READ_INFO(afu) AFUD_READ(afu, 0x0)
  82. #define AFUD_NUM_INTS_PER_PROC(val) EXTRACT_PPC_BITS(val, 0, 15)
  83. #define AFUD_NUM_PROCS(val) EXTRACT_PPC_BITS(val, 16, 31)
  84. #define AFUD_NUM_CRS(val) EXTRACT_PPC_BITS(val, 32, 47)
  85. #define AFUD_MULTIMODE(val) EXTRACT_PPC_BIT(val, 48)
  86. #define AFUD_PUSH_BLOCK_TRANSFER(val) EXTRACT_PPC_BIT(val, 55)
  87. #define AFUD_DEDICATED_PROCESS(val) EXTRACT_PPC_BIT(val, 59)
  88. #define AFUD_AFU_DIRECTED(val) EXTRACT_PPC_BIT(val, 61)
  89. #define AFUD_TIME_SLICED(val) EXTRACT_PPC_BIT(val, 63)
  90. #define AFUD_READ_CR(afu) AFUD_READ(afu, 0x20)
  91. #define AFUD_CR_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
  92. #define AFUD_READ_CR_OFF(afu) AFUD_READ(afu, 0x28)
  93. #define AFUD_READ_PPPSA(afu) AFUD_READ(afu, 0x30)
  94. #define AFUD_PPPSA_PP(val) EXTRACT_PPC_BIT(val, 6)
  95. #define AFUD_PPPSA_PSA(val) EXTRACT_PPC_BIT(val, 7)
  96. #define AFUD_PPPSA_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
  97. #define AFUD_READ_PPPSA_OFF(afu) AFUD_READ(afu, 0x38)
  98. #define AFUD_READ_EB(afu) AFUD_READ(afu, 0x40)
  99. #define AFUD_EB_LEN(val) EXTRACT_PPC_BITS(val, 8, 63)
  100. #define AFUD_READ_EB_OFF(afu) AFUD_READ(afu, 0x48)
  101. static const struct pci_device_id cxl_pci_tbl[] = {
  102. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x0477), },
  103. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x044b), },
  104. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x04cf), },
  105. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x0601), },
  106. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x0623), },
  107. { PCI_DEVICE(PCI_VENDOR_ID_IBM, 0x0628), },
  108. { }
  109. };
  110. MODULE_DEVICE_TABLE(pci, cxl_pci_tbl);
  111. /*
  112. * Mostly using these wrappers to avoid confusion:
  113. * priv 1 is BAR2, while priv 2 is BAR0
  114. */
  115. static inline resource_size_t p1_base(struct pci_dev *dev)
  116. {
  117. return pci_resource_start(dev, 2);
  118. }
  119. static inline resource_size_t p1_size(struct pci_dev *dev)
  120. {
  121. return pci_resource_len(dev, 2);
  122. }
  123. static inline resource_size_t p2_base(struct pci_dev *dev)
  124. {
  125. return pci_resource_start(dev, 0);
  126. }
  127. static inline resource_size_t p2_size(struct pci_dev *dev)
  128. {
  129. return pci_resource_len(dev, 0);
  130. }
  131. static int find_cxl_vsec(struct pci_dev *dev)
  132. {
  133. int vsec = 0;
  134. u16 val;
  135. while ((vsec = pci_find_next_ext_capability(dev, vsec, PCI_EXT_CAP_ID_VNDR))) {
  136. pci_read_config_word(dev, vsec + 0x4, &val);
  137. if (val == CXL_PCI_VSEC_ID)
  138. return vsec;
  139. }
  140. return 0;
  141. }
  142. static void dump_cxl_config_space(struct pci_dev *dev)
  143. {
  144. int vsec;
  145. u32 val;
  146. dev_info(&dev->dev, "dump_cxl_config_space\n");
  147. pci_read_config_dword(dev, PCI_BASE_ADDRESS_0, &val);
  148. dev_info(&dev->dev, "BAR0: %#.8x\n", val);
  149. pci_read_config_dword(dev, PCI_BASE_ADDRESS_1, &val);
  150. dev_info(&dev->dev, "BAR1: %#.8x\n", val);
  151. pci_read_config_dword(dev, PCI_BASE_ADDRESS_2, &val);
  152. dev_info(&dev->dev, "BAR2: %#.8x\n", val);
  153. pci_read_config_dword(dev, PCI_BASE_ADDRESS_3, &val);
  154. dev_info(&dev->dev, "BAR3: %#.8x\n", val);
  155. pci_read_config_dword(dev, PCI_BASE_ADDRESS_4, &val);
  156. dev_info(&dev->dev, "BAR4: %#.8x\n", val);
  157. pci_read_config_dword(dev, PCI_BASE_ADDRESS_5, &val);
  158. dev_info(&dev->dev, "BAR5: %#.8x\n", val);
  159. dev_info(&dev->dev, "p1 regs: %#llx, len: %#llx\n",
  160. p1_base(dev), p1_size(dev));
  161. dev_info(&dev->dev, "p2 regs: %#llx, len: %#llx\n",
  162. p2_base(dev), p2_size(dev));
  163. dev_info(&dev->dev, "BAR 4/5: %#llx, len: %#llx\n",
  164. pci_resource_start(dev, 4), pci_resource_len(dev, 4));
  165. if (!(vsec = find_cxl_vsec(dev)))
  166. return;
  167. #define show_reg(name, what) \
  168. dev_info(&dev->dev, "cxl vsec: %30s: %#x\n", name, what)
  169. pci_read_config_dword(dev, vsec + 0x0, &val);
  170. show_reg("Cap ID", (val >> 0) & 0xffff);
  171. show_reg("Cap Ver", (val >> 16) & 0xf);
  172. show_reg("Next Cap Ptr", (val >> 20) & 0xfff);
  173. pci_read_config_dword(dev, vsec + 0x4, &val);
  174. show_reg("VSEC ID", (val >> 0) & 0xffff);
  175. show_reg("VSEC Rev", (val >> 16) & 0xf);
  176. show_reg("VSEC Length", (val >> 20) & 0xfff);
  177. pci_read_config_dword(dev, vsec + 0x8, &val);
  178. show_reg("Num AFUs", (val >> 0) & 0xff);
  179. show_reg("Status", (val >> 8) & 0xff);
  180. show_reg("Mode Control", (val >> 16) & 0xff);
  181. show_reg("Reserved", (val >> 24) & 0xff);
  182. pci_read_config_dword(dev, vsec + 0xc, &val);
  183. show_reg("PSL Rev", (val >> 0) & 0xffff);
  184. show_reg("CAIA Ver", (val >> 16) & 0xffff);
  185. pci_read_config_dword(dev, vsec + 0x10, &val);
  186. show_reg("Base Image Rev", (val >> 0) & 0xffff);
  187. show_reg("Reserved", (val >> 16) & 0x0fff);
  188. show_reg("Image Control", (val >> 28) & 0x3);
  189. show_reg("Reserved", (val >> 30) & 0x1);
  190. show_reg("Image Loaded", (val >> 31) & 0x1);
  191. pci_read_config_dword(dev, vsec + 0x14, &val);
  192. show_reg("Reserved", val);
  193. pci_read_config_dword(dev, vsec + 0x18, &val);
  194. show_reg("Reserved", val);
  195. pci_read_config_dword(dev, vsec + 0x1c, &val);
  196. show_reg("Reserved", val);
  197. pci_read_config_dword(dev, vsec + 0x20, &val);
  198. show_reg("AFU Descriptor Offset", val);
  199. pci_read_config_dword(dev, vsec + 0x24, &val);
  200. show_reg("AFU Descriptor Size", val);
  201. pci_read_config_dword(dev, vsec + 0x28, &val);
  202. show_reg("Problem State Offset", val);
  203. pci_read_config_dword(dev, vsec + 0x2c, &val);
  204. show_reg("Problem State Size", val);
  205. pci_read_config_dword(dev, vsec + 0x30, &val);
  206. show_reg("Reserved", val);
  207. pci_read_config_dword(dev, vsec + 0x34, &val);
  208. show_reg("Reserved", val);
  209. pci_read_config_dword(dev, vsec + 0x38, &val);
  210. show_reg("Reserved", val);
  211. pci_read_config_dword(dev, vsec + 0x3c, &val);
  212. show_reg("Reserved", val);
  213. pci_read_config_dword(dev, vsec + 0x40, &val);
  214. show_reg("PSL Programming Port", val);
  215. pci_read_config_dword(dev, vsec + 0x44, &val);
  216. show_reg("PSL Programming Control", val);
  217. pci_read_config_dword(dev, vsec + 0x48, &val);
  218. show_reg("Reserved", val);
  219. pci_read_config_dword(dev, vsec + 0x4c, &val);
  220. show_reg("Reserved", val);
  221. pci_read_config_dword(dev, vsec + 0x50, &val);
  222. show_reg("Flash Address Register", val);
  223. pci_read_config_dword(dev, vsec + 0x54, &val);
  224. show_reg("Flash Size Register", val);
  225. pci_read_config_dword(dev, vsec + 0x58, &val);
  226. show_reg("Flash Status/Control Register", val);
  227. pci_read_config_dword(dev, vsec + 0x58, &val);
  228. show_reg("Flash Data Port", val);
  229. #undef show_reg
  230. }
  231. static void dump_afu_descriptor(struct cxl_afu *afu)
  232. {
  233. u64 val, afu_cr_num, afu_cr_off, afu_cr_len;
  234. int i;
  235. #define show_reg(name, what) \
  236. dev_info(&afu->dev, "afu desc: %30s: %#llx\n", name, what)
  237. val = AFUD_READ_INFO(afu);
  238. show_reg("num_ints_per_process", AFUD_NUM_INTS_PER_PROC(val));
  239. show_reg("num_of_processes", AFUD_NUM_PROCS(val));
  240. show_reg("num_of_afu_CRs", AFUD_NUM_CRS(val));
  241. show_reg("req_prog_mode", val & 0xffffULL);
  242. afu_cr_num = AFUD_NUM_CRS(val);
  243. val = AFUD_READ(afu, 0x8);
  244. show_reg("Reserved", val);
  245. val = AFUD_READ(afu, 0x10);
  246. show_reg("Reserved", val);
  247. val = AFUD_READ(afu, 0x18);
  248. show_reg("Reserved", val);
  249. val = AFUD_READ_CR(afu);
  250. show_reg("Reserved", (val >> (63-7)) & 0xff);
  251. show_reg("AFU_CR_len", AFUD_CR_LEN(val));
  252. afu_cr_len = AFUD_CR_LEN(val) * 256;
  253. val = AFUD_READ_CR_OFF(afu);
  254. afu_cr_off = val;
  255. show_reg("AFU_CR_offset", val);
  256. val = AFUD_READ_PPPSA(afu);
  257. show_reg("PerProcessPSA_control", (val >> (63-7)) & 0xff);
  258. show_reg("PerProcessPSA Length", AFUD_PPPSA_LEN(val));
  259. val = AFUD_READ_PPPSA_OFF(afu);
  260. show_reg("PerProcessPSA_offset", val);
  261. val = AFUD_READ_EB(afu);
  262. show_reg("Reserved", (val >> (63-7)) & 0xff);
  263. show_reg("AFU_EB_len", AFUD_EB_LEN(val));
  264. val = AFUD_READ_EB_OFF(afu);
  265. show_reg("AFU_EB_offset", val);
  266. for (i = 0; i < afu_cr_num; i++) {
  267. val = AFUD_READ_LE(afu, afu_cr_off + i * afu_cr_len);
  268. show_reg("CR Vendor", val & 0xffff);
  269. show_reg("CR Device", (val >> 16) & 0xffff);
  270. }
  271. #undef show_reg
  272. }
  273. #define P8_CAPP_UNIT0_ID 0xBA
  274. #define P8_CAPP_UNIT1_ID 0XBE
  275. #define P9_CAPP_UNIT0_ID 0xC0
  276. #define P9_CAPP_UNIT1_ID 0xE0
  277. static int get_phb_index(struct device_node *np, u32 *phb_index)
  278. {
  279. if (of_property_read_u32(np, "ibm,phb-index", phb_index))
  280. return -ENODEV;
  281. return 0;
  282. }
  283. static u64 get_capp_unit_id(struct device_node *np, u32 phb_index)
  284. {
  285. /*
  286. * POWER 8:
  287. * - For chips other than POWER8NVL, we only have CAPP 0,
  288. * irrespective of which PHB is used.
  289. * - For POWER8NVL, assume CAPP 0 is attached to PHB0 and
  290. * CAPP 1 is attached to PHB1.
  291. */
  292. if (cxl_is_power8()) {
  293. if (!pvr_version_is(PVR_POWER8NVL))
  294. return P8_CAPP_UNIT0_ID;
  295. if (phb_index == 0)
  296. return P8_CAPP_UNIT0_ID;
  297. if (phb_index == 1)
  298. return P8_CAPP_UNIT1_ID;
  299. }
  300. /*
  301. * POWER 9:
  302. * PEC0 (PHB0). Capp ID = CAPP0 (0b1100_0000)
  303. * PEC1 (PHB1 - PHB2). No capi mode
  304. * PEC2 (PHB3 - PHB4 - PHB5): Capi mode on PHB3 only. Capp ID = CAPP1 (0b1110_0000)
  305. */
  306. if (cxl_is_power9()) {
  307. if (phb_index == 0)
  308. return P9_CAPP_UNIT0_ID;
  309. if (phb_index == 3)
  310. return P9_CAPP_UNIT1_ID;
  311. }
  312. return 0;
  313. }
  314. int cxl_calc_capp_routing(struct pci_dev *dev, u64 *chipid,
  315. u32 *phb_index, u64 *capp_unit_id)
  316. {
  317. int rc;
  318. struct device_node *np;
  319. const __be32 *prop;
  320. if (!(np = pnv_pci_get_phb_node(dev)))
  321. return -ENODEV;
  322. while (np && !(prop = of_get_property(np, "ibm,chip-id", NULL)))
  323. np = of_get_next_parent(np);
  324. if (!np)
  325. return -ENODEV;
  326. *chipid = be32_to_cpup(prop);
  327. rc = get_phb_index(np, phb_index);
  328. if (rc) {
  329. pr_err("cxl: invalid phb index\n");
  330. of_node_put(np);
  331. return rc;
  332. }
  333. *capp_unit_id = get_capp_unit_id(np, *phb_index);
  334. of_node_put(np);
  335. if (!*capp_unit_id) {
  336. pr_err("cxl: No capp unit found for PHB[%lld,%d]. Make sure the adapter is on a capi-compatible slot\n",
  337. *chipid, *phb_index);
  338. return -ENODEV;
  339. }
  340. return 0;
  341. }
  342. static DEFINE_MUTEX(indications_mutex);
  343. static int get_phb_indications(struct pci_dev *dev, u64 *capiind, u64 *asnind,
  344. u64 *nbwind)
  345. {
  346. static u64 nbw, asn, capi = 0;
  347. struct device_node *np;
  348. const __be32 *prop;
  349. mutex_lock(&indications_mutex);
  350. if (!capi) {
  351. if (!(np = pnv_pci_get_phb_node(dev))) {
  352. mutex_unlock(&indications_mutex);
  353. return -ENODEV;
  354. }
  355. prop = of_get_property(np, "ibm,phb-indications", NULL);
  356. if (!prop) {
  357. nbw = 0x0300UL; /* legacy values */
  358. asn = 0x0400UL;
  359. capi = 0x0200UL;
  360. } else {
  361. nbw = (u64)be32_to_cpu(prop[2]);
  362. asn = (u64)be32_to_cpu(prop[1]);
  363. capi = (u64)be32_to_cpu(prop[0]);
  364. }
  365. of_node_put(np);
  366. }
  367. *capiind = capi;
  368. *asnind = asn;
  369. *nbwind = nbw;
  370. mutex_unlock(&indications_mutex);
  371. return 0;
  372. }
  373. int cxl_get_xsl9_dsnctl(struct pci_dev *dev, u64 capp_unit_id, u64 *reg)
  374. {
  375. u64 xsl_dsnctl;
  376. u64 capiind, asnind, nbwind;
  377. /*
  378. * CAPI Identifier bits [0:7]
  379. * bit 61:60 MSI bits --> 0
  380. * bit 59 TVT selector --> 0
  381. */
  382. if (get_phb_indications(dev, &capiind, &asnind, &nbwind))
  383. return -ENODEV;
  384. /*
  385. * Tell XSL where to route data to.
  386. * The field chipid should match the PHB CAPI_CMPM register
  387. */
  388. xsl_dsnctl = (capiind << (63-15)); /* Bit 57 */
  389. xsl_dsnctl |= (capp_unit_id << (63-15));
  390. /* nMMU_ID Defaults to: b’000001001’*/
  391. xsl_dsnctl |= ((u64)0x09 << (63-28));
  392. /*
  393. * Used to identify CAPI packets which should be sorted into
  394. * the Non-Blocking queues by the PHB. This field should match
  395. * the PHB PBL_NBW_CMPM register
  396. * nbwind=0x03, bits [57:58], must include capi indicator.
  397. * Not supported on P9 DD1.
  398. */
  399. xsl_dsnctl |= (nbwind << (63-55));
  400. /*
  401. * Upper 16b address bits of ASB_Notify messages sent to the
  402. * system. Need to match the PHB’s ASN Compare/Mask Register.
  403. * Not supported on P9 DD1.
  404. */
  405. xsl_dsnctl |= asnind;
  406. *reg = xsl_dsnctl;
  407. return 0;
  408. }
  409. static int init_implementation_adapter_regs_psl9(struct cxl *adapter,
  410. struct pci_dev *dev)
  411. {
  412. u64 xsl_dsnctl, psl_fircntl;
  413. u64 chipid;
  414. u32 phb_index;
  415. u64 capp_unit_id;
  416. u64 psl_debug;
  417. int rc;
  418. rc = cxl_calc_capp_routing(dev, &chipid, &phb_index, &capp_unit_id);
  419. if (rc)
  420. return rc;
  421. rc = cxl_get_xsl9_dsnctl(dev, capp_unit_id, &xsl_dsnctl);
  422. if (rc)
  423. return rc;
  424. cxl_p1_write(adapter, CXL_XSL9_DSNCTL, xsl_dsnctl);
  425. /* Set fir_cntl to recommended value for production env */
  426. psl_fircntl = (0x2ULL << (63-3)); /* ce_report */
  427. psl_fircntl |= (0x1ULL << (63-6)); /* FIR_report */
  428. psl_fircntl |= 0x1ULL; /* ce_thresh */
  429. cxl_p1_write(adapter, CXL_PSL9_FIR_CNTL, psl_fircntl);
  430. /* Setup the PSL to transmit packets on the PCIe before the
  431. * CAPP is enabled. Make sure that CAPP virtual machines are disabled
  432. */
  433. cxl_p1_write(adapter, CXL_PSL9_DSNDCTL, 0x0001001000012A10ULL);
  434. /*
  435. * A response to an ASB_Notify request is returned by the
  436. * system as an MMIO write to the address defined in
  437. * the PSL_TNR_ADDR register.
  438. * keep the Reset Value: 0x00020000E0000000
  439. */
  440. /* Enable XSL rty limit */
  441. cxl_p1_write(adapter, CXL_XSL9_DEF, 0x51F8000000000005ULL);
  442. /* Change XSL_INV dummy read threshold */
  443. cxl_p1_write(adapter, CXL_XSL9_INV, 0x0000040007FFC200ULL);
  444. if (phb_index == 3) {
  445. /* disable machines 31-47 and 20-27 for DMA */
  446. cxl_p1_write(adapter, CXL_PSL9_APCDEDTYPE, 0x40000FF3FFFF0000ULL);
  447. }
  448. /* Snoop machines */
  449. cxl_p1_write(adapter, CXL_PSL9_APCDEDALLOC, 0x800F000200000000ULL);
  450. /* Enable NORST and DD2 features */
  451. cxl_p1_write(adapter, CXL_PSL9_DEBUG, 0xC000000000000000ULL);
  452. /*
  453. * Check if PSL has data-cache. We need to flush adapter datacache
  454. * when as its about to be removed.
  455. */
  456. psl_debug = cxl_p1_read(adapter, CXL_PSL9_DEBUG);
  457. if (psl_debug & CXL_PSL_DEBUG_CDC) {
  458. dev_dbg(&dev->dev, "No data-cache present\n");
  459. adapter->native->no_data_cache = true;
  460. }
  461. return 0;
  462. }
  463. static int init_implementation_adapter_regs_psl8(struct cxl *adapter, struct pci_dev *dev)
  464. {
  465. u64 psl_dsnctl, psl_fircntl;
  466. u64 chipid;
  467. u32 phb_index;
  468. u64 capp_unit_id;
  469. int rc;
  470. rc = cxl_calc_capp_routing(dev, &chipid, &phb_index, &capp_unit_id);
  471. if (rc)
  472. return rc;
  473. psl_dsnctl = 0x0000900000000000ULL; /* pteupd ttype, scdone */
  474. psl_dsnctl |= (0x2ULL << (63-38)); /* MMIO hang pulse: 256 us */
  475. /* Tell PSL where to route data to */
  476. psl_dsnctl |= (chipid << (63-5));
  477. psl_dsnctl |= (capp_unit_id << (63-13));
  478. cxl_p1_write(adapter, CXL_PSL_DSNDCTL, psl_dsnctl);
  479. cxl_p1_write(adapter, CXL_PSL_RESLCKTO, 0x20000000200ULL);
  480. /* snoop write mask */
  481. cxl_p1_write(adapter, CXL_PSL_SNWRALLOC, 0x00000000FFFFFFFFULL);
  482. /* set fir_cntl to recommended value for production env */
  483. psl_fircntl = (0x2ULL << (63-3)); /* ce_report */
  484. psl_fircntl |= (0x1ULL << (63-6)); /* FIR_report */
  485. psl_fircntl |= 0x1ULL; /* ce_thresh */
  486. cxl_p1_write(adapter, CXL_PSL_FIR_CNTL, psl_fircntl);
  487. /* for debugging with trace arrays */
  488. cxl_p1_write(adapter, CXL_PSL_TRACE, 0x0000FF7C00000000ULL);
  489. return 0;
  490. }
  491. /* PSL */
  492. #define TBSYNC_CAL(n) (((u64)n & 0x7) << (63-3))
  493. #define TBSYNC_CNT(n) (((u64)n & 0x7) << (63-6))
  494. /* For the PSL this is a multiple for 0 < n <= 7: */
  495. #define PSL_2048_250MHZ_CYCLES 1
  496. static void write_timebase_ctrl_psl8(struct cxl *adapter)
  497. {
  498. cxl_p1_write(adapter, CXL_PSL_TB_CTLSTAT,
  499. TBSYNC_CNT(2 * PSL_2048_250MHZ_CYCLES));
  500. }
  501. static u64 timebase_read_psl9(struct cxl *adapter)
  502. {
  503. return cxl_p1_read(adapter, CXL_PSL9_Timebase);
  504. }
  505. static u64 timebase_read_psl8(struct cxl *adapter)
  506. {
  507. return cxl_p1_read(adapter, CXL_PSL_Timebase);
  508. }
  509. static void cxl_setup_psl_timebase(struct cxl *adapter, struct pci_dev *dev)
  510. {
  511. struct device_node *np;
  512. adapter->psl_timebase_synced = false;
  513. if (!(np = pnv_pci_get_phb_node(dev)))
  514. return;
  515. /* Do not fail when CAPP timebase sync is not supported by OPAL */
  516. of_node_get(np);
  517. if (! of_get_property(np, "ibm,capp-timebase-sync", NULL)) {
  518. of_node_put(np);
  519. dev_info(&dev->dev, "PSL timebase inactive: OPAL support missing\n");
  520. return;
  521. }
  522. of_node_put(np);
  523. /*
  524. * Setup PSL Timebase Control and Status register
  525. * with the recommended Timebase Sync Count value
  526. */
  527. if (adapter->native->sl_ops->write_timebase_ctrl)
  528. adapter->native->sl_ops->write_timebase_ctrl(adapter);
  529. /* Enable PSL Timebase */
  530. cxl_p1_write(adapter, CXL_PSL_Control, 0x0000000000000000);
  531. cxl_p1_write(adapter, CXL_PSL_Control, CXL_PSL_Control_tb);
  532. return;
  533. }
  534. static int init_implementation_afu_regs_psl9(struct cxl_afu *afu)
  535. {
  536. return 0;
  537. }
  538. static int init_implementation_afu_regs_psl8(struct cxl_afu *afu)
  539. {
  540. /* read/write masks for this slice */
  541. cxl_p1n_write(afu, CXL_PSL_APCALLOC_A, 0xFFFFFFFEFEFEFEFEULL);
  542. /* APC read/write masks for this slice */
  543. cxl_p1n_write(afu, CXL_PSL_COALLOC_A, 0xFF000000FEFEFEFEULL);
  544. /* for debugging with trace arrays */
  545. cxl_p1n_write(afu, CXL_PSL_SLICE_TRACE, 0x0000FFFF00000000ULL);
  546. cxl_p1n_write(afu, CXL_PSL_RXCTL_A, CXL_PSL_RXCTL_AFUHP_4S);
  547. return 0;
  548. }
  549. int cxl_pci_setup_irq(struct cxl *adapter, unsigned int hwirq,
  550. unsigned int virq)
  551. {
  552. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  553. return pnv_cxl_ioda_msi_setup(dev, hwirq, virq);
  554. }
  555. int cxl_update_image_control(struct cxl *adapter)
  556. {
  557. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  558. int rc;
  559. int vsec;
  560. u8 image_state;
  561. if (!(vsec = find_cxl_vsec(dev))) {
  562. dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
  563. return -ENODEV;
  564. }
  565. if ((rc = CXL_READ_VSEC_IMAGE_STATE(dev, vsec, &image_state))) {
  566. dev_err(&dev->dev, "failed to read image state: %i\n", rc);
  567. return rc;
  568. }
  569. if (adapter->perst_loads_image)
  570. image_state |= CXL_VSEC_PERST_LOADS_IMAGE;
  571. else
  572. image_state &= ~CXL_VSEC_PERST_LOADS_IMAGE;
  573. if (adapter->perst_select_user)
  574. image_state |= CXL_VSEC_PERST_SELECT_USER;
  575. else
  576. image_state &= ~CXL_VSEC_PERST_SELECT_USER;
  577. if ((rc = CXL_WRITE_VSEC_IMAGE_STATE(dev, vsec, image_state))) {
  578. dev_err(&dev->dev, "failed to update image control: %i\n", rc);
  579. return rc;
  580. }
  581. return 0;
  582. }
  583. int cxl_pci_alloc_one_irq(struct cxl *adapter)
  584. {
  585. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  586. return pnv_cxl_alloc_hwirqs(dev, 1);
  587. }
  588. void cxl_pci_release_one_irq(struct cxl *adapter, int hwirq)
  589. {
  590. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  591. return pnv_cxl_release_hwirqs(dev, hwirq, 1);
  592. }
  593. int cxl_pci_alloc_irq_ranges(struct cxl_irq_ranges *irqs,
  594. struct cxl *adapter, unsigned int num)
  595. {
  596. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  597. return pnv_cxl_alloc_hwirq_ranges(irqs, dev, num);
  598. }
  599. void cxl_pci_release_irq_ranges(struct cxl_irq_ranges *irqs,
  600. struct cxl *adapter)
  601. {
  602. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  603. pnv_cxl_release_hwirq_ranges(irqs, dev);
  604. }
  605. static int setup_cxl_bars(struct pci_dev *dev)
  606. {
  607. /* Safety check in case we get backported to < 3.17 without M64 */
  608. if ((p1_base(dev) < 0x100000000ULL) ||
  609. (p2_base(dev) < 0x100000000ULL)) {
  610. dev_err(&dev->dev, "ABORTING: M32 BAR assignment incompatible with CXL\n");
  611. return -ENODEV;
  612. }
  613. /*
  614. * BAR 4/5 has a special meaning for CXL and must be programmed with a
  615. * special value corresponding to the CXL protocol address range.
  616. * For POWER 8/9 that means bits 48:49 must be set to 10
  617. */
  618. pci_write_config_dword(dev, PCI_BASE_ADDRESS_4, 0x00000000);
  619. pci_write_config_dword(dev, PCI_BASE_ADDRESS_5, 0x00020000);
  620. return 0;
  621. }
  622. /* pciex node: ibm,opal-m64-window = <0x3d058 0x0 0x3d058 0x0 0x8 0x0>; */
  623. static int switch_card_to_cxl(struct pci_dev *dev)
  624. {
  625. int vsec;
  626. u8 val;
  627. int rc;
  628. dev_info(&dev->dev, "switch card to CXL\n");
  629. if (!(vsec = find_cxl_vsec(dev))) {
  630. dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
  631. return -ENODEV;
  632. }
  633. if ((rc = CXL_READ_VSEC_MODE_CONTROL(dev, vsec, &val))) {
  634. dev_err(&dev->dev, "failed to read current mode control: %i", rc);
  635. return rc;
  636. }
  637. val &= ~CXL_VSEC_PROTOCOL_MASK;
  638. val |= CXL_VSEC_PROTOCOL_256TB | CXL_VSEC_PROTOCOL_ENABLE;
  639. if ((rc = CXL_WRITE_VSEC_MODE_CONTROL(dev, vsec, val))) {
  640. dev_err(&dev->dev, "failed to enable CXL protocol: %i", rc);
  641. return rc;
  642. }
  643. /*
  644. * The CAIA spec (v0.12 11.6 Bi-modal Device Support) states
  645. * we must wait 100ms after this mode switch before touching
  646. * PCIe config space.
  647. */
  648. msleep(100);
  649. return 0;
  650. }
  651. static int pci_map_slice_regs(struct cxl_afu *afu, struct cxl *adapter, struct pci_dev *dev)
  652. {
  653. u64 p1n_base, p2n_base, afu_desc;
  654. const u64 p1n_size = 0x100;
  655. const u64 p2n_size = 0x1000;
  656. p1n_base = p1_base(dev) + 0x10000 + (afu->slice * p1n_size);
  657. p2n_base = p2_base(dev) + (afu->slice * p2n_size);
  658. afu->psn_phys = p2_base(dev) + (adapter->native->ps_off + (afu->slice * adapter->ps_size));
  659. afu_desc = p2_base(dev) + adapter->native->afu_desc_off + (afu->slice * adapter->native->afu_desc_size);
  660. if (!(afu->native->p1n_mmio = ioremap(p1n_base, p1n_size)))
  661. goto err;
  662. if (!(afu->p2n_mmio = ioremap(p2n_base, p2n_size)))
  663. goto err1;
  664. if (afu_desc) {
  665. if (!(afu->native->afu_desc_mmio = ioremap(afu_desc, adapter->native->afu_desc_size)))
  666. goto err2;
  667. }
  668. return 0;
  669. err2:
  670. iounmap(afu->p2n_mmio);
  671. err1:
  672. iounmap(afu->native->p1n_mmio);
  673. err:
  674. dev_err(&afu->dev, "Error mapping AFU MMIO regions\n");
  675. return -ENOMEM;
  676. }
  677. static void pci_unmap_slice_regs(struct cxl_afu *afu)
  678. {
  679. if (afu->p2n_mmio) {
  680. iounmap(afu->p2n_mmio);
  681. afu->p2n_mmio = NULL;
  682. }
  683. if (afu->native->p1n_mmio) {
  684. iounmap(afu->native->p1n_mmio);
  685. afu->native->p1n_mmio = NULL;
  686. }
  687. if (afu->native->afu_desc_mmio) {
  688. iounmap(afu->native->afu_desc_mmio);
  689. afu->native->afu_desc_mmio = NULL;
  690. }
  691. }
  692. void cxl_pci_release_afu(struct device *dev)
  693. {
  694. struct cxl_afu *afu = to_cxl_afu(dev);
  695. pr_devel("%s\n", __func__);
  696. idr_destroy(&afu->contexts_idr);
  697. cxl_release_spa(afu);
  698. kfree(afu->native);
  699. kfree(afu);
  700. }
  701. /* Expects AFU struct to have recently been zeroed out */
  702. static int cxl_read_afu_descriptor(struct cxl_afu *afu)
  703. {
  704. u64 val;
  705. val = AFUD_READ_INFO(afu);
  706. afu->pp_irqs = AFUD_NUM_INTS_PER_PROC(val);
  707. afu->max_procs_virtualised = AFUD_NUM_PROCS(val);
  708. afu->crs_num = AFUD_NUM_CRS(val);
  709. if (AFUD_AFU_DIRECTED(val))
  710. afu->modes_supported |= CXL_MODE_DIRECTED;
  711. if (AFUD_DEDICATED_PROCESS(val))
  712. afu->modes_supported |= CXL_MODE_DEDICATED;
  713. if (AFUD_TIME_SLICED(val))
  714. afu->modes_supported |= CXL_MODE_TIME_SLICED;
  715. val = AFUD_READ_PPPSA(afu);
  716. afu->pp_size = AFUD_PPPSA_LEN(val) * 4096;
  717. afu->psa = AFUD_PPPSA_PSA(val);
  718. if ((afu->pp_psa = AFUD_PPPSA_PP(val)))
  719. afu->native->pp_offset = AFUD_READ_PPPSA_OFF(afu);
  720. val = AFUD_READ_CR(afu);
  721. afu->crs_len = AFUD_CR_LEN(val) * 256;
  722. afu->crs_offset = AFUD_READ_CR_OFF(afu);
  723. /* eb_len is in multiple of 4K */
  724. afu->eb_len = AFUD_EB_LEN(AFUD_READ_EB(afu)) * 4096;
  725. afu->eb_offset = AFUD_READ_EB_OFF(afu);
  726. /* eb_off is 4K aligned so lower 12 bits are always zero */
  727. if (EXTRACT_PPC_BITS(afu->eb_offset, 0, 11) != 0) {
  728. dev_warn(&afu->dev,
  729. "Invalid AFU error buffer offset %Lx\n",
  730. afu->eb_offset);
  731. dev_info(&afu->dev,
  732. "Ignoring AFU error buffer in the descriptor\n");
  733. /* indicate that no afu buffer exists */
  734. afu->eb_len = 0;
  735. }
  736. return 0;
  737. }
  738. static int cxl_afu_descriptor_looks_ok(struct cxl_afu *afu)
  739. {
  740. int i, rc;
  741. u32 val;
  742. if (afu->psa && afu->adapter->ps_size <
  743. (afu->native->pp_offset + afu->pp_size*afu->max_procs_virtualised)) {
  744. dev_err(&afu->dev, "per-process PSA can't fit inside the PSA!\n");
  745. return -ENODEV;
  746. }
  747. if (afu->pp_psa && (afu->pp_size < PAGE_SIZE))
  748. dev_warn(&afu->dev, "AFU uses pp_size(%#016llx) < PAGE_SIZE per-process PSA!\n", afu->pp_size);
  749. for (i = 0; i < afu->crs_num; i++) {
  750. rc = cxl_ops->afu_cr_read32(afu, i, 0, &val);
  751. if (rc || val == 0) {
  752. dev_err(&afu->dev, "ABORTING: AFU configuration record %i is invalid\n", i);
  753. return -EINVAL;
  754. }
  755. }
  756. if ((afu->modes_supported & ~CXL_MODE_DEDICATED) && afu->max_procs_virtualised == 0) {
  757. /*
  758. * We could also check this for the dedicated process model
  759. * since the architecture indicates it should be set to 1, but
  760. * in that case we ignore the value and I'd rather not risk
  761. * breaking any existing dedicated process AFUs that left it as
  762. * 0 (not that I'm aware of any). It is clearly an error for an
  763. * AFU directed AFU to set this to 0, and would have previously
  764. * triggered a bug resulting in the maximum not being enforced
  765. * at all since idr_alloc treats 0 as no maximum.
  766. */
  767. dev_err(&afu->dev, "AFU does not support any processes\n");
  768. return -EINVAL;
  769. }
  770. return 0;
  771. }
  772. static int sanitise_afu_regs_psl9(struct cxl_afu *afu)
  773. {
  774. u64 reg;
  775. /*
  776. * Clear out any regs that contain either an IVTE or address or may be
  777. * waiting on an acknowledgment to try to be a bit safer as we bring
  778. * it online
  779. */
  780. reg = cxl_p2n_read(afu, CXL_AFU_Cntl_An);
  781. if ((reg & CXL_AFU_Cntl_An_ES_MASK) != CXL_AFU_Cntl_An_ES_Disabled) {
  782. dev_warn(&afu->dev, "WARNING: AFU was not disabled: %#016llx\n", reg);
  783. if (cxl_ops->afu_reset(afu))
  784. return -EIO;
  785. if (cxl_afu_disable(afu))
  786. return -EIO;
  787. if (cxl_psl_purge(afu))
  788. return -EIO;
  789. }
  790. cxl_p1n_write(afu, CXL_PSL_SPAP_An, 0x0000000000000000);
  791. cxl_p1n_write(afu, CXL_PSL_AMBAR_An, 0x0000000000000000);
  792. reg = cxl_p2n_read(afu, CXL_PSL_DSISR_An);
  793. if (reg) {
  794. dev_warn(&afu->dev, "AFU had pending DSISR: %#016llx\n", reg);
  795. if (reg & CXL_PSL9_DSISR_An_TF)
  796. cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_AE);
  797. else
  798. cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_A);
  799. }
  800. if (afu->adapter->native->sl_ops->register_serr_irq) {
  801. reg = cxl_p1n_read(afu, CXL_PSL_SERR_An);
  802. if (reg) {
  803. if (reg & ~0x000000007fffffff)
  804. dev_warn(&afu->dev, "AFU had pending SERR: %#016llx\n", reg);
  805. cxl_p1n_write(afu, CXL_PSL_SERR_An, reg & ~0xffff);
  806. }
  807. }
  808. reg = cxl_p2n_read(afu, CXL_PSL_ErrStat_An);
  809. if (reg) {
  810. dev_warn(&afu->dev, "AFU had pending error status: %#016llx\n", reg);
  811. cxl_p2n_write(afu, CXL_PSL_ErrStat_An, reg);
  812. }
  813. return 0;
  814. }
  815. static int sanitise_afu_regs_psl8(struct cxl_afu *afu)
  816. {
  817. u64 reg;
  818. /*
  819. * Clear out any regs that contain either an IVTE or address or may be
  820. * waiting on an acknowledgement to try to be a bit safer as we bring
  821. * it online
  822. */
  823. reg = cxl_p2n_read(afu, CXL_AFU_Cntl_An);
  824. if ((reg & CXL_AFU_Cntl_An_ES_MASK) != CXL_AFU_Cntl_An_ES_Disabled) {
  825. dev_warn(&afu->dev, "WARNING: AFU was not disabled: %#016llx\n", reg);
  826. if (cxl_ops->afu_reset(afu))
  827. return -EIO;
  828. if (cxl_afu_disable(afu))
  829. return -EIO;
  830. if (cxl_psl_purge(afu))
  831. return -EIO;
  832. }
  833. cxl_p1n_write(afu, CXL_PSL_SPAP_An, 0x0000000000000000);
  834. cxl_p1n_write(afu, CXL_PSL_IVTE_Limit_An, 0x0000000000000000);
  835. cxl_p1n_write(afu, CXL_PSL_IVTE_Offset_An, 0x0000000000000000);
  836. cxl_p1n_write(afu, CXL_PSL_AMBAR_An, 0x0000000000000000);
  837. cxl_p1n_write(afu, CXL_PSL_SPOffset_An, 0x0000000000000000);
  838. cxl_p1n_write(afu, CXL_HAURP_An, 0x0000000000000000);
  839. cxl_p2n_write(afu, CXL_CSRP_An, 0x0000000000000000);
  840. cxl_p2n_write(afu, CXL_AURP1_An, 0x0000000000000000);
  841. cxl_p2n_write(afu, CXL_AURP0_An, 0x0000000000000000);
  842. cxl_p2n_write(afu, CXL_SSTP1_An, 0x0000000000000000);
  843. cxl_p2n_write(afu, CXL_SSTP0_An, 0x0000000000000000);
  844. reg = cxl_p2n_read(afu, CXL_PSL_DSISR_An);
  845. if (reg) {
  846. dev_warn(&afu->dev, "AFU had pending DSISR: %#016llx\n", reg);
  847. if (reg & CXL_PSL_DSISR_TRANS)
  848. cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_AE);
  849. else
  850. cxl_p2n_write(afu, CXL_PSL_TFC_An, CXL_PSL_TFC_An_A);
  851. }
  852. if (afu->adapter->native->sl_ops->register_serr_irq) {
  853. reg = cxl_p1n_read(afu, CXL_PSL_SERR_An);
  854. if (reg) {
  855. if (reg & ~0xffff)
  856. dev_warn(&afu->dev, "AFU had pending SERR: %#016llx\n", reg);
  857. cxl_p1n_write(afu, CXL_PSL_SERR_An, reg & ~0xffff);
  858. }
  859. }
  860. reg = cxl_p2n_read(afu, CXL_PSL_ErrStat_An);
  861. if (reg) {
  862. dev_warn(&afu->dev, "AFU had pending error status: %#016llx\n", reg);
  863. cxl_p2n_write(afu, CXL_PSL_ErrStat_An, reg);
  864. }
  865. return 0;
  866. }
  867. #define ERR_BUFF_MAX_COPY_SIZE PAGE_SIZE
  868. /*
  869. * afu_eb_read:
  870. * Called from sysfs and reads the afu error info buffer. The h/w only supports
  871. * 4/8 bytes aligned access. So in case the requested offset/count arent 8 byte
  872. * aligned the function uses a bounce buffer which can be max PAGE_SIZE.
  873. */
  874. ssize_t cxl_pci_afu_read_err_buffer(struct cxl_afu *afu, char *buf,
  875. loff_t off, size_t count)
  876. {
  877. loff_t aligned_start, aligned_end;
  878. size_t aligned_length;
  879. void *tbuf;
  880. const void __iomem *ebuf = afu->native->afu_desc_mmio + afu->eb_offset;
  881. if (count == 0 || off < 0 || (size_t)off >= afu->eb_len)
  882. return 0;
  883. /* calculate aligned read window */
  884. count = min((size_t)(afu->eb_len - off), count);
  885. aligned_start = round_down(off, 8);
  886. aligned_end = round_up(off + count, 8);
  887. aligned_length = aligned_end - aligned_start;
  888. /* max we can copy in one read is PAGE_SIZE */
  889. if (aligned_length > ERR_BUFF_MAX_COPY_SIZE) {
  890. aligned_length = ERR_BUFF_MAX_COPY_SIZE;
  891. count = ERR_BUFF_MAX_COPY_SIZE - (off & 0x7);
  892. }
  893. /* use bounce buffer for copy */
  894. tbuf = (void *)__get_free_page(GFP_KERNEL);
  895. if (!tbuf)
  896. return -ENOMEM;
  897. /* perform aligned read from the mmio region */
  898. memcpy_fromio(tbuf, ebuf + aligned_start, aligned_length);
  899. memcpy(buf, tbuf + (off & 0x7), count);
  900. free_page((unsigned long)tbuf);
  901. return count;
  902. }
  903. static int pci_configure_afu(struct cxl_afu *afu, struct cxl *adapter, struct pci_dev *dev)
  904. {
  905. int rc;
  906. if ((rc = pci_map_slice_regs(afu, adapter, dev)))
  907. return rc;
  908. if (adapter->native->sl_ops->sanitise_afu_regs) {
  909. rc = adapter->native->sl_ops->sanitise_afu_regs(afu);
  910. if (rc)
  911. goto err1;
  912. }
  913. /* We need to reset the AFU before we can read the AFU descriptor */
  914. if ((rc = cxl_ops->afu_reset(afu)))
  915. goto err1;
  916. if (cxl_verbose)
  917. dump_afu_descriptor(afu);
  918. if ((rc = cxl_read_afu_descriptor(afu)))
  919. goto err1;
  920. if ((rc = cxl_afu_descriptor_looks_ok(afu)))
  921. goto err1;
  922. if (adapter->native->sl_ops->afu_regs_init)
  923. if ((rc = adapter->native->sl_ops->afu_regs_init(afu)))
  924. goto err1;
  925. if (adapter->native->sl_ops->register_serr_irq)
  926. if ((rc = adapter->native->sl_ops->register_serr_irq(afu)))
  927. goto err1;
  928. if ((rc = cxl_native_register_psl_irq(afu)))
  929. goto err2;
  930. atomic_set(&afu->configured_state, 0);
  931. return 0;
  932. err2:
  933. if (adapter->native->sl_ops->release_serr_irq)
  934. adapter->native->sl_ops->release_serr_irq(afu);
  935. err1:
  936. pci_unmap_slice_regs(afu);
  937. return rc;
  938. }
  939. static void pci_deconfigure_afu(struct cxl_afu *afu)
  940. {
  941. /*
  942. * It's okay to deconfigure when AFU is already locked, otherwise wait
  943. * until there are no readers
  944. */
  945. if (atomic_read(&afu->configured_state) != -1) {
  946. while (atomic_cmpxchg(&afu->configured_state, 0, -1) != -1)
  947. schedule();
  948. }
  949. cxl_native_release_psl_irq(afu);
  950. if (afu->adapter->native->sl_ops->release_serr_irq)
  951. afu->adapter->native->sl_ops->release_serr_irq(afu);
  952. pci_unmap_slice_regs(afu);
  953. }
  954. static int pci_init_afu(struct cxl *adapter, int slice, struct pci_dev *dev)
  955. {
  956. struct cxl_afu *afu;
  957. int rc = -ENOMEM;
  958. afu = cxl_alloc_afu(adapter, slice);
  959. if (!afu)
  960. return -ENOMEM;
  961. afu->native = kzalloc(sizeof(struct cxl_afu_native), GFP_KERNEL);
  962. if (!afu->native)
  963. goto err_free_afu;
  964. mutex_init(&afu->native->spa_mutex);
  965. rc = dev_set_name(&afu->dev, "afu%i.%i", adapter->adapter_num, slice);
  966. if (rc)
  967. goto err_free_native;
  968. rc = pci_configure_afu(afu, adapter, dev);
  969. if (rc)
  970. goto err_free_native;
  971. /* Don't care if this fails */
  972. cxl_debugfs_afu_add(afu);
  973. /*
  974. * After we call this function we must not free the afu directly, even
  975. * if it returns an error!
  976. */
  977. if ((rc = cxl_register_afu(afu)))
  978. goto err_put_dev;
  979. if ((rc = cxl_sysfs_afu_add(afu)))
  980. goto err_del_dev;
  981. adapter->afu[afu->slice] = afu;
  982. if ((rc = cxl_pci_vphb_add(afu)))
  983. dev_info(&afu->dev, "Can't register vPHB\n");
  984. return 0;
  985. err_del_dev:
  986. device_del(&afu->dev);
  987. err_put_dev:
  988. pci_deconfigure_afu(afu);
  989. cxl_debugfs_afu_remove(afu);
  990. put_device(&afu->dev);
  991. return rc;
  992. err_free_native:
  993. kfree(afu->native);
  994. err_free_afu:
  995. kfree(afu);
  996. return rc;
  997. }
  998. static void cxl_pci_remove_afu(struct cxl_afu *afu)
  999. {
  1000. pr_devel("%s\n", __func__);
  1001. if (!afu)
  1002. return;
  1003. cxl_pci_vphb_remove(afu);
  1004. cxl_sysfs_afu_remove(afu);
  1005. cxl_debugfs_afu_remove(afu);
  1006. spin_lock(&afu->adapter->afu_list_lock);
  1007. afu->adapter->afu[afu->slice] = NULL;
  1008. spin_unlock(&afu->adapter->afu_list_lock);
  1009. cxl_context_detach_all(afu);
  1010. cxl_ops->afu_deactivate_mode(afu, afu->current_mode);
  1011. pci_deconfigure_afu(afu);
  1012. device_unregister(&afu->dev);
  1013. }
  1014. int cxl_pci_reset(struct cxl *adapter)
  1015. {
  1016. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  1017. int rc;
  1018. if (adapter->perst_same_image) {
  1019. dev_warn(&dev->dev,
  1020. "cxl: refusing to reset/reflash when perst_reloads_same_image is set.\n");
  1021. return -EINVAL;
  1022. }
  1023. dev_info(&dev->dev, "CXL reset\n");
  1024. /*
  1025. * The adapter is about to be reset, so ignore errors.
  1026. */
  1027. cxl_data_cache_flush(adapter);
  1028. /* pcie_warm_reset requests a fundamental pci reset which includes a
  1029. * PERST assert/deassert. PERST triggers a loading of the image
  1030. * if "user" or "factory" is selected in sysfs */
  1031. if ((rc = pci_set_pcie_reset_state(dev, pcie_warm_reset))) {
  1032. dev_err(&dev->dev, "cxl: pcie_warm_reset failed\n");
  1033. return rc;
  1034. }
  1035. return rc;
  1036. }
  1037. static int cxl_map_adapter_regs(struct cxl *adapter, struct pci_dev *dev)
  1038. {
  1039. if (pci_request_region(dev, 2, "priv 2 regs"))
  1040. goto err1;
  1041. if (pci_request_region(dev, 0, "priv 1 regs"))
  1042. goto err2;
  1043. pr_devel("cxl_map_adapter_regs: p1: %#016llx %#llx, p2: %#016llx %#llx",
  1044. p1_base(dev), p1_size(dev), p2_base(dev), p2_size(dev));
  1045. if (!(adapter->native->p1_mmio = ioremap(p1_base(dev), p1_size(dev))))
  1046. goto err3;
  1047. if (!(adapter->native->p2_mmio = ioremap(p2_base(dev), p2_size(dev))))
  1048. goto err4;
  1049. return 0;
  1050. err4:
  1051. iounmap(adapter->native->p1_mmio);
  1052. adapter->native->p1_mmio = NULL;
  1053. err3:
  1054. pci_release_region(dev, 0);
  1055. err2:
  1056. pci_release_region(dev, 2);
  1057. err1:
  1058. return -ENOMEM;
  1059. }
  1060. static void cxl_unmap_adapter_regs(struct cxl *adapter)
  1061. {
  1062. if (adapter->native->p1_mmio) {
  1063. iounmap(adapter->native->p1_mmio);
  1064. adapter->native->p1_mmio = NULL;
  1065. pci_release_region(to_pci_dev(adapter->dev.parent), 2);
  1066. }
  1067. if (adapter->native->p2_mmio) {
  1068. iounmap(adapter->native->p2_mmio);
  1069. adapter->native->p2_mmio = NULL;
  1070. pci_release_region(to_pci_dev(adapter->dev.parent), 0);
  1071. }
  1072. }
  1073. static int cxl_read_vsec(struct cxl *adapter, struct pci_dev *dev)
  1074. {
  1075. int vsec;
  1076. u32 afu_desc_off, afu_desc_size;
  1077. u32 ps_off, ps_size;
  1078. u16 vseclen;
  1079. u8 image_state;
  1080. if (!(vsec = find_cxl_vsec(dev))) {
  1081. dev_err(&dev->dev, "ABORTING: CXL VSEC not found!\n");
  1082. return -ENODEV;
  1083. }
  1084. CXL_READ_VSEC_LENGTH(dev, vsec, &vseclen);
  1085. if (vseclen < CXL_VSEC_MIN_SIZE) {
  1086. dev_err(&dev->dev, "ABORTING: CXL VSEC too short\n");
  1087. return -EINVAL;
  1088. }
  1089. CXL_READ_VSEC_STATUS(dev, vsec, &adapter->vsec_status);
  1090. CXL_READ_VSEC_PSL_REVISION(dev, vsec, &adapter->psl_rev);
  1091. CXL_READ_VSEC_CAIA_MAJOR(dev, vsec, &adapter->caia_major);
  1092. CXL_READ_VSEC_CAIA_MINOR(dev, vsec, &adapter->caia_minor);
  1093. CXL_READ_VSEC_BASE_IMAGE(dev, vsec, &adapter->base_image);
  1094. CXL_READ_VSEC_IMAGE_STATE(dev, vsec, &image_state);
  1095. adapter->user_image_loaded = !!(image_state & CXL_VSEC_USER_IMAGE_LOADED);
  1096. adapter->perst_select_user = !!(image_state & CXL_VSEC_USER_IMAGE_LOADED);
  1097. adapter->perst_loads_image = !!(image_state & CXL_VSEC_PERST_LOADS_IMAGE);
  1098. CXL_READ_VSEC_NAFUS(dev, vsec, &adapter->slices);
  1099. CXL_READ_VSEC_AFU_DESC_OFF(dev, vsec, &afu_desc_off);
  1100. CXL_READ_VSEC_AFU_DESC_SIZE(dev, vsec, &afu_desc_size);
  1101. CXL_READ_VSEC_PS_OFF(dev, vsec, &ps_off);
  1102. CXL_READ_VSEC_PS_SIZE(dev, vsec, &ps_size);
  1103. /* Convert everything to bytes, because there is NO WAY I'd look at the
  1104. * code a month later and forget what units these are in ;-) */
  1105. adapter->native->ps_off = ps_off * 64 * 1024;
  1106. adapter->ps_size = ps_size * 64 * 1024;
  1107. adapter->native->afu_desc_off = afu_desc_off * 64 * 1024;
  1108. adapter->native->afu_desc_size = afu_desc_size * 64 * 1024;
  1109. /* Total IRQs - 1 PSL ERROR - #AFU*(1 slice error + 1 DSI) */
  1110. adapter->user_irqs = pnv_cxl_get_irq_count(dev) - 1 - 2*adapter->slices;
  1111. return 0;
  1112. }
  1113. /*
  1114. * Workaround a PCIe Host Bridge defect on some cards, that can cause
  1115. * malformed Transaction Layer Packet (TLP) errors to be erroneously
  1116. * reported. Mask this error in the Uncorrectable Error Mask Register.
  1117. *
  1118. * The upper nibble of the PSL revision is used to distinguish between
  1119. * different cards. The affected ones have it set to 0.
  1120. */
  1121. static void cxl_fixup_malformed_tlp(struct cxl *adapter, struct pci_dev *dev)
  1122. {
  1123. int aer;
  1124. u32 data;
  1125. if (adapter->psl_rev & 0xf000)
  1126. return;
  1127. if (!(aer = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR)))
  1128. return;
  1129. pci_read_config_dword(dev, aer + PCI_ERR_UNCOR_MASK, &data);
  1130. if (data & PCI_ERR_UNC_MALF_TLP)
  1131. if (data & PCI_ERR_UNC_INTN)
  1132. return;
  1133. data |= PCI_ERR_UNC_MALF_TLP;
  1134. data |= PCI_ERR_UNC_INTN;
  1135. pci_write_config_dword(dev, aer + PCI_ERR_UNCOR_MASK, data);
  1136. }
  1137. static bool cxl_compatible_caia_version(struct cxl *adapter)
  1138. {
  1139. if (cxl_is_power8() && (adapter->caia_major == 1))
  1140. return true;
  1141. if (cxl_is_power9() && (adapter->caia_major == 2))
  1142. return true;
  1143. return false;
  1144. }
  1145. static int cxl_vsec_looks_ok(struct cxl *adapter, struct pci_dev *dev)
  1146. {
  1147. if (adapter->vsec_status & CXL_STATUS_SECOND_PORT)
  1148. return -EBUSY;
  1149. if (adapter->vsec_status & CXL_UNSUPPORTED_FEATURES) {
  1150. dev_err(&dev->dev, "ABORTING: CXL requires unsupported features\n");
  1151. return -EINVAL;
  1152. }
  1153. if (!cxl_compatible_caia_version(adapter)) {
  1154. dev_info(&dev->dev, "Ignoring card. PSL type is not supported (caia version: %d)\n",
  1155. adapter->caia_major);
  1156. return -ENODEV;
  1157. }
  1158. if (!adapter->slices) {
  1159. /* Once we support dynamic reprogramming we can use the card if
  1160. * it supports loadable AFUs */
  1161. dev_err(&dev->dev, "ABORTING: Device has no AFUs\n");
  1162. return -EINVAL;
  1163. }
  1164. if (!adapter->native->afu_desc_off || !adapter->native->afu_desc_size) {
  1165. dev_err(&dev->dev, "ABORTING: VSEC shows no AFU descriptors\n");
  1166. return -EINVAL;
  1167. }
  1168. if (adapter->ps_size > p2_size(dev) - adapter->native->ps_off) {
  1169. dev_err(&dev->dev, "ABORTING: Problem state size larger than "
  1170. "available in BAR2: 0x%llx > 0x%llx\n",
  1171. adapter->ps_size, p2_size(dev) - adapter->native->ps_off);
  1172. return -EINVAL;
  1173. }
  1174. return 0;
  1175. }
  1176. ssize_t cxl_pci_read_adapter_vpd(struct cxl *adapter, void *buf, size_t len)
  1177. {
  1178. return pci_read_vpd(to_pci_dev(adapter->dev.parent), 0, len, buf);
  1179. }
  1180. static void cxl_release_adapter(struct device *dev)
  1181. {
  1182. struct cxl *adapter = to_cxl_adapter(dev);
  1183. pr_devel("cxl_release_adapter\n");
  1184. cxl_remove_adapter_nr(adapter);
  1185. kfree(adapter->native);
  1186. kfree(adapter);
  1187. }
  1188. #define CXL_PSL_ErrIVTE_tberror (0x1ull << (63-31))
  1189. static int sanitise_adapter_regs(struct cxl *adapter)
  1190. {
  1191. int rc = 0;
  1192. /* Clear PSL tberror bit by writing 1 to it */
  1193. cxl_p1_write(adapter, CXL_PSL_ErrIVTE, CXL_PSL_ErrIVTE_tberror);
  1194. if (adapter->native->sl_ops->invalidate_all) {
  1195. /* do not invalidate ERAT entries when not reloading on PERST */
  1196. if (cxl_is_power9() && (adapter->perst_loads_image))
  1197. return 0;
  1198. rc = adapter->native->sl_ops->invalidate_all(adapter);
  1199. }
  1200. return rc;
  1201. }
  1202. /* This should contain *only* operations that can safely be done in
  1203. * both creation and recovery.
  1204. */
  1205. static int cxl_configure_adapter(struct cxl *adapter, struct pci_dev *dev)
  1206. {
  1207. int rc;
  1208. adapter->dev.parent = &dev->dev;
  1209. adapter->dev.release = cxl_release_adapter;
  1210. pci_set_drvdata(dev, adapter);
  1211. rc = pci_enable_device(dev);
  1212. if (rc) {
  1213. dev_err(&dev->dev, "pci_enable_device failed: %i\n", rc);
  1214. return rc;
  1215. }
  1216. if ((rc = cxl_read_vsec(adapter, dev)))
  1217. return rc;
  1218. if ((rc = cxl_vsec_looks_ok(adapter, dev)))
  1219. return rc;
  1220. cxl_fixup_malformed_tlp(adapter, dev);
  1221. if ((rc = setup_cxl_bars(dev)))
  1222. return rc;
  1223. if ((rc = switch_card_to_cxl(dev)))
  1224. return rc;
  1225. if ((rc = cxl_update_image_control(adapter)))
  1226. return rc;
  1227. if ((rc = cxl_map_adapter_regs(adapter, dev)))
  1228. return rc;
  1229. if ((rc = sanitise_adapter_regs(adapter)))
  1230. goto err;
  1231. if ((rc = adapter->native->sl_ops->adapter_regs_init(adapter, dev)))
  1232. goto err;
  1233. /* Required for devices using CAPP DMA mode, harmless for others */
  1234. pci_set_master(dev);
  1235. adapter->tunneled_ops_supported = false;
  1236. if (cxl_is_power9()) {
  1237. if (pnv_pci_set_tunnel_bar(dev, 0x00020000E0000000ull, 1))
  1238. dev_info(&dev->dev, "Tunneled operations unsupported\n");
  1239. else
  1240. adapter->tunneled_ops_supported = true;
  1241. }
  1242. if ((rc = pnv_phb_to_cxl_mode(dev, adapter->native->sl_ops->capi_mode)))
  1243. goto err;
  1244. /* If recovery happened, the last step is to turn on snooping.
  1245. * In the non-recovery case this has no effect */
  1246. if ((rc = pnv_phb_to_cxl_mode(dev, OPAL_PHB_CAPI_MODE_SNOOP_ON)))
  1247. goto err;
  1248. /* Ignore error, adapter init is not dependant on timebase sync */
  1249. cxl_setup_psl_timebase(adapter, dev);
  1250. if ((rc = cxl_native_register_psl_err_irq(adapter)))
  1251. goto err;
  1252. return 0;
  1253. err:
  1254. cxl_unmap_adapter_regs(adapter);
  1255. return rc;
  1256. }
  1257. static void cxl_deconfigure_adapter(struct cxl *adapter)
  1258. {
  1259. struct pci_dev *pdev = to_pci_dev(adapter->dev.parent);
  1260. if (cxl_is_power9())
  1261. pnv_pci_set_tunnel_bar(pdev, 0x00020000E0000000ull, 0);
  1262. cxl_native_release_psl_err_irq(adapter);
  1263. cxl_unmap_adapter_regs(adapter);
  1264. pci_disable_device(pdev);
  1265. }
  1266. static void cxl_stop_trace_psl9(struct cxl *adapter)
  1267. {
  1268. int traceid;
  1269. u64 trace_state, trace_mask;
  1270. struct pci_dev *dev = to_pci_dev(adapter->dev.parent);
  1271. /* read each tracearray state and issue mmio to stop them is needed */
  1272. for (traceid = 0; traceid <= CXL_PSL9_TRACEID_MAX; ++traceid) {
  1273. trace_state = cxl_p1_read(adapter, CXL_PSL9_CTCCFG);
  1274. trace_mask = (0x3ULL << (62 - traceid * 2));
  1275. trace_state = (trace_state & trace_mask) >> (62 - traceid * 2);
  1276. dev_dbg(&dev->dev, "cxl: Traceid-%d trace_state=0x%0llX\n",
  1277. traceid, trace_state);
  1278. /* issue mmio if the trace array isn't in FIN state */
  1279. if (trace_state != CXL_PSL9_TRACESTATE_FIN)
  1280. cxl_p1_write(adapter, CXL_PSL9_TRACECFG,
  1281. 0x8400000000000000ULL | traceid);
  1282. }
  1283. }
  1284. static void cxl_stop_trace_psl8(struct cxl *adapter)
  1285. {
  1286. int slice;
  1287. /* Stop the trace */
  1288. cxl_p1_write(adapter, CXL_PSL_TRACE, 0x8000000000000017LL);
  1289. /* Stop the slice traces */
  1290. spin_lock(&adapter->afu_list_lock);
  1291. for (slice = 0; slice < adapter->slices; slice++) {
  1292. if (adapter->afu[slice])
  1293. cxl_p1n_write(adapter->afu[slice], CXL_PSL_SLICE_TRACE,
  1294. 0x8000000000000000LL);
  1295. }
  1296. spin_unlock(&adapter->afu_list_lock);
  1297. }
  1298. static const struct cxl_service_layer_ops psl9_ops = {
  1299. .adapter_regs_init = init_implementation_adapter_regs_psl9,
  1300. .invalidate_all = cxl_invalidate_all_psl9,
  1301. .afu_regs_init = init_implementation_afu_regs_psl9,
  1302. .sanitise_afu_regs = sanitise_afu_regs_psl9,
  1303. .register_serr_irq = cxl_native_register_serr_irq,
  1304. .release_serr_irq = cxl_native_release_serr_irq,
  1305. .handle_interrupt = cxl_irq_psl9,
  1306. .fail_irq = cxl_fail_irq_psl,
  1307. .activate_dedicated_process = cxl_activate_dedicated_process_psl9,
  1308. .attach_afu_directed = cxl_attach_afu_directed_psl9,
  1309. .attach_dedicated_process = cxl_attach_dedicated_process_psl9,
  1310. .update_dedicated_ivtes = cxl_update_dedicated_ivtes_psl9,
  1311. .debugfs_add_adapter_regs = cxl_debugfs_add_adapter_regs_psl9,
  1312. .debugfs_add_afu_regs = cxl_debugfs_add_afu_regs_psl9,
  1313. .psl_irq_dump_registers = cxl_native_irq_dump_regs_psl9,
  1314. .err_irq_dump_registers = cxl_native_err_irq_dump_regs_psl9,
  1315. .debugfs_stop_trace = cxl_stop_trace_psl9,
  1316. .timebase_read = timebase_read_psl9,
  1317. .capi_mode = OPAL_PHB_CAPI_MODE_CAPI,
  1318. .needs_reset_before_disable = true,
  1319. };
  1320. static const struct cxl_service_layer_ops psl8_ops = {
  1321. .adapter_regs_init = init_implementation_adapter_regs_psl8,
  1322. .invalidate_all = cxl_invalidate_all_psl8,
  1323. .afu_regs_init = init_implementation_afu_regs_psl8,
  1324. .sanitise_afu_regs = sanitise_afu_regs_psl8,
  1325. .register_serr_irq = cxl_native_register_serr_irq,
  1326. .release_serr_irq = cxl_native_release_serr_irq,
  1327. .handle_interrupt = cxl_irq_psl8,
  1328. .fail_irq = cxl_fail_irq_psl,
  1329. .activate_dedicated_process = cxl_activate_dedicated_process_psl8,
  1330. .attach_afu_directed = cxl_attach_afu_directed_psl8,
  1331. .attach_dedicated_process = cxl_attach_dedicated_process_psl8,
  1332. .update_dedicated_ivtes = cxl_update_dedicated_ivtes_psl8,
  1333. .debugfs_add_adapter_regs = cxl_debugfs_add_adapter_regs_psl8,
  1334. .debugfs_add_afu_regs = cxl_debugfs_add_afu_regs_psl8,
  1335. .psl_irq_dump_registers = cxl_native_irq_dump_regs_psl8,
  1336. .err_irq_dump_registers = cxl_native_err_irq_dump_regs_psl8,
  1337. .debugfs_stop_trace = cxl_stop_trace_psl8,
  1338. .write_timebase_ctrl = write_timebase_ctrl_psl8,
  1339. .timebase_read = timebase_read_psl8,
  1340. .capi_mode = OPAL_PHB_CAPI_MODE_CAPI,
  1341. .needs_reset_before_disable = true,
  1342. };
  1343. static void set_sl_ops(struct cxl *adapter, struct pci_dev *dev)
  1344. {
  1345. if (cxl_is_power8()) {
  1346. dev_info(&dev->dev, "Device uses a PSL8\n");
  1347. adapter->native->sl_ops = &psl8_ops;
  1348. } else {
  1349. dev_info(&dev->dev, "Device uses a PSL9\n");
  1350. adapter->native->sl_ops = &psl9_ops;
  1351. }
  1352. }
  1353. static struct cxl *cxl_pci_init_adapter(struct pci_dev *dev)
  1354. {
  1355. struct cxl *adapter;
  1356. int rc;
  1357. adapter = cxl_alloc_adapter();
  1358. if (!adapter)
  1359. return ERR_PTR(-ENOMEM);
  1360. adapter->native = kzalloc(sizeof(struct cxl_native), GFP_KERNEL);
  1361. if (!adapter->native) {
  1362. rc = -ENOMEM;
  1363. goto err_release;
  1364. }
  1365. set_sl_ops(adapter, dev);
  1366. /* Set defaults for parameters which need to persist over
  1367. * configure/reconfigure
  1368. */
  1369. adapter->perst_loads_image = true;
  1370. adapter->perst_same_image = false;
  1371. rc = cxl_configure_adapter(adapter, dev);
  1372. if (rc) {
  1373. pci_disable_device(dev);
  1374. goto err_release;
  1375. }
  1376. /* Don't care if this one fails: */
  1377. cxl_debugfs_adapter_add(adapter);
  1378. /*
  1379. * After we call this function we must not free the adapter directly,
  1380. * even if it returns an error!
  1381. */
  1382. if ((rc = cxl_register_adapter(adapter)))
  1383. goto err_put_dev;
  1384. if ((rc = cxl_sysfs_adapter_add(adapter)))
  1385. goto err_del_dev;
  1386. /* Release the context lock as adapter is configured */
  1387. cxl_adapter_context_unlock(adapter);
  1388. return adapter;
  1389. err_del_dev:
  1390. device_del(&adapter->dev);
  1391. err_put_dev:
  1392. /* This should mirror cxl_remove_adapter, except without the
  1393. * sysfs parts
  1394. */
  1395. cxl_debugfs_adapter_remove(adapter);
  1396. cxl_deconfigure_adapter(adapter);
  1397. put_device(&adapter->dev);
  1398. return ERR_PTR(rc);
  1399. err_release:
  1400. cxl_release_adapter(&adapter->dev);
  1401. return ERR_PTR(rc);
  1402. }
  1403. static void cxl_pci_remove_adapter(struct cxl *adapter)
  1404. {
  1405. pr_devel("cxl_remove_adapter\n");
  1406. cxl_sysfs_adapter_remove(adapter);
  1407. cxl_debugfs_adapter_remove(adapter);
  1408. /*
  1409. * Flush adapter datacache as its about to be removed.
  1410. */
  1411. cxl_data_cache_flush(adapter);
  1412. cxl_deconfigure_adapter(adapter);
  1413. device_unregister(&adapter->dev);
  1414. }
  1415. #define CXL_MAX_PCIEX_PARENT 2
  1416. int cxl_slot_is_switched(struct pci_dev *dev)
  1417. {
  1418. struct device_node *np;
  1419. int depth = 0;
  1420. if (!(np = pci_device_to_OF_node(dev))) {
  1421. pr_err("cxl: np = NULL\n");
  1422. return -ENODEV;
  1423. }
  1424. of_node_get(np);
  1425. while (np) {
  1426. np = of_get_next_parent(np);
  1427. if (!of_node_is_type(np, "pciex"))
  1428. break;
  1429. depth++;
  1430. }
  1431. of_node_put(np);
  1432. return (depth > CXL_MAX_PCIEX_PARENT);
  1433. }
  1434. static int cxl_probe(struct pci_dev *dev, const struct pci_device_id *id)
  1435. {
  1436. struct cxl *adapter;
  1437. int slice;
  1438. int rc;
  1439. if (cxl_pci_is_vphb_device(dev)) {
  1440. dev_dbg(&dev->dev, "cxl_init_adapter: Ignoring cxl vphb device\n");
  1441. return -ENODEV;
  1442. }
  1443. if (cxl_slot_is_switched(dev)) {
  1444. dev_info(&dev->dev, "Ignoring card on incompatible PCI slot\n");
  1445. return -ENODEV;
  1446. }
  1447. if (cxl_is_power9() && !radix_enabled()) {
  1448. dev_info(&dev->dev, "Only Radix mode supported\n");
  1449. return -ENODEV;
  1450. }
  1451. if (cxl_verbose)
  1452. dump_cxl_config_space(dev);
  1453. adapter = cxl_pci_init_adapter(dev);
  1454. if (IS_ERR(adapter)) {
  1455. dev_err(&dev->dev, "cxl_init_adapter failed: %li\n", PTR_ERR(adapter));
  1456. return PTR_ERR(adapter);
  1457. }
  1458. for (slice = 0; slice < adapter->slices; slice++) {
  1459. if ((rc = pci_init_afu(adapter, slice, dev))) {
  1460. dev_err(&dev->dev, "AFU %i failed to initialise: %i\n", slice, rc);
  1461. continue;
  1462. }
  1463. rc = cxl_afu_select_best_mode(adapter->afu[slice]);
  1464. if (rc)
  1465. dev_err(&dev->dev, "AFU %i failed to start: %i\n", slice, rc);
  1466. }
  1467. return 0;
  1468. }
  1469. static void cxl_remove(struct pci_dev *dev)
  1470. {
  1471. struct cxl *adapter = pci_get_drvdata(dev);
  1472. struct cxl_afu *afu;
  1473. int i;
  1474. /*
  1475. * Lock to prevent someone grabbing a ref through the adapter list as
  1476. * we are removing it
  1477. */
  1478. for (i = 0; i < adapter->slices; i++) {
  1479. afu = adapter->afu[i];
  1480. cxl_pci_remove_afu(afu);
  1481. }
  1482. cxl_pci_remove_adapter(adapter);
  1483. }
  1484. static pci_ers_result_t cxl_vphb_error_detected(struct cxl_afu *afu,
  1485. pci_channel_state_t state)
  1486. {
  1487. struct pci_dev *afu_dev;
  1488. struct pci_driver *afu_drv;
  1489. const struct pci_error_handlers *err_handler;
  1490. pci_ers_result_t result = PCI_ERS_RESULT_NEED_RESET;
  1491. pci_ers_result_t afu_result = PCI_ERS_RESULT_NEED_RESET;
  1492. /* There should only be one entry, but go through the list
  1493. * anyway
  1494. */
  1495. if (afu == NULL || afu->phb == NULL)
  1496. return result;
  1497. list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
  1498. afu_drv = to_pci_driver(afu_dev->dev.driver);
  1499. if (!afu_drv)
  1500. continue;
  1501. afu_dev->error_state = state;
  1502. err_handler = afu_drv->err_handler;
  1503. if (err_handler)
  1504. afu_result = err_handler->error_detected(afu_dev,
  1505. state);
  1506. /* Disconnect trumps all, NONE trumps NEED_RESET */
  1507. if (afu_result == PCI_ERS_RESULT_DISCONNECT)
  1508. result = PCI_ERS_RESULT_DISCONNECT;
  1509. else if ((afu_result == PCI_ERS_RESULT_NONE) &&
  1510. (result == PCI_ERS_RESULT_NEED_RESET))
  1511. result = PCI_ERS_RESULT_NONE;
  1512. }
  1513. return result;
  1514. }
  1515. static pci_ers_result_t cxl_pci_error_detected(struct pci_dev *pdev,
  1516. pci_channel_state_t state)
  1517. {
  1518. struct cxl *adapter = pci_get_drvdata(pdev);
  1519. struct cxl_afu *afu;
  1520. pci_ers_result_t result = PCI_ERS_RESULT_NEED_RESET;
  1521. pci_ers_result_t afu_result = PCI_ERS_RESULT_NEED_RESET;
  1522. int i;
  1523. /* At this point, we could still have an interrupt pending.
  1524. * Let's try to get them out of the way before they do
  1525. * anything we don't like.
  1526. */
  1527. schedule();
  1528. /* If we're permanently dead, give up. */
  1529. if (state == pci_channel_io_perm_failure) {
  1530. spin_lock(&adapter->afu_list_lock);
  1531. for (i = 0; i < adapter->slices; i++) {
  1532. afu = adapter->afu[i];
  1533. /*
  1534. * Tell the AFU drivers; but we don't care what they
  1535. * say, we're going away.
  1536. */
  1537. cxl_vphb_error_detected(afu, state);
  1538. }
  1539. spin_unlock(&adapter->afu_list_lock);
  1540. return PCI_ERS_RESULT_DISCONNECT;
  1541. }
  1542. /* Are we reflashing?
  1543. *
  1544. * If we reflash, we could come back as something entirely
  1545. * different, including a non-CAPI card. As such, by default
  1546. * we don't participate in the process. We'll be unbound and
  1547. * the slot re-probed. (TODO: check EEH doesn't blindly rebind
  1548. * us!)
  1549. *
  1550. * However, this isn't the entire story: for reliablity
  1551. * reasons, we usually want to reflash the FPGA on PERST in
  1552. * order to get back to a more reliable known-good state.
  1553. *
  1554. * This causes us a bit of a problem: if we reflash we can't
  1555. * trust that we'll come back the same - we could have a new
  1556. * image and been PERSTed in order to load that
  1557. * image. However, most of the time we actually *will* come
  1558. * back the same - for example a regular EEH event.
  1559. *
  1560. * Therefore, we allow the user to assert that the image is
  1561. * indeed the same and that we should continue on into EEH
  1562. * anyway.
  1563. */
  1564. if (adapter->perst_loads_image && !adapter->perst_same_image) {
  1565. /* TODO take the PHB out of CXL mode */
  1566. dev_info(&pdev->dev, "reflashing, so opting out of EEH!\n");
  1567. return PCI_ERS_RESULT_NONE;
  1568. }
  1569. /*
  1570. * At this point, we want to try to recover. We'll always
  1571. * need a complete slot reset: we don't trust any other reset.
  1572. *
  1573. * Now, we go through each AFU:
  1574. * - We send the driver, if bound, an error_detected callback.
  1575. * We expect it to clean up, but it can also tell us to give
  1576. * up and permanently detach the card. To simplify things, if
  1577. * any bound AFU driver doesn't support EEH, we give up on EEH.
  1578. *
  1579. * - We detach all contexts associated with the AFU. This
  1580. * does not free them, but puts them into a CLOSED state
  1581. * which causes any the associated files to return useful
  1582. * errors to userland. It also unmaps, but does not free,
  1583. * any IRQs.
  1584. *
  1585. * - We clean up our side: releasing and unmapping resources we hold
  1586. * so we can wire them up again when the hardware comes back up.
  1587. *
  1588. * Driver authors should note:
  1589. *
  1590. * - Any contexts you create in your kernel driver (except
  1591. * those associated with anonymous file descriptors) are
  1592. * your responsibility to free and recreate. Likewise with
  1593. * any attached resources.
  1594. *
  1595. * - We will take responsibility for re-initialising the
  1596. * device context (the one set up for you in
  1597. * cxl_pci_enable_device_hook and accessed through
  1598. * cxl_get_context). If you've attached IRQs or other
  1599. * resources to it, they remains yours to free.
  1600. *
  1601. * You can call the same functions to release resources as you
  1602. * normally would: we make sure that these functions continue
  1603. * to work when the hardware is down.
  1604. *
  1605. * Two examples:
  1606. *
  1607. * 1) If you normally free all your resources at the end of
  1608. * each request, or if you use anonymous FDs, your
  1609. * error_detected callback can simply set a flag to tell
  1610. * your driver not to start any new calls. You can then
  1611. * clear the flag in the resume callback.
  1612. *
  1613. * 2) If you normally allocate your resources on startup:
  1614. * * Set a flag in error_detected as above.
  1615. * * Let CXL detach your contexts.
  1616. * * In slot_reset, free the old resources and allocate new ones.
  1617. * * In resume, clear the flag to allow things to start.
  1618. */
  1619. /* Make sure no one else changes the afu list */
  1620. spin_lock(&adapter->afu_list_lock);
  1621. for (i = 0; i < adapter->slices; i++) {
  1622. afu = adapter->afu[i];
  1623. if (afu == NULL)
  1624. continue;
  1625. afu_result = cxl_vphb_error_detected(afu, state);
  1626. cxl_context_detach_all(afu);
  1627. cxl_ops->afu_deactivate_mode(afu, afu->current_mode);
  1628. pci_deconfigure_afu(afu);
  1629. /* Disconnect trumps all, NONE trumps NEED_RESET */
  1630. if (afu_result == PCI_ERS_RESULT_DISCONNECT)
  1631. result = PCI_ERS_RESULT_DISCONNECT;
  1632. else if ((afu_result == PCI_ERS_RESULT_NONE) &&
  1633. (result == PCI_ERS_RESULT_NEED_RESET))
  1634. result = PCI_ERS_RESULT_NONE;
  1635. }
  1636. spin_unlock(&adapter->afu_list_lock);
  1637. /* should take the context lock here */
  1638. if (cxl_adapter_context_lock(adapter) != 0)
  1639. dev_warn(&adapter->dev,
  1640. "Couldn't take context lock with %d active-contexts\n",
  1641. atomic_read(&adapter->contexts_num));
  1642. cxl_deconfigure_adapter(adapter);
  1643. return result;
  1644. }
  1645. static pci_ers_result_t cxl_pci_slot_reset(struct pci_dev *pdev)
  1646. {
  1647. struct cxl *adapter = pci_get_drvdata(pdev);
  1648. struct cxl_afu *afu;
  1649. struct cxl_context *ctx;
  1650. struct pci_dev *afu_dev;
  1651. struct pci_driver *afu_drv;
  1652. const struct pci_error_handlers *err_handler;
  1653. pci_ers_result_t afu_result = PCI_ERS_RESULT_RECOVERED;
  1654. pci_ers_result_t result = PCI_ERS_RESULT_RECOVERED;
  1655. int i;
  1656. if (cxl_configure_adapter(adapter, pdev))
  1657. goto err;
  1658. /*
  1659. * Unlock context activation for the adapter. Ideally this should be
  1660. * done in cxl_pci_resume but cxlflash module tries to activate the
  1661. * master context as part of slot_reset callback.
  1662. */
  1663. cxl_adapter_context_unlock(adapter);
  1664. spin_lock(&adapter->afu_list_lock);
  1665. for (i = 0; i < adapter->slices; i++) {
  1666. afu = adapter->afu[i];
  1667. if (afu == NULL)
  1668. continue;
  1669. if (pci_configure_afu(afu, adapter, pdev))
  1670. goto err_unlock;
  1671. if (cxl_afu_select_best_mode(afu))
  1672. goto err_unlock;
  1673. if (afu->phb == NULL)
  1674. continue;
  1675. list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
  1676. /* Reset the device context.
  1677. * TODO: make this less disruptive
  1678. */
  1679. ctx = cxl_get_context(afu_dev);
  1680. if (ctx && cxl_release_context(ctx))
  1681. goto err_unlock;
  1682. ctx = cxl_dev_context_init(afu_dev);
  1683. if (IS_ERR(ctx))
  1684. goto err_unlock;
  1685. afu_dev->dev.archdata.cxl_ctx = ctx;
  1686. if (cxl_ops->afu_check_and_enable(afu))
  1687. goto err_unlock;
  1688. afu_dev->error_state = pci_channel_io_normal;
  1689. /* If there's a driver attached, allow it to
  1690. * chime in on recovery. Drivers should check
  1691. * if everything has come back OK, but
  1692. * shouldn't start new work until we call
  1693. * their resume function.
  1694. */
  1695. afu_drv = to_pci_driver(afu_dev->dev.driver);
  1696. if (!afu_drv)
  1697. continue;
  1698. err_handler = afu_drv->err_handler;
  1699. if (err_handler && err_handler->slot_reset)
  1700. afu_result = err_handler->slot_reset(afu_dev);
  1701. if (afu_result == PCI_ERS_RESULT_DISCONNECT)
  1702. result = PCI_ERS_RESULT_DISCONNECT;
  1703. }
  1704. }
  1705. spin_unlock(&adapter->afu_list_lock);
  1706. return result;
  1707. err_unlock:
  1708. spin_unlock(&adapter->afu_list_lock);
  1709. err:
  1710. /* All the bits that happen in both error_detected and cxl_remove
  1711. * should be idempotent, so we don't need to worry about leaving a mix
  1712. * of unconfigured and reconfigured resources.
  1713. */
  1714. dev_err(&pdev->dev, "EEH recovery failed. Asking to be disconnected.\n");
  1715. return PCI_ERS_RESULT_DISCONNECT;
  1716. }
  1717. static void cxl_pci_resume(struct pci_dev *pdev)
  1718. {
  1719. struct cxl *adapter = pci_get_drvdata(pdev);
  1720. struct cxl_afu *afu;
  1721. struct pci_dev *afu_dev;
  1722. struct pci_driver *afu_drv;
  1723. const struct pci_error_handlers *err_handler;
  1724. int i;
  1725. /* Everything is back now. Drivers should restart work now.
  1726. * This is not the place to be checking if everything came back up
  1727. * properly, because there's no return value: do that in slot_reset.
  1728. */
  1729. spin_lock(&adapter->afu_list_lock);
  1730. for (i = 0; i < adapter->slices; i++) {
  1731. afu = adapter->afu[i];
  1732. if (afu == NULL || afu->phb == NULL)
  1733. continue;
  1734. list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
  1735. afu_drv = to_pci_driver(afu_dev->dev.driver);
  1736. if (!afu_drv)
  1737. continue;
  1738. err_handler = afu_drv->err_handler;
  1739. if (err_handler && err_handler->resume)
  1740. err_handler->resume(afu_dev);
  1741. }
  1742. }
  1743. spin_unlock(&adapter->afu_list_lock);
  1744. }
  1745. static const struct pci_error_handlers cxl_err_handler = {
  1746. .error_detected = cxl_pci_error_detected,
  1747. .slot_reset = cxl_pci_slot_reset,
  1748. .resume = cxl_pci_resume,
  1749. };
  1750. struct pci_driver cxl_pci_driver = {
  1751. .name = "cxl-pci",
  1752. .id_table = cxl_pci_tbl,
  1753. .probe = cxl_probe,
  1754. .remove = cxl_remove,
  1755. .shutdown = cxl_remove,
  1756. .err_handler = &cxl_err_handler,
  1757. };