guest.c 27 KB

12345678910111213141516171819202122232425262728293031323334353637383940414243444546474849505152535455565758596061626364656667686970717273747576777879808182838485868788899091929394959697989910010110210310410510610710810911011111211311411511611711811912012112212312412512612712812913013113213313413513613713813914014114214314414514614714814915015115215315415515615715815916016116216316416516616716816917017117217317417517617717817918018118218318418518618718818919019119219319419519619719819920020120220320420520620720820921021121221321421521621721821922022122222322422522622722822923023123223323423523623723823924024124224324424524624724824925025125225325425525625725825926026126226326426526626726826927027127227327427527627727827928028128228328428528628728828929029129229329429529629729829930030130230330430530630730830931031131231331431531631731831932032132232332432532632732832933033133233333433533633733833934034134234334434534634734834935035135235335435535635735835936036136236336436536636736836937037137237337437537637737837938038138238338438538638738838939039139239339439539639739839940040140240340440540640740840941041141241341441541641741841942042142242342442542642742842943043143243343443543643743843944044144244344444544644744844945045145245345445545645745845946046146246346446546646746846947047147247347447547647747847948048148248348448548648748848949049149249349449549649749849950050150250350450550650750850951051151251351451551651751851952052152252352452552652752852953053153253353453553653753853954054154254354454554654754854955055155255355455555655755855956056156256356456556656756856957057157257357457557657757857958058158258358458558658758858959059159259359459559659759859960060160260360460560660760860961061161261361461561661761861962062162262362462562662762862963063163263363463563663763863964064164264364464564664764864965065165265365465565665765865966066166266366466566666766866967067167267367467567667767867968068168268368468568668768868969069169269369469569669769869970070170270370470570670770870971071171271371471571671771871972072172272372472572672772872973073173273373473573673773873974074174274374474574674774874975075175275375475575675775875976076176276376476576676776876977077177277377477577677777877978078178278378478578678778878979079179279379479579679779879980080180280380480580680780880981081181281381481581681781881982082182282382482582682782882983083183283383483583683783883984084184284384484584684784884985085185285385485585685785885986086186286386486586686786886987087187287387487587687787887988088188288388488588688788888989089189289389489589689789889990090190290390490590690790890991091191291391491591691791891992092192292392492592692792892993093193293393493593693793893994094194294394494594694794894995095195295395495595695795895996096196296396496596696796896997097197297397497597697797897998098198298398498598698798898999099199299399499599699799899910001001100210031004100510061007100810091010101110121013101410151016101710181019102010211022102310241025102610271028102910301031103210331034103510361037103810391040104110421043104410451046104710481049105010511052105310541055105610571058105910601061106210631064106510661067106810691070107110721073107410751076107710781079108010811082108310841085108610871088108910901091109210931094109510961097109810991100110111021103110411051106110711081109111011111112111311141115111611171118111911201121112211231124112511261127112811291130113111321133113411351136113711381139114011411142114311441145114611471148114911501151115211531154115511561157115811591160116111621163116411651166116711681169117011711172117311741175117611771178117911801181118211831184118511861187118811891190119111921193119411951196119711981199120012011202120312041205120612071208
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /*
  3. * Copyright 2015 IBM Corp.
  4. */
  5. #include <linux/spinlock.h>
  6. #include <linux/uaccess.h>
  7. #include <linux/delay.h>
  8. #include <linux/irqdomain.h>
  9. #include <linux/platform_device.h>
  10. #include "cxl.h"
  11. #include "hcalls.h"
  12. #include "trace.h"
  13. #define CXL_ERROR_DETECTED_EVENT 1
  14. #define CXL_SLOT_RESET_EVENT 2
  15. #define CXL_RESUME_EVENT 3
  16. static void pci_error_handlers(struct cxl_afu *afu,
  17. int bus_error_event,
  18. pci_channel_state_t state)
  19. {
  20. struct pci_dev *afu_dev;
  21. struct pci_driver *afu_drv;
  22. const struct pci_error_handlers *err_handler;
  23. if (afu->phb == NULL)
  24. return;
  25. list_for_each_entry(afu_dev, &afu->phb->bus->devices, bus_list) {
  26. afu_drv = to_pci_driver(afu_dev->dev.driver);
  27. if (!afu_drv)
  28. continue;
  29. err_handler = afu_drv->err_handler;
  30. switch (bus_error_event) {
  31. case CXL_ERROR_DETECTED_EVENT:
  32. afu_dev->error_state = state;
  33. if (err_handler &&
  34. err_handler->error_detected)
  35. err_handler->error_detected(afu_dev, state);
  36. break;
  37. case CXL_SLOT_RESET_EVENT:
  38. afu_dev->error_state = state;
  39. if (err_handler &&
  40. err_handler->slot_reset)
  41. err_handler->slot_reset(afu_dev);
  42. break;
  43. case CXL_RESUME_EVENT:
  44. if (err_handler &&
  45. err_handler->resume)
  46. err_handler->resume(afu_dev);
  47. break;
  48. }
  49. }
  50. }
  51. static irqreturn_t guest_handle_psl_slice_error(struct cxl_context *ctx, u64 dsisr,
  52. u64 errstat)
  53. {
  54. pr_devel("in %s\n", __func__);
  55. dev_crit(&ctx->afu->dev, "PSL ERROR STATUS: 0x%.16llx\n", errstat);
  56. return cxl_ops->ack_irq(ctx, 0, errstat);
  57. }
  58. static ssize_t guest_collect_vpd(struct cxl *adapter, struct cxl_afu *afu,
  59. void *buf, size_t len)
  60. {
  61. unsigned int entries, mod;
  62. unsigned long **vpd_buf = NULL;
  63. struct sg_list *le;
  64. int rc = 0, i, tocopy;
  65. u64 out = 0;
  66. if (buf == NULL)
  67. return -EINVAL;
  68. /* number of entries in the list */
  69. entries = len / SG_BUFFER_SIZE;
  70. mod = len % SG_BUFFER_SIZE;
  71. if (mod)
  72. entries++;
  73. if (entries > SG_MAX_ENTRIES) {
  74. entries = SG_MAX_ENTRIES;
  75. len = SG_MAX_ENTRIES * SG_BUFFER_SIZE;
  76. mod = 0;
  77. }
  78. vpd_buf = kcalloc(entries, sizeof(unsigned long *), GFP_KERNEL);
  79. if (!vpd_buf)
  80. return -ENOMEM;
  81. le = (struct sg_list *)get_zeroed_page(GFP_KERNEL);
  82. if (!le) {
  83. rc = -ENOMEM;
  84. goto err1;
  85. }
  86. for (i = 0; i < entries; i++) {
  87. vpd_buf[i] = (unsigned long *)get_zeroed_page(GFP_KERNEL);
  88. if (!vpd_buf[i]) {
  89. rc = -ENOMEM;
  90. goto err2;
  91. }
  92. le[i].phys_addr = cpu_to_be64(virt_to_phys(vpd_buf[i]));
  93. le[i].len = cpu_to_be64(SG_BUFFER_SIZE);
  94. if ((i == (entries - 1)) && mod)
  95. le[i].len = cpu_to_be64(mod);
  96. }
  97. if (adapter)
  98. rc = cxl_h_collect_vpd_adapter(adapter->guest->handle,
  99. virt_to_phys(le), entries, &out);
  100. else
  101. rc = cxl_h_collect_vpd(afu->guest->handle, 0,
  102. virt_to_phys(le), entries, &out);
  103. pr_devel("length of available (entries: %i), vpd: %#llx\n",
  104. entries, out);
  105. if (!rc) {
  106. /*
  107. * hcall returns in 'out' the size of available VPDs.
  108. * It fills the buffer with as much data as possible.
  109. */
  110. if (out < len)
  111. len = out;
  112. rc = len;
  113. if (out) {
  114. for (i = 0; i < entries; i++) {
  115. if (len < SG_BUFFER_SIZE)
  116. tocopy = len;
  117. else
  118. tocopy = SG_BUFFER_SIZE;
  119. memcpy(buf, vpd_buf[i], tocopy);
  120. buf += tocopy;
  121. len -= tocopy;
  122. }
  123. }
  124. }
  125. err2:
  126. for (i = 0; i < entries; i++) {
  127. if (vpd_buf[i])
  128. free_page((unsigned long) vpd_buf[i]);
  129. }
  130. free_page((unsigned long) le);
  131. err1:
  132. kfree(vpd_buf);
  133. return rc;
  134. }
  135. static int guest_get_irq_info(struct cxl_context *ctx, struct cxl_irq_info *info)
  136. {
  137. return cxl_h_collect_int_info(ctx->afu->guest->handle, ctx->process_token, info);
  138. }
  139. static irqreturn_t guest_psl_irq(int irq, void *data)
  140. {
  141. struct cxl_context *ctx = data;
  142. struct cxl_irq_info irq_info;
  143. int rc;
  144. pr_devel("%d: received PSL interrupt %i\n", ctx->pe, irq);
  145. rc = guest_get_irq_info(ctx, &irq_info);
  146. if (rc) {
  147. WARN(1, "Unable to get IRQ info: %i\n", rc);
  148. return IRQ_HANDLED;
  149. }
  150. rc = cxl_irq_psl8(irq, ctx, &irq_info);
  151. return rc;
  152. }
  153. static int afu_read_error_state(struct cxl_afu *afu, int *state_out)
  154. {
  155. u64 state;
  156. int rc = 0;
  157. if (!afu)
  158. return -EIO;
  159. rc = cxl_h_read_error_state(afu->guest->handle, &state);
  160. if (!rc) {
  161. WARN_ON(state != H_STATE_NORMAL &&
  162. state != H_STATE_DISABLE &&
  163. state != H_STATE_TEMP_UNAVAILABLE &&
  164. state != H_STATE_PERM_UNAVAILABLE);
  165. *state_out = state & 0xffffffff;
  166. }
  167. return rc;
  168. }
  169. static irqreturn_t guest_slice_irq_err(int irq, void *data)
  170. {
  171. struct cxl_afu *afu = data;
  172. int rc;
  173. u64 serr, afu_error, dsisr;
  174. rc = cxl_h_get_fn_error_interrupt(afu->guest->handle, &serr);
  175. if (rc) {
  176. dev_crit(&afu->dev, "Couldn't read PSL_SERR_An: %d\n", rc);
  177. return IRQ_HANDLED;
  178. }
  179. afu_error = cxl_p2n_read(afu, CXL_AFU_ERR_An);
  180. dsisr = cxl_p2n_read(afu, CXL_PSL_DSISR_An);
  181. cxl_afu_decode_psl_serr(afu, serr);
  182. dev_crit(&afu->dev, "AFU_ERR_An: 0x%.16llx\n", afu_error);
  183. dev_crit(&afu->dev, "PSL_DSISR_An: 0x%.16llx\n", dsisr);
  184. rc = cxl_h_ack_fn_error_interrupt(afu->guest->handle, serr);
  185. if (rc)
  186. dev_crit(&afu->dev, "Couldn't ack slice error interrupt: %d\n",
  187. rc);
  188. return IRQ_HANDLED;
  189. }
  190. static int irq_alloc_range(struct cxl *adapter, int len, int *irq)
  191. {
  192. int i, n;
  193. struct irq_avail *cur;
  194. for (i = 0; i < adapter->guest->irq_nranges; i++) {
  195. cur = &adapter->guest->irq_avail[i];
  196. n = bitmap_find_next_zero_area(cur->bitmap, cur->range,
  197. 0, len, 0);
  198. if (n < cur->range) {
  199. bitmap_set(cur->bitmap, n, len);
  200. *irq = cur->offset + n;
  201. pr_devel("guest: allocate IRQs %#x->%#x\n",
  202. *irq, *irq + len - 1);
  203. return 0;
  204. }
  205. }
  206. return -ENOSPC;
  207. }
  208. static int irq_free_range(struct cxl *adapter, int irq, int len)
  209. {
  210. int i, n;
  211. struct irq_avail *cur;
  212. if (len == 0)
  213. return -ENOENT;
  214. for (i = 0; i < adapter->guest->irq_nranges; i++) {
  215. cur = &adapter->guest->irq_avail[i];
  216. if (irq >= cur->offset &&
  217. (irq + len) <= (cur->offset + cur->range)) {
  218. n = irq - cur->offset;
  219. bitmap_clear(cur->bitmap, n, len);
  220. pr_devel("guest: release IRQs %#x->%#x\n",
  221. irq, irq + len - 1);
  222. return 0;
  223. }
  224. }
  225. return -ENOENT;
  226. }
  227. static int guest_reset(struct cxl *adapter)
  228. {
  229. struct cxl_afu *afu = NULL;
  230. int i, rc;
  231. pr_devel("Adapter reset request\n");
  232. spin_lock(&adapter->afu_list_lock);
  233. for (i = 0; i < adapter->slices; i++) {
  234. if ((afu = adapter->afu[i])) {
  235. pci_error_handlers(afu, CXL_ERROR_DETECTED_EVENT,
  236. pci_channel_io_frozen);
  237. cxl_context_detach_all(afu);
  238. }
  239. }
  240. rc = cxl_h_reset_adapter(adapter->guest->handle);
  241. for (i = 0; i < adapter->slices; i++) {
  242. if (!rc && (afu = adapter->afu[i])) {
  243. pci_error_handlers(afu, CXL_SLOT_RESET_EVENT,
  244. pci_channel_io_normal);
  245. pci_error_handlers(afu, CXL_RESUME_EVENT, 0);
  246. }
  247. }
  248. spin_unlock(&adapter->afu_list_lock);
  249. return rc;
  250. }
  251. static int guest_alloc_one_irq(struct cxl *adapter)
  252. {
  253. int irq;
  254. spin_lock(&adapter->guest->irq_alloc_lock);
  255. if (irq_alloc_range(adapter, 1, &irq))
  256. irq = -ENOSPC;
  257. spin_unlock(&adapter->guest->irq_alloc_lock);
  258. return irq;
  259. }
  260. static void guest_release_one_irq(struct cxl *adapter, int irq)
  261. {
  262. spin_lock(&adapter->guest->irq_alloc_lock);
  263. irq_free_range(adapter, irq, 1);
  264. spin_unlock(&adapter->guest->irq_alloc_lock);
  265. }
  266. static int guest_alloc_irq_ranges(struct cxl_irq_ranges *irqs,
  267. struct cxl *adapter, unsigned int num)
  268. {
  269. int i, try, irq;
  270. memset(irqs, 0, sizeof(struct cxl_irq_ranges));
  271. spin_lock(&adapter->guest->irq_alloc_lock);
  272. for (i = 0; i < CXL_IRQ_RANGES && num; i++) {
  273. try = num;
  274. while (try) {
  275. if (irq_alloc_range(adapter, try, &irq) == 0)
  276. break;
  277. try /= 2;
  278. }
  279. if (!try)
  280. goto error;
  281. irqs->offset[i] = irq;
  282. irqs->range[i] = try;
  283. num -= try;
  284. }
  285. if (num)
  286. goto error;
  287. spin_unlock(&adapter->guest->irq_alloc_lock);
  288. return 0;
  289. error:
  290. for (i = 0; i < CXL_IRQ_RANGES; i++)
  291. irq_free_range(adapter, irqs->offset[i], irqs->range[i]);
  292. spin_unlock(&adapter->guest->irq_alloc_lock);
  293. return -ENOSPC;
  294. }
  295. static void guest_release_irq_ranges(struct cxl_irq_ranges *irqs,
  296. struct cxl *adapter)
  297. {
  298. int i;
  299. spin_lock(&adapter->guest->irq_alloc_lock);
  300. for (i = 0; i < CXL_IRQ_RANGES; i++)
  301. irq_free_range(adapter, irqs->offset[i], irqs->range[i]);
  302. spin_unlock(&adapter->guest->irq_alloc_lock);
  303. }
  304. static int guest_register_serr_irq(struct cxl_afu *afu)
  305. {
  306. afu->err_irq_name = kasprintf(GFP_KERNEL, "cxl-%s-err",
  307. dev_name(&afu->dev));
  308. if (!afu->err_irq_name)
  309. return -ENOMEM;
  310. if (!(afu->serr_virq = cxl_map_irq(afu->adapter, afu->serr_hwirq,
  311. guest_slice_irq_err, afu, afu->err_irq_name))) {
  312. kfree(afu->err_irq_name);
  313. afu->err_irq_name = NULL;
  314. return -ENOMEM;
  315. }
  316. return 0;
  317. }
  318. static void guest_release_serr_irq(struct cxl_afu *afu)
  319. {
  320. cxl_unmap_irq(afu->serr_virq, afu);
  321. cxl_ops->release_one_irq(afu->adapter, afu->serr_hwirq);
  322. kfree(afu->err_irq_name);
  323. }
  324. static int guest_ack_irq(struct cxl_context *ctx, u64 tfc, u64 psl_reset_mask)
  325. {
  326. return cxl_h_control_faults(ctx->afu->guest->handle, ctx->process_token,
  327. tfc >> 32, (psl_reset_mask != 0));
  328. }
  329. static void disable_afu_irqs(struct cxl_context *ctx)
  330. {
  331. irq_hw_number_t hwirq;
  332. unsigned int virq;
  333. int r, i;
  334. pr_devel("Disabling AFU(%d) interrupts\n", ctx->afu->slice);
  335. for (r = 0; r < CXL_IRQ_RANGES; r++) {
  336. hwirq = ctx->irqs.offset[r];
  337. for (i = 0; i < ctx->irqs.range[r]; hwirq++, i++) {
  338. virq = irq_find_mapping(NULL, hwirq);
  339. disable_irq(virq);
  340. }
  341. }
  342. }
  343. static void enable_afu_irqs(struct cxl_context *ctx)
  344. {
  345. irq_hw_number_t hwirq;
  346. unsigned int virq;
  347. int r, i;
  348. pr_devel("Enabling AFU(%d) interrupts\n", ctx->afu->slice);
  349. for (r = 0; r < CXL_IRQ_RANGES; r++) {
  350. hwirq = ctx->irqs.offset[r];
  351. for (i = 0; i < ctx->irqs.range[r]; hwirq++, i++) {
  352. virq = irq_find_mapping(NULL, hwirq);
  353. enable_irq(virq);
  354. }
  355. }
  356. }
  357. static int _guest_afu_cr_readXX(int sz, struct cxl_afu *afu, int cr_idx,
  358. u64 offset, u64 *val)
  359. {
  360. unsigned long cr;
  361. char c;
  362. int rc = 0;
  363. if (afu->crs_len < sz)
  364. return -ENOENT;
  365. if (unlikely(offset >= afu->crs_len))
  366. return -ERANGE;
  367. cr = get_zeroed_page(GFP_KERNEL);
  368. if (!cr)
  369. return -ENOMEM;
  370. rc = cxl_h_get_config(afu->guest->handle, cr_idx, offset,
  371. virt_to_phys((void *)cr), sz);
  372. if (rc)
  373. goto err;
  374. switch (sz) {
  375. case 1:
  376. c = *((char *) cr);
  377. *val = c;
  378. break;
  379. case 2:
  380. *val = in_le16((u16 *)cr);
  381. break;
  382. case 4:
  383. *val = in_le32((unsigned *)cr);
  384. break;
  385. case 8:
  386. *val = in_le64((u64 *)cr);
  387. break;
  388. default:
  389. WARN_ON(1);
  390. }
  391. err:
  392. free_page(cr);
  393. return rc;
  394. }
  395. static int guest_afu_cr_read32(struct cxl_afu *afu, int cr_idx, u64 offset,
  396. u32 *out)
  397. {
  398. int rc;
  399. u64 val;
  400. rc = _guest_afu_cr_readXX(4, afu, cr_idx, offset, &val);
  401. if (!rc)
  402. *out = (u32) val;
  403. return rc;
  404. }
  405. static int guest_afu_cr_read16(struct cxl_afu *afu, int cr_idx, u64 offset,
  406. u16 *out)
  407. {
  408. int rc;
  409. u64 val;
  410. rc = _guest_afu_cr_readXX(2, afu, cr_idx, offset, &val);
  411. if (!rc)
  412. *out = (u16) val;
  413. return rc;
  414. }
  415. static int guest_afu_cr_read8(struct cxl_afu *afu, int cr_idx, u64 offset,
  416. u8 *out)
  417. {
  418. int rc;
  419. u64 val;
  420. rc = _guest_afu_cr_readXX(1, afu, cr_idx, offset, &val);
  421. if (!rc)
  422. *out = (u8) val;
  423. return rc;
  424. }
  425. static int guest_afu_cr_read64(struct cxl_afu *afu, int cr_idx, u64 offset,
  426. u64 *out)
  427. {
  428. return _guest_afu_cr_readXX(8, afu, cr_idx, offset, out);
  429. }
  430. static int guest_afu_cr_write32(struct cxl_afu *afu, int cr, u64 off, u32 in)
  431. {
  432. /* config record is not writable from guest */
  433. return -EPERM;
  434. }
  435. static int guest_afu_cr_write16(struct cxl_afu *afu, int cr, u64 off, u16 in)
  436. {
  437. /* config record is not writable from guest */
  438. return -EPERM;
  439. }
  440. static int guest_afu_cr_write8(struct cxl_afu *afu, int cr, u64 off, u8 in)
  441. {
  442. /* config record is not writable from guest */
  443. return -EPERM;
  444. }
  445. static int attach_afu_directed(struct cxl_context *ctx, u64 wed, u64 amr)
  446. {
  447. struct cxl_process_element_hcall *elem;
  448. struct cxl *adapter = ctx->afu->adapter;
  449. const struct cred *cred;
  450. u32 pid, idx;
  451. int rc, r, i;
  452. u64 mmio_addr, mmio_size;
  453. __be64 flags = 0;
  454. /* Must be 8 byte aligned and cannot cross a 4096 byte boundary */
  455. if (!(elem = (struct cxl_process_element_hcall *)
  456. get_zeroed_page(GFP_KERNEL)))
  457. return -ENOMEM;
  458. elem->version = cpu_to_be64(CXL_PROCESS_ELEMENT_VERSION);
  459. if (ctx->kernel) {
  460. pid = 0;
  461. flags |= CXL_PE_TRANSLATION_ENABLED;
  462. flags |= CXL_PE_PRIVILEGED_PROCESS;
  463. if (mfmsr() & MSR_SF)
  464. flags |= CXL_PE_64_BIT;
  465. } else {
  466. pid = current->pid;
  467. flags |= CXL_PE_PROBLEM_STATE;
  468. flags |= CXL_PE_TRANSLATION_ENABLED;
  469. if (!test_tsk_thread_flag(current, TIF_32BIT))
  470. flags |= CXL_PE_64_BIT;
  471. cred = get_current_cred();
  472. if (uid_eq(cred->euid, GLOBAL_ROOT_UID))
  473. flags |= CXL_PE_PRIVILEGED_PROCESS;
  474. put_cred(cred);
  475. }
  476. elem->flags = cpu_to_be64(flags);
  477. elem->common.tid = cpu_to_be32(0); /* Unused */
  478. elem->common.pid = cpu_to_be32(pid);
  479. elem->common.csrp = cpu_to_be64(0); /* disable */
  480. elem->common.u.psl8.aurp0 = cpu_to_be64(0); /* disable */
  481. elem->common.u.psl8.aurp1 = cpu_to_be64(0); /* disable */
  482. cxl_prefault(ctx, wed);
  483. elem->common.u.psl8.sstp0 = cpu_to_be64(ctx->sstp0);
  484. elem->common.u.psl8.sstp1 = cpu_to_be64(ctx->sstp1);
  485. /*
  486. * Ensure we have at least one interrupt allocated to take faults for
  487. * kernel contexts that may not have allocated any AFU IRQs at all:
  488. */
  489. if (ctx->irqs.range[0] == 0) {
  490. rc = afu_register_irqs(ctx, 0);
  491. if (rc)
  492. goto out_free;
  493. }
  494. for (r = 0; r < CXL_IRQ_RANGES; r++) {
  495. for (i = 0; i < ctx->irqs.range[r]; i++) {
  496. if (r == 0 && i == 0) {
  497. elem->pslVirtualIsn = cpu_to_be32(ctx->irqs.offset[0]);
  498. } else {
  499. idx = ctx->irqs.offset[r] + i - adapter->guest->irq_base_offset;
  500. elem->applicationVirtualIsnBitmap[idx / 8] |= 0x80 >> (idx % 8);
  501. }
  502. }
  503. }
  504. elem->common.amr = cpu_to_be64(amr);
  505. elem->common.wed = cpu_to_be64(wed);
  506. disable_afu_irqs(ctx);
  507. rc = cxl_h_attach_process(ctx->afu->guest->handle, elem,
  508. &ctx->process_token, &mmio_addr, &mmio_size);
  509. if (rc == H_SUCCESS) {
  510. if (ctx->master || !ctx->afu->pp_psa) {
  511. ctx->psn_phys = ctx->afu->psn_phys;
  512. ctx->psn_size = ctx->afu->adapter->ps_size;
  513. } else {
  514. ctx->psn_phys = mmio_addr;
  515. ctx->psn_size = mmio_size;
  516. }
  517. if (ctx->afu->pp_psa && mmio_size &&
  518. ctx->afu->pp_size == 0) {
  519. /*
  520. * There's no property in the device tree to read the
  521. * pp_size. We only find out at the 1st attach.
  522. * Compared to bare-metal, it is too late and we
  523. * should really lock here. However, on powerVM,
  524. * pp_size is really only used to display in /sys.
  525. * Being discussed with pHyp for their next release.
  526. */
  527. ctx->afu->pp_size = mmio_size;
  528. }
  529. /* from PAPR: process element is bytes 4-7 of process token */
  530. ctx->external_pe = ctx->process_token & 0xFFFFFFFF;
  531. pr_devel("CXL pe=%i is known as %i for pHyp, mmio_size=%#llx",
  532. ctx->pe, ctx->external_pe, ctx->psn_size);
  533. ctx->pe_inserted = true;
  534. enable_afu_irqs(ctx);
  535. }
  536. out_free:
  537. free_page((u64)elem);
  538. return rc;
  539. }
  540. static int guest_attach_process(struct cxl_context *ctx, bool kernel, u64 wed, u64 amr)
  541. {
  542. pr_devel("in %s\n", __func__);
  543. ctx->kernel = kernel;
  544. if (ctx->afu->current_mode == CXL_MODE_DIRECTED)
  545. return attach_afu_directed(ctx, wed, amr);
  546. /* dedicated mode not supported on FW840 */
  547. return -EINVAL;
  548. }
  549. static int detach_afu_directed(struct cxl_context *ctx)
  550. {
  551. if (!ctx->pe_inserted)
  552. return 0;
  553. if (cxl_h_detach_process(ctx->afu->guest->handle, ctx->process_token))
  554. return -1;
  555. return 0;
  556. }
  557. static int guest_detach_process(struct cxl_context *ctx)
  558. {
  559. pr_devel("in %s\n", __func__);
  560. trace_cxl_detach(ctx);
  561. if (!cxl_ops->link_ok(ctx->afu->adapter, ctx->afu))
  562. return -EIO;
  563. if (ctx->afu->current_mode == CXL_MODE_DIRECTED)
  564. return detach_afu_directed(ctx);
  565. return -EINVAL;
  566. }
  567. static void guest_release_afu(struct device *dev)
  568. {
  569. struct cxl_afu *afu = to_cxl_afu(dev);
  570. pr_devel("%s\n", __func__);
  571. idr_destroy(&afu->contexts_idr);
  572. kfree(afu->guest);
  573. kfree(afu);
  574. }
  575. ssize_t cxl_guest_read_afu_vpd(struct cxl_afu *afu, void *buf, size_t len)
  576. {
  577. return guest_collect_vpd(NULL, afu, buf, len);
  578. }
  579. #define ERR_BUFF_MAX_COPY_SIZE PAGE_SIZE
  580. static ssize_t guest_afu_read_err_buffer(struct cxl_afu *afu, char *buf,
  581. loff_t off, size_t count)
  582. {
  583. void *tbuf = NULL;
  584. int rc = 0;
  585. tbuf = (void *) get_zeroed_page(GFP_KERNEL);
  586. if (!tbuf)
  587. return -ENOMEM;
  588. rc = cxl_h_get_afu_err(afu->guest->handle,
  589. off & 0x7,
  590. virt_to_phys(tbuf),
  591. count);
  592. if (rc)
  593. goto err;
  594. if (count > ERR_BUFF_MAX_COPY_SIZE)
  595. count = ERR_BUFF_MAX_COPY_SIZE - (off & 0x7);
  596. memcpy(buf, tbuf, count);
  597. err:
  598. free_page((u64)tbuf);
  599. return rc;
  600. }
  601. static int guest_afu_check_and_enable(struct cxl_afu *afu)
  602. {
  603. return 0;
  604. }
  605. static bool guest_support_attributes(const char *attr_name,
  606. enum cxl_attrs type)
  607. {
  608. switch (type) {
  609. case CXL_ADAPTER_ATTRS:
  610. if ((strcmp(attr_name, "base_image") == 0) ||
  611. (strcmp(attr_name, "load_image_on_perst") == 0) ||
  612. (strcmp(attr_name, "perst_reloads_same_image") == 0) ||
  613. (strcmp(attr_name, "image_loaded") == 0))
  614. return false;
  615. break;
  616. case CXL_AFU_MASTER_ATTRS:
  617. if ((strcmp(attr_name, "pp_mmio_off") == 0))
  618. return false;
  619. break;
  620. case CXL_AFU_ATTRS:
  621. break;
  622. default:
  623. break;
  624. }
  625. return true;
  626. }
  627. static int activate_afu_directed(struct cxl_afu *afu)
  628. {
  629. int rc;
  630. dev_info(&afu->dev, "Activating AFU(%d) directed mode\n", afu->slice);
  631. afu->current_mode = CXL_MODE_DIRECTED;
  632. afu->num_procs = afu->max_procs_virtualised;
  633. if ((rc = cxl_chardev_m_afu_add(afu)))
  634. return rc;
  635. if ((rc = cxl_sysfs_afu_m_add(afu)))
  636. goto err;
  637. if ((rc = cxl_chardev_s_afu_add(afu)))
  638. goto err1;
  639. return 0;
  640. err1:
  641. cxl_sysfs_afu_m_remove(afu);
  642. err:
  643. cxl_chardev_afu_remove(afu);
  644. return rc;
  645. }
  646. static int guest_afu_activate_mode(struct cxl_afu *afu, int mode)
  647. {
  648. if (!mode)
  649. return 0;
  650. if (!(mode & afu->modes_supported))
  651. return -EINVAL;
  652. if (mode == CXL_MODE_DIRECTED)
  653. return activate_afu_directed(afu);
  654. if (mode == CXL_MODE_DEDICATED)
  655. dev_err(&afu->dev, "Dedicated mode not supported\n");
  656. return -EINVAL;
  657. }
  658. static int deactivate_afu_directed(struct cxl_afu *afu)
  659. {
  660. dev_info(&afu->dev, "Deactivating AFU(%d) directed mode\n", afu->slice);
  661. afu->current_mode = 0;
  662. afu->num_procs = 0;
  663. cxl_sysfs_afu_m_remove(afu);
  664. cxl_chardev_afu_remove(afu);
  665. cxl_ops->afu_reset(afu);
  666. return 0;
  667. }
  668. static int guest_afu_deactivate_mode(struct cxl_afu *afu, int mode)
  669. {
  670. if (!mode)
  671. return 0;
  672. if (!(mode & afu->modes_supported))
  673. return -EINVAL;
  674. if (mode == CXL_MODE_DIRECTED)
  675. return deactivate_afu_directed(afu);
  676. return 0;
  677. }
  678. static int guest_afu_reset(struct cxl_afu *afu)
  679. {
  680. pr_devel("AFU(%d) reset request\n", afu->slice);
  681. return cxl_h_reset_afu(afu->guest->handle);
  682. }
  683. static int guest_map_slice_regs(struct cxl_afu *afu)
  684. {
  685. if (!(afu->p2n_mmio = ioremap(afu->guest->p2n_phys, afu->guest->p2n_size))) {
  686. dev_err(&afu->dev, "Error mapping AFU(%d) MMIO regions\n",
  687. afu->slice);
  688. return -ENOMEM;
  689. }
  690. return 0;
  691. }
  692. static void guest_unmap_slice_regs(struct cxl_afu *afu)
  693. {
  694. if (afu->p2n_mmio)
  695. iounmap(afu->p2n_mmio);
  696. }
  697. static int afu_update_state(struct cxl_afu *afu)
  698. {
  699. int rc, cur_state;
  700. rc = afu_read_error_state(afu, &cur_state);
  701. if (rc)
  702. return rc;
  703. if (afu->guest->previous_state == cur_state)
  704. return 0;
  705. pr_devel("AFU(%d) update state to %#x\n", afu->slice, cur_state);
  706. switch (cur_state) {
  707. case H_STATE_NORMAL:
  708. afu->guest->previous_state = cur_state;
  709. break;
  710. case H_STATE_DISABLE:
  711. pci_error_handlers(afu, CXL_ERROR_DETECTED_EVENT,
  712. pci_channel_io_frozen);
  713. cxl_context_detach_all(afu);
  714. if ((rc = cxl_ops->afu_reset(afu)))
  715. pr_devel("reset hcall failed %d\n", rc);
  716. rc = afu_read_error_state(afu, &cur_state);
  717. if (!rc && cur_state == H_STATE_NORMAL) {
  718. pci_error_handlers(afu, CXL_SLOT_RESET_EVENT,
  719. pci_channel_io_normal);
  720. pci_error_handlers(afu, CXL_RESUME_EVENT, 0);
  721. }
  722. afu->guest->previous_state = 0;
  723. break;
  724. case H_STATE_TEMP_UNAVAILABLE:
  725. afu->guest->previous_state = cur_state;
  726. break;
  727. case H_STATE_PERM_UNAVAILABLE:
  728. dev_err(&afu->dev, "AFU is in permanent error state\n");
  729. pci_error_handlers(afu, CXL_ERROR_DETECTED_EVENT,
  730. pci_channel_io_perm_failure);
  731. afu->guest->previous_state = cur_state;
  732. break;
  733. default:
  734. pr_err("Unexpected AFU(%d) error state: %#x\n",
  735. afu->slice, cur_state);
  736. return -EINVAL;
  737. }
  738. return rc;
  739. }
  740. static void afu_handle_errstate(struct work_struct *work)
  741. {
  742. struct cxl_afu_guest *afu_guest =
  743. container_of(to_delayed_work(work), struct cxl_afu_guest, work_err);
  744. if (!afu_update_state(afu_guest->parent) &&
  745. afu_guest->previous_state == H_STATE_PERM_UNAVAILABLE)
  746. return;
  747. if (afu_guest->handle_err)
  748. schedule_delayed_work(&afu_guest->work_err,
  749. msecs_to_jiffies(3000));
  750. }
  751. static bool guest_link_ok(struct cxl *cxl, struct cxl_afu *afu)
  752. {
  753. int state;
  754. if (afu && (!afu_read_error_state(afu, &state))) {
  755. if (state == H_STATE_NORMAL)
  756. return true;
  757. }
  758. return false;
  759. }
  760. static int afu_properties_look_ok(struct cxl_afu *afu)
  761. {
  762. if (afu->pp_irqs < 0) {
  763. dev_err(&afu->dev, "Unexpected per-process minimum interrupt value\n");
  764. return -EINVAL;
  765. }
  766. if (afu->max_procs_virtualised < 1) {
  767. dev_err(&afu->dev, "Unexpected max number of processes virtualised value\n");
  768. return -EINVAL;
  769. }
  770. return 0;
  771. }
  772. int cxl_guest_init_afu(struct cxl *adapter, int slice, struct device_node *afu_np)
  773. {
  774. struct cxl_afu *afu;
  775. bool free = true;
  776. int rc;
  777. pr_devel("in %s - AFU(%d)\n", __func__, slice);
  778. if (!(afu = cxl_alloc_afu(adapter, slice)))
  779. return -ENOMEM;
  780. if (!(afu->guest = kzalloc(sizeof(struct cxl_afu_guest), GFP_KERNEL))) {
  781. kfree(afu);
  782. return -ENOMEM;
  783. }
  784. if ((rc = dev_set_name(&afu->dev, "afu%i.%i",
  785. adapter->adapter_num,
  786. slice)))
  787. goto err1;
  788. adapter->slices++;
  789. if ((rc = cxl_of_read_afu_handle(afu, afu_np)))
  790. goto err1;
  791. if ((rc = cxl_ops->afu_reset(afu)))
  792. goto err1;
  793. if ((rc = cxl_of_read_afu_properties(afu, afu_np)))
  794. goto err1;
  795. if ((rc = afu_properties_look_ok(afu)))
  796. goto err1;
  797. if ((rc = guest_map_slice_regs(afu)))
  798. goto err1;
  799. if ((rc = guest_register_serr_irq(afu)))
  800. goto err2;
  801. /*
  802. * After we call this function we must not free the afu directly, even
  803. * if it returns an error!
  804. */
  805. if ((rc = cxl_register_afu(afu)))
  806. goto err_put_dev;
  807. if ((rc = cxl_sysfs_afu_add(afu)))
  808. goto err_del_dev;
  809. /*
  810. * pHyp doesn't expose the programming models supported by the
  811. * AFU. pHyp currently only supports directed mode. If it adds
  812. * dedicated mode later, this version of cxl has no way to
  813. * detect it. So we'll initialize the driver, but the first
  814. * attach will fail.
  815. * Being discussed with pHyp to do better (likely new property)
  816. */
  817. if (afu->max_procs_virtualised == 1)
  818. afu->modes_supported = CXL_MODE_DEDICATED;
  819. else
  820. afu->modes_supported = CXL_MODE_DIRECTED;
  821. if ((rc = cxl_afu_select_best_mode(afu)))
  822. goto err_remove_sysfs;
  823. adapter->afu[afu->slice] = afu;
  824. afu->enabled = true;
  825. /*
  826. * wake up the cpu periodically to check the state
  827. * of the AFU using "afu" stored in the guest structure.
  828. */
  829. afu->guest->parent = afu;
  830. afu->guest->handle_err = true;
  831. INIT_DELAYED_WORK(&afu->guest->work_err, afu_handle_errstate);
  832. schedule_delayed_work(&afu->guest->work_err, msecs_to_jiffies(1000));
  833. if ((rc = cxl_pci_vphb_add(afu)))
  834. dev_info(&afu->dev, "Can't register vPHB\n");
  835. return 0;
  836. err_remove_sysfs:
  837. cxl_sysfs_afu_remove(afu);
  838. err_del_dev:
  839. device_del(&afu->dev);
  840. err_put_dev:
  841. put_device(&afu->dev);
  842. free = false;
  843. guest_release_serr_irq(afu);
  844. err2:
  845. guest_unmap_slice_regs(afu);
  846. err1:
  847. if (free) {
  848. kfree(afu->guest);
  849. kfree(afu);
  850. }
  851. return rc;
  852. }
  853. void cxl_guest_remove_afu(struct cxl_afu *afu)
  854. {
  855. if (!afu)
  856. return;
  857. /* flush and stop pending job */
  858. afu->guest->handle_err = false;
  859. flush_delayed_work(&afu->guest->work_err);
  860. cxl_pci_vphb_remove(afu);
  861. cxl_sysfs_afu_remove(afu);
  862. spin_lock(&afu->adapter->afu_list_lock);
  863. afu->adapter->afu[afu->slice] = NULL;
  864. spin_unlock(&afu->adapter->afu_list_lock);
  865. cxl_context_detach_all(afu);
  866. cxl_ops->afu_deactivate_mode(afu, afu->current_mode);
  867. guest_release_serr_irq(afu);
  868. guest_unmap_slice_regs(afu);
  869. device_unregister(&afu->dev);
  870. }
  871. static void free_adapter(struct cxl *adapter)
  872. {
  873. struct irq_avail *cur;
  874. int i;
  875. if (adapter->guest) {
  876. if (adapter->guest->irq_avail) {
  877. for (i = 0; i < adapter->guest->irq_nranges; i++) {
  878. cur = &adapter->guest->irq_avail[i];
  879. bitmap_free(cur->bitmap);
  880. }
  881. kfree(adapter->guest->irq_avail);
  882. }
  883. kfree(adapter->guest->status);
  884. kfree(adapter->guest);
  885. }
  886. cxl_remove_adapter_nr(adapter);
  887. kfree(adapter);
  888. }
  889. static int properties_look_ok(struct cxl *adapter)
  890. {
  891. /* The absence of this property means that the operational
  892. * status is unknown or okay
  893. */
  894. if (strlen(adapter->guest->status) &&
  895. strcmp(adapter->guest->status, "okay")) {
  896. pr_err("ABORTING:Bad operational status of the device\n");
  897. return -EINVAL;
  898. }
  899. return 0;
  900. }
  901. ssize_t cxl_guest_read_adapter_vpd(struct cxl *adapter, void *buf, size_t len)
  902. {
  903. return guest_collect_vpd(adapter, NULL, buf, len);
  904. }
  905. void cxl_guest_remove_adapter(struct cxl *adapter)
  906. {
  907. pr_devel("in %s\n", __func__);
  908. cxl_sysfs_adapter_remove(adapter);
  909. cxl_guest_remove_chardev(adapter);
  910. device_unregister(&adapter->dev);
  911. }
  912. static void release_adapter(struct device *dev)
  913. {
  914. free_adapter(to_cxl_adapter(dev));
  915. }
  916. struct cxl *cxl_guest_init_adapter(struct device_node *np, struct platform_device *pdev)
  917. {
  918. struct cxl *adapter;
  919. bool free = true;
  920. int rc;
  921. if (!(adapter = cxl_alloc_adapter()))
  922. return ERR_PTR(-ENOMEM);
  923. if (!(adapter->guest = kzalloc(sizeof(struct cxl_guest), GFP_KERNEL))) {
  924. free_adapter(adapter);
  925. return ERR_PTR(-ENOMEM);
  926. }
  927. adapter->slices = 0;
  928. adapter->guest->pdev = pdev;
  929. adapter->dev.parent = &pdev->dev;
  930. adapter->dev.release = release_adapter;
  931. dev_set_drvdata(&pdev->dev, adapter);
  932. /*
  933. * Hypervisor controls PSL timebase initialization (p1 register).
  934. * On FW840, PSL is initialized.
  935. */
  936. adapter->psl_timebase_synced = true;
  937. if ((rc = cxl_of_read_adapter_handle(adapter, np)))
  938. goto err1;
  939. if ((rc = cxl_of_read_adapter_properties(adapter, np)))
  940. goto err1;
  941. if ((rc = properties_look_ok(adapter)))
  942. goto err1;
  943. if ((rc = cxl_guest_add_chardev(adapter)))
  944. goto err1;
  945. /*
  946. * After we call this function we must not free the adapter directly,
  947. * even if it returns an error!
  948. */
  949. if ((rc = cxl_register_adapter(adapter)))
  950. goto err_put_dev;
  951. if ((rc = cxl_sysfs_adapter_add(adapter)))
  952. goto err_del_dev;
  953. /* release the context lock as the adapter is configured */
  954. cxl_adapter_context_unlock(adapter);
  955. return adapter;
  956. err_del_dev:
  957. device_del(&adapter->dev);
  958. err_put_dev:
  959. put_device(&adapter->dev);
  960. free = false;
  961. cxl_guest_remove_chardev(adapter);
  962. err1:
  963. if (free)
  964. free_adapter(adapter);
  965. return ERR_PTR(rc);
  966. }
  967. void cxl_guest_reload_module(struct cxl *adapter)
  968. {
  969. struct platform_device *pdev;
  970. pdev = adapter->guest->pdev;
  971. cxl_guest_remove_adapter(adapter);
  972. cxl_of_probe(pdev);
  973. }
  974. const struct cxl_backend_ops cxl_guest_ops = {
  975. .module = THIS_MODULE,
  976. .adapter_reset = guest_reset,
  977. .alloc_one_irq = guest_alloc_one_irq,
  978. .release_one_irq = guest_release_one_irq,
  979. .alloc_irq_ranges = guest_alloc_irq_ranges,
  980. .release_irq_ranges = guest_release_irq_ranges,
  981. .setup_irq = NULL,
  982. .handle_psl_slice_error = guest_handle_psl_slice_error,
  983. .psl_interrupt = guest_psl_irq,
  984. .ack_irq = guest_ack_irq,
  985. .attach_process = guest_attach_process,
  986. .detach_process = guest_detach_process,
  987. .update_ivtes = NULL,
  988. .support_attributes = guest_support_attributes,
  989. .link_ok = guest_link_ok,
  990. .release_afu = guest_release_afu,
  991. .afu_read_err_buffer = guest_afu_read_err_buffer,
  992. .afu_check_and_enable = guest_afu_check_and_enable,
  993. .afu_activate_mode = guest_afu_activate_mode,
  994. .afu_deactivate_mode = guest_afu_deactivate_mode,
  995. .afu_reset = guest_afu_reset,
  996. .afu_cr_read8 = guest_afu_cr_read8,
  997. .afu_cr_read16 = guest_afu_cr_read16,
  998. .afu_cr_read32 = guest_afu_cr_read32,
  999. .afu_cr_read64 = guest_afu_cr_read64,
  1000. .afu_cr_write8 = guest_afu_cr_write8,
  1001. .afu_cr_write16 = guest_afu_cr_write16,
  1002. .afu_cr_write32 = guest_afu_cr_write32,
  1003. .read_adapter_vpd = cxl_guest_read_adapter_vpd,
  1004. };