rts5249.c 25 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301302303304305306307308309310311312313314315316317318319320321322323324325326327328329330331332333334335336337338339340341342343344345346347348349350351352353354355356357358359360361362363364365366367368369370371372373374375376377378379380381382383384385386387388389390391392393394395396397398399400401402403404405406407408409410411412413414415416417418419420421422423424425426427428429430431432433434435436437438439440441442443444445446447448449450451452453454455456457458459460461462463464465466467468469470471472473474475476477478479480481482483484485486487488489490491492493494495496497498499500501502503504505506507508509510511512513514515516517518519520521522523524525526527528529530531532533534535536537538539540541542543544545546547548549550551552553554555556557558559560561562563564565566567568569570571572573574575576577578579580581582583584585586587588589590591592593594595596597598599600601602603604605606607608609610611612613614615616617618619620621622623624625626627628629630631632633634635636637638639640641642643644645646647648649650651652653654655656657658659660661662663664665666667668669670671672673674675676677678679680681682683684685686687688689690691692693694695696697698699700701702703704705706707708709710711712713714715716717718719720721722723724725726727728729730731732733734735736737738739740741742743744745746747748749750751752753754755756757758759760761762763764765766767768769770771772773774775776777778779780781782783784785786787788789790791792793794795796797798799800801802803804805806807808809810811812813814815816817818819820821822823824825826827828829830831832833834835836837838839840841842843844845846847848
  1. // SPDX-License-Identifier: GPL-2.0-or-later
  2. /* Driver for Realtek PCI-Express card reader
  3. *
  4. * Copyright(c) 2009-2013 Realtek Semiconductor Corp. All rights reserved.
  5. *
  6. * Author:
  7. * Wei WANG <[email protected]>
  8. */
  9. #include <linux/module.h>
  10. #include <linux/delay.h>
  11. #include <linux/rtsx_pci.h>
  12. #include "rtsx_pcr.h"
  13. static u8 rts5249_get_ic_version(struct rtsx_pcr *pcr)
  14. {
  15. u8 val;
  16. rtsx_pci_read_register(pcr, DUMMY_REG_RESET_0, &val);
  17. return val & 0x0F;
  18. }
  19. static void rts5249_fill_driving(struct rtsx_pcr *pcr, u8 voltage)
  20. {
  21. u8 driving_3v3[4][3] = {
  22. {0x11, 0x11, 0x18},
  23. {0x55, 0x55, 0x5C},
  24. {0xFF, 0xFF, 0xFF},
  25. {0x96, 0x96, 0x96},
  26. };
  27. u8 driving_1v8[4][3] = {
  28. {0xC4, 0xC4, 0xC4},
  29. {0x3C, 0x3C, 0x3C},
  30. {0xFE, 0xFE, 0xFE},
  31. {0xB3, 0xB3, 0xB3},
  32. };
  33. u8 (*driving)[3], drive_sel;
  34. if (voltage == OUTPUT_3V3) {
  35. driving = driving_3v3;
  36. drive_sel = pcr->sd30_drive_sel_3v3;
  37. } else {
  38. driving = driving_1v8;
  39. drive_sel = pcr->sd30_drive_sel_1v8;
  40. }
  41. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_CLK_DRIVE_SEL,
  42. 0xFF, driving[drive_sel][0]);
  43. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_CMD_DRIVE_SEL,
  44. 0xFF, driving[drive_sel][1]);
  45. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, SD30_DAT_DRIVE_SEL,
  46. 0xFF, driving[drive_sel][2]);
  47. }
  48. static void rtsx_base_fetch_vendor_settings(struct rtsx_pcr *pcr)
  49. {
  50. struct pci_dev *pdev = pcr->pci;
  51. u32 reg;
  52. pci_read_config_dword(pdev, PCR_SETTING_REG1, &reg);
  53. pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG1, reg);
  54. if (!rtsx_vendor_setting_valid(reg)) {
  55. pcr_dbg(pcr, "skip fetch vendor setting\n");
  56. return;
  57. }
  58. pcr->aspm_en = rtsx_reg_to_aspm(reg);
  59. pcr->sd30_drive_sel_1v8 = rtsx_reg_to_sd30_drive_sel_1v8(reg);
  60. pcr->card_drive_sel &= 0x3F;
  61. pcr->card_drive_sel |= rtsx_reg_to_card_drive_sel(reg);
  62. pci_read_config_dword(pdev, PCR_SETTING_REG2, &reg);
  63. pcr_dbg(pcr, "Cfg 0x%x: 0x%x\n", PCR_SETTING_REG2, reg);
  64. if (CHK_PCI_PID(pcr, PID_524A) || CHK_PCI_PID(pcr, PID_525A))
  65. pcr->rtd3_en = rtsx_reg_to_rtd3_uhsii(reg);
  66. if (rtsx_check_mmc_support(reg))
  67. pcr->extra_caps |= EXTRA_CAPS_NO_MMC;
  68. pcr->sd30_drive_sel_3v3 = rtsx_reg_to_sd30_drive_sel_3v3(reg);
  69. if (rtsx_reg_check_reverse_socket(reg))
  70. pcr->flags |= PCR_REVERSE_SOCKET;
  71. }
  72. static void rts5249_init_from_cfg(struct rtsx_pcr *pcr)
  73. {
  74. struct rtsx_cr_option *option = &(pcr->option);
  75. if (CHK_PCI_PID(pcr, PID_524A) || CHK_PCI_PID(pcr, PID_525A)) {
  76. if (rtsx_check_dev_flag(pcr, ASPM_L1_1_EN | ASPM_L1_2_EN
  77. | PM_L1_1_EN | PM_L1_2_EN))
  78. rtsx_pci_disable_oobs_polling(pcr);
  79. else
  80. rtsx_pci_enable_oobs_polling(pcr);
  81. }
  82. if (option->ltr_en) {
  83. if (option->ltr_enabled)
  84. rtsx_set_ltr_latency(pcr, option->ltr_active_latency);
  85. }
  86. }
  87. static void rts52xa_force_power_down(struct rtsx_pcr *pcr, u8 pm_state, bool runtime)
  88. {
  89. /* Set relink_time to 0 */
  90. rtsx_pci_write_register(pcr, AUTOLOAD_CFG_BASE + 1, MASK_8_BIT_DEF, 0);
  91. rtsx_pci_write_register(pcr, AUTOLOAD_CFG_BASE + 2, MASK_8_BIT_DEF, 0);
  92. rtsx_pci_write_register(pcr, AUTOLOAD_CFG_BASE + 3,
  93. RELINK_TIME_MASK, 0);
  94. rtsx_pci_write_register(pcr, RTS524A_PM_CTRL3,
  95. D3_DELINK_MODE_EN, D3_DELINK_MODE_EN);
  96. if (!runtime) {
  97. rtsx_pci_write_register(pcr, RTS524A_AUTOLOAD_CFG1,
  98. CD_RESUME_EN_MASK, 0);
  99. rtsx_pci_write_register(pcr, RTS524A_PM_CTRL3, 0x01, 0x00);
  100. rtsx_pci_write_register(pcr, RTS524A_PME_FORCE_CTL, 0x30, 0x20);
  101. }
  102. rtsx_pci_write_register(pcr, FPDCTL, ALL_POWER_DOWN, ALL_POWER_DOWN);
  103. }
  104. static void rts52xa_save_content_from_efuse(struct rtsx_pcr *pcr)
  105. {
  106. u8 cnt, sv;
  107. u16 j = 0;
  108. u8 tmp;
  109. u8 val;
  110. int i;
  111. rtsx_pci_write_register(pcr, RTS524A_PME_FORCE_CTL,
  112. REG_EFUSE_BYPASS | REG_EFUSE_POR, REG_EFUSE_POR);
  113. udelay(1);
  114. pcr_dbg(pcr, "Enable efuse por!");
  115. pcr_dbg(pcr, "save efuse to autoload");
  116. rtsx_pci_write_register(pcr, RTS525A_EFUSE_ADD, REG_EFUSE_ADD_MASK, 0x00);
  117. rtsx_pci_write_register(pcr, RTS525A_EFUSE_CTL,
  118. REG_EFUSE_ENABLE | REG_EFUSE_MODE, REG_EFUSE_ENABLE);
  119. /* Wait transfer end */
  120. for (j = 0; j < 1024; j++) {
  121. rtsx_pci_read_register(pcr, RTS525A_EFUSE_CTL, &tmp);
  122. if ((tmp & 0x80) == 0)
  123. break;
  124. }
  125. rtsx_pci_read_register(pcr, RTS525A_EFUSE_DATA, &val);
  126. cnt = val & 0x0F;
  127. sv = val & 0x10;
  128. if (sv) {
  129. for (i = 0; i < 4; i++) {
  130. rtsx_pci_write_register(pcr, RTS525A_EFUSE_ADD,
  131. REG_EFUSE_ADD_MASK, 0x04 + i);
  132. rtsx_pci_write_register(pcr, RTS525A_EFUSE_CTL,
  133. REG_EFUSE_ENABLE | REG_EFUSE_MODE, REG_EFUSE_ENABLE);
  134. /* Wait transfer end */
  135. for (j = 0; j < 1024; j++) {
  136. rtsx_pci_read_register(pcr, RTS525A_EFUSE_CTL, &tmp);
  137. if ((tmp & 0x80) == 0)
  138. break;
  139. }
  140. rtsx_pci_read_register(pcr, RTS525A_EFUSE_DATA, &val);
  141. rtsx_pci_write_register(pcr, 0xFF04 + i, 0xFF, val);
  142. }
  143. } else {
  144. rtsx_pci_write_register(pcr, 0xFF04, 0xFF, (u8)PCI_VID(pcr));
  145. rtsx_pci_write_register(pcr, 0xFF05, 0xFF, (u8)(PCI_VID(pcr) >> 8));
  146. rtsx_pci_write_register(pcr, 0xFF06, 0xFF, (u8)PCI_PID(pcr));
  147. rtsx_pci_write_register(pcr, 0xFF07, 0xFF, (u8)(PCI_PID(pcr) >> 8));
  148. }
  149. for (i = 0; i < cnt * 4; i++) {
  150. if (sv)
  151. rtsx_pci_write_register(pcr, RTS525A_EFUSE_ADD,
  152. REG_EFUSE_ADD_MASK, 0x08 + i);
  153. else
  154. rtsx_pci_write_register(pcr, RTS525A_EFUSE_ADD,
  155. REG_EFUSE_ADD_MASK, 0x04 + i);
  156. rtsx_pci_write_register(pcr, RTS525A_EFUSE_CTL,
  157. REG_EFUSE_ENABLE | REG_EFUSE_MODE, REG_EFUSE_ENABLE);
  158. /* Wait transfer end */
  159. for (j = 0; j < 1024; j++) {
  160. rtsx_pci_read_register(pcr, RTS525A_EFUSE_CTL, &tmp);
  161. if ((tmp & 0x80) == 0)
  162. break;
  163. }
  164. rtsx_pci_read_register(pcr, RTS525A_EFUSE_DATA, &val);
  165. rtsx_pci_write_register(pcr, 0xFF08 + i, 0xFF, val);
  166. }
  167. rtsx_pci_write_register(pcr, 0xFF00, 0xFF, (cnt & 0x7F) | 0x80);
  168. rtsx_pci_write_register(pcr, RTS524A_PME_FORCE_CTL,
  169. REG_EFUSE_BYPASS | REG_EFUSE_POR, REG_EFUSE_BYPASS);
  170. pcr_dbg(pcr, "Disable efuse por!");
  171. }
  172. static void rts52xa_save_content_to_autoload_space(struct rtsx_pcr *pcr)
  173. {
  174. u8 val;
  175. rtsx_pci_read_register(pcr, RESET_LOAD_REG, &val);
  176. if (val & 0x02) {
  177. rtsx_pci_read_register(pcr, RTS525A_BIOS_CFG, &val);
  178. if (val & RTS525A_LOAD_BIOS_FLAG) {
  179. rtsx_pci_write_register(pcr, RTS525A_BIOS_CFG,
  180. RTS525A_LOAD_BIOS_FLAG, RTS525A_CLEAR_BIOS_FLAG);
  181. rtsx_pci_write_register(pcr, RTS524A_PME_FORCE_CTL,
  182. REG_EFUSE_POWER_MASK, REG_EFUSE_POWERON);
  183. pcr_dbg(pcr, "Power ON efuse!");
  184. mdelay(1);
  185. rts52xa_save_content_from_efuse(pcr);
  186. } else {
  187. rtsx_pci_read_register(pcr, RTS524A_PME_FORCE_CTL, &val);
  188. if (!(val & 0x08))
  189. rts52xa_save_content_from_efuse(pcr);
  190. }
  191. } else {
  192. pcr_dbg(pcr, "Load from autoload");
  193. rtsx_pci_write_register(pcr, 0xFF00, 0xFF, 0x80);
  194. rtsx_pci_write_register(pcr, 0xFF04, 0xFF, (u8)PCI_VID(pcr));
  195. rtsx_pci_write_register(pcr, 0xFF05, 0xFF, (u8)(PCI_VID(pcr) >> 8));
  196. rtsx_pci_write_register(pcr, 0xFF06, 0xFF, (u8)PCI_PID(pcr));
  197. rtsx_pci_write_register(pcr, 0xFF07, 0xFF, (u8)(PCI_PID(pcr) >> 8));
  198. }
  199. }
  200. static int rts5249_extra_init_hw(struct rtsx_pcr *pcr)
  201. {
  202. struct rtsx_cr_option *option = &(pcr->option);
  203. rts5249_init_from_cfg(pcr);
  204. rtsx_pci_init_cmd(pcr);
  205. if (CHK_PCI_PID(pcr, PID_524A) || CHK_PCI_PID(pcr, PID_525A))
  206. rts52xa_save_content_to_autoload_space(pcr);
  207. /* Rest L1SUB Config */
  208. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, L1SUB_CONFIG3, 0xFF, 0x00);
  209. /* Configure GPIO as output */
  210. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, GPIO_CTL, 0x02, 0x02);
  211. /* Reset ASPM state to default value */
  212. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, ASPM_FORCE_CTL, 0x3F, 0);
  213. /* Switch LDO3318 source from DV33 to card_3v3 */
  214. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, LDO_PWR_SEL, 0x03, 0x00);
  215. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, LDO_PWR_SEL, 0x03, 0x01);
  216. /* LED shine disabled, set initial shine cycle period */
  217. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, OLT_LED_CTL, 0x0F, 0x02);
  218. /* Configure driving */
  219. rts5249_fill_driving(pcr, OUTPUT_3V3);
  220. if (pcr->flags & PCR_REVERSE_SOCKET)
  221. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG, 0xB0, 0xB0);
  222. else
  223. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PETXCFG, 0xB0, 0x80);
  224. rtsx_pci_send_cmd(pcr, CMD_TIMEOUT_DEF);
  225. if (CHK_PCI_PID(pcr, PID_524A) || CHK_PCI_PID(pcr, PID_525A)) {
  226. rtsx_pci_write_register(pcr, REG_VREF, PWD_SUSPND_EN, PWD_SUSPND_EN);
  227. rtsx_pci_write_register(pcr, RTS524A_AUTOLOAD_CFG1,
  228. CD_RESUME_EN_MASK, CD_RESUME_EN_MASK);
  229. }
  230. if (pcr->rtd3_en) {
  231. if (CHK_PCI_PID(pcr, PID_524A) || CHK_PCI_PID(pcr, PID_525A)) {
  232. rtsx_pci_write_register(pcr, RTS524A_PM_CTRL3, 0x01, 0x01);
  233. rtsx_pci_write_register(pcr, RTS524A_PME_FORCE_CTL, 0x30, 0x30);
  234. } else {
  235. rtsx_pci_write_register(pcr, PM_CTRL3, 0x01, 0x01);
  236. rtsx_pci_write_register(pcr, PME_FORCE_CTL, 0xFF, 0x33);
  237. }
  238. } else {
  239. if (CHK_PCI_PID(pcr, PID_524A) || CHK_PCI_PID(pcr, PID_525A)) {
  240. rtsx_pci_write_register(pcr, RTS524A_PM_CTRL3, 0x01, 0x00);
  241. rtsx_pci_write_register(pcr, RTS524A_PME_FORCE_CTL, 0x30, 0x20);
  242. } else {
  243. rtsx_pci_write_register(pcr, PME_FORCE_CTL, 0xFF, 0x30);
  244. rtsx_pci_write_register(pcr, PM_CTRL3, 0x01, 0x00);
  245. }
  246. }
  247. /*
  248. * If u_force_clkreq_0 is enabled, CLKREQ# PIN will be forced
  249. * to drive low, and we forcibly request clock.
  250. */
  251. if (option->force_clkreq_0)
  252. rtsx_pci_write_register(pcr, PETXCFG,
  253. FORCE_CLKREQ_DELINK_MASK, FORCE_CLKREQ_LOW);
  254. else
  255. rtsx_pci_write_register(pcr, PETXCFG,
  256. FORCE_CLKREQ_DELINK_MASK, FORCE_CLKREQ_HIGH);
  257. rtsx_pci_write_register(pcr, pcr->reg_pm_ctrl3, 0x10, 0x00);
  258. if (CHK_PCI_PID(pcr, PID_524A) || CHK_PCI_PID(pcr, PID_525A)) {
  259. rtsx_pci_write_register(pcr, RTS524A_PME_FORCE_CTL,
  260. REG_EFUSE_POWER_MASK, REG_EFUSE_POWEROFF);
  261. pcr_dbg(pcr, "Power OFF efuse!");
  262. }
  263. return 0;
  264. }
  265. static int rts5249_optimize_phy(struct rtsx_pcr *pcr)
  266. {
  267. int err;
  268. err = rtsx_pci_write_register(pcr, PM_CTRL3, D3_DELINK_MODE_EN, 0x00);
  269. if (err < 0)
  270. return err;
  271. err = rtsx_pci_write_phy_register(pcr, PHY_REV,
  272. PHY_REV_RESV | PHY_REV_RXIDLE_LATCHED |
  273. PHY_REV_P1_EN | PHY_REV_RXIDLE_EN |
  274. PHY_REV_CLKREQ_TX_EN | PHY_REV_RX_PWST |
  275. PHY_REV_CLKREQ_DT_1_0 | PHY_REV_STOP_CLKRD |
  276. PHY_REV_STOP_CLKWR);
  277. if (err < 0)
  278. return err;
  279. msleep(1);
  280. err = rtsx_pci_write_phy_register(pcr, PHY_BPCR,
  281. PHY_BPCR_IBRXSEL | PHY_BPCR_IBTXSEL |
  282. PHY_BPCR_IB_FILTER | PHY_BPCR_CMIRROR_EN);
  283. if (err < 0)
  284. return err;
  285. err = rtsx_pci_write_phy_register(pcr, PHY_PCR,
  286. PHY_PCR_FORCE_CODE | PHY_PCR_OOBS_CALI_50 |
  287. PHY_PCR_OOBS_VCM_08 | PHY_PCR_OOBS_SEN_90 |
  288. PHY_PCR_RSSI_EN | PHY_PCR_RX10K);
  289. if (err < 0)
  290. return err;
  291. err = rtsx_pci_write_phy_register(pcr, PHY_RCR2,
  292. PHY_RCR2_EMPHASE_EN | PHY_RCR2_NADJR |
  293. PHY_RCR2_CDR_SR_2 | PHY_RCR2_FREQSEL_12 |
  294. PHY_RCR2_CDR_SC_12P | PHY_RCR2_CALIB_LATE);
  295. if (err < 0)
  296. return err;
  297. err = rtsx_pci_write_phy_register(pcr, PHY_FLD4,
  298. PHY_FLD4_FLDEN_SEL | PHY_FLD4_REQ_REF |
  299. PHY_FLD4_RXAMP_OFF | PHY_FLD4_REQ_ADDA |
  300. PHY_FLD4_BER_COUNT | PHY_FLD4_BER_TIMER |
  301. PHY_FLD4_BER_CHK_EN);
  302. if (err < 0)
  303. return err;
  304. err = rtsx_pci_write_phy_register(pcr, PHY_RDR,
  305. PHY_RDR_RXDSEL_1_9 | PHY_SSC_AUTO_PWD);
  306. if (err < 0)
  307. return err;
  308. err = rtsx_pci_write_phy_register(pcr, PHY_RCR1,
  309. PHY_RCR1_ADP_TIME_4 | PHY_RCR1_VCO_COARSE);
  310. if (err < 0)
  311. return err;
  312. err = rtsx_pci_write_phy_register(pcr, PHY_FLD3,
  313. PHY_FLD3_TIMER_4 | PHY_FLD3_TIMER_6 |
  314. PHY_FLD3_RXDELINK);
  315. if (err < 0)
  316. return err;
  317. return rtsx_pci_write_phy_register(pcr, PHY_TUNE,
  318. PHY_TUNE_TUNEREF_1_0 | PHY_TUNE_VBGSEL_1252 |
  319. PHY_TUNE_SDBUS_33 | PHY_TUNE_TUNED18 |
  320. PHY_TUNE_TUNED12 | PHY_TUNE_TUNEA12);
  321. }
  322. static int rtsx_base_turn_on_led(struct rtsx_pcr *pcr)
  323. {
  324. return rtsx_pci_write_register(pcr, GPIO_CTL, 0x02, 0x02);
  325. }
  326. static int rtsx_base_turn_off_led(struct rtsx_pcr *pcr)
  327. {
  328. return rtsx_pci_write_register(pcr, GPIO_CTL, 0x02, 0x00);
  329. }
  330. static int rtsx_base_enable_auto_blink(struct rtsx_pcr *pcr)
  331. {
  332. return rtsx_pci_write_register(pcr, OLT_LED_CTL, 0x08, 0x08);
  333. }
  334. static int rtsx_base_disable_auto_blink(struct rtsx_pcr *pcr)
  335. {
  336. return rtsx_pci_write_register(pcr, OLT_LED_CTL, 0x08, 0x00);
  337. }
  338. static int rtsx_base_card_power_on(struct rtsx_pcr *pcr, int card)
  339. {
  340. int err;
  341. struct rtsx_cr_option *option = &pcr->option;
  342. if (option->ocp_en)
  343. rtsx_pci_enable_ocp(pcr);
  344. rtsx_pci_init_cmd(pcr);
  345. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_PWR_CTL,
  346. SD_POWER_MASK, SD_VCC_PARTIAL_POWER_ON);
  347. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PWR_GATE_CTRL,
  348. LDO3318_PWR_MASK, 0x02);
  349. err = rtsx_pci_send_cmd(pcr, 100);
  350. if (err < 0)
  351. return err;
  352. msleep(5);
  353. rtsx_pci_init_cmd(pcr);
  354. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, CARD_PWR_CTL,
  355. SD_POWER_MASK, SD_VCC_POWER_ON);
  356. rtsx_pci_add_cmd(pcr, WRITE_REG_CMD, PWR_GATE_CTRL,
  357. LDO3318_PWR_MASK, 0x06);
  358. return rtsx_pci_send_cmd(pcr, 100);
  359. }
  360. static int rtsx_base_card_power_off(struct rtsx_pcr *pcr, int card)
  361. {
  362. struct rtsx_cr_option *option = &pcr->option;
  363. if (option->ocp_en)
  364. rtsx_pci_disable_ocp(pcr);
  365. rtsx_pci_write_register(pcr, CARD_PWR_CTL, SD_POWER_MASK, SD_POWER_OFF);
  366. rtsx_pci_write_register(pcr, PWR_GATE_CTRL, LDO3318_PWR_MASK, 0x00);
  367. return 0;
  368. }
  369. static int rtsx_base_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage)
  370. {
  371. int err;
  372. u16 append;
  373. switch (voltage) {
  374. case OUTPUT_3V3:
  375. err = rtsx_pci_update_phy(pcr, PHY_TUNE, PHY_TUNE_VOLTAGE_MASK,
  376. PHY_TUNE_VOLTAGE_3V3);
  377. if (err < 0)
  378. return err;
  379. break;
  380. case OUTPUT_1V8:
  381. append = PHY_TUNE_D18_1V8;
  382. if (CHK_PCI_PID(pcr, 0x5249)) {
  383. err = rtsx_pci_update_phy(pcr, PHY_BACR,
  384. PHY_BACR_BASIC_MASK, 0);
  385. if (err < 0)
  386. return err;
  387. append = PHY_TUNE_D18_1V7;
  388. }
  389. err = rtsx_pci_update_phy(pcr, PHY_TUNE, PHY_TUNE_VOLTAGE_MASK,
  390. append);
  391. if (err < 0)
  392. return err;
  393. break;
  394. default:
  395. pcr_dbg(pcr, "unknown output voltage %d\n", voltage);
  396. return -EINVAL;
  397. }
  398. /* set pad drive */
  399. rtsx_pci_init_cmd(pcr);
  400. rts5249_fill_driving(pcr, voltage);
  401. return rtsx_pci_send_cmd(pcr, 100);
  402. }
  403. static const struct pcr_ops rts5249_pcr_ops = {
  404. .fetch_vendor_settings = rtsx_base_fetch_vendor_settings,
  405. .extra_init_hw = rts5249_extra_init_hw,
  406. .optimize_phy = rts5249_optimize_phy,
  407. .turn_on_led = rtsx_base_turn_on_led,
  408. .turn_off_led = rtsx_base_turn_off_led,
  409. .enable_auto_blink = rtsx_base_enable_auto_blink,
  410. .disable_auto_blink = rtsx_base_disable_auto_blink,
  411. .card_power_on = rtsx_base_card_power_on,
  412. .card_power_off = rtsx_base_card_power_off,
  413. .switch_output_voltage = rtsx_base_switch_output_voltage,
  414. };
  415. /* SD Pull Control Enable:
  416. * SD_DAT[3:0] ==> pull up
  417. * SD_CD ==> pull up
  418. * SD_WP ==> pull up
  419. * SD_CMD ==> pull up
  420. * SD_CLK ==> pull down
  421. */
  422. static const u32 rts5249_sd_pull_ctl_enable_tbl[] = {
  423. RTSX_REG_PAIR(CARD_PULL_CTL1, 0x66),
  424. RTSX_REG_PAIR(CARD_PULL_CTL2, 0xAA),
  425. RTSX_REG_PAIR(CARD_PULL_CTL3, 0xE9),
  426. RTSX_REG_PAIR(CARD_PULL_CTL4, 0xAA),
  427. 0,
  428. };
  429. /* SD Pull Control Disable:
  430. * SD_DAT[3:0] ==> pull down
  431. * SD_CD ==> pull up
  432. * SD_WP ==> pull down
  433. * SD_CMD ==> pull down
  434. * SD_CLK ==> pull down
  435. */
  436. static const u32 rts5249_sd_pull_ctl_disable_tbl[] = {
  437. RTSX_REG_PAIR(CARD_PULL_CTL1, 0x66),
  438. RTSX_REG_PAIR(CARD_PULL_CTL2, 0x55),
  439. RTSX_REG_PAIR(CARD_PULL_CTL3, 0xD5),
  440. RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55),
  441. 0,
  442. };
  443. /* MS Pull Control Enable:
  444. * MS CD ==> pull up
  445. * others ==> pull down
  446. */
  447. static const u32 rts5249_ms_pull_ctl_enable_tbl[] = {
  448. RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55),
  449. RTSX_REG_PAIR(CARD_PULL_CTL5, 0x55),
  450. RTSX_REG_PAIR(CARD_PULL_CTL6, 0x15),
  451. 0,
  452. };
  453. /* MS Pull Control Disable:
  454. * MS CD ==> pull up
  455. * others ==> pull down
  456. */
  457. static const u32 rts5249_ms_pull_ctl_disable_tbl[] = {
  458. RTSX_REG_PAIR(CARD_PULL_CTL4, 0x55),
  459. RTSX_REG_PAIR(CARD_PULL_CTL5, 0x55),
  460. RTSX_REG_PAIR(CARD_PULL_CTL6, 0x15),
  461. 0,
  462. };
  463. void rts5249_init_params(struct rtsx_pcr *pcr)
  464. {
  465. struct rtsx_cr_option *option = &(pcr->option);
  466. pcr->extra_caps = EXTRA_CAPS_SD_SDR50 | EXTRA_CAPS_SD_SDR104;
  467. pcr->num_slots = 2;
  468. pcr->ops = &rts5249_pcr_ops;
  469. pcr->flags = 0;
  470. pcr->card_drive_sel = RTSX_CARD_DRIVE_DEFAULT;
  471. pcr->sd30_drive_sel_1v8 = CFG_DRIVER_TYPE_B;
  472. pcr->sd30_drive_sel_3v3 = CFG_DRIVER_TYPE_B;
  473. pcr->aspm_en = ASPM_L1_EN;
  474. pcr->aspm_mode = ASPM_MODE_CFG;
  475. pcr->tx_initial_phase = SET_CLOCK_PHASE(1, 29, 16);
  476. pcr->rx_initial_phase = SET_CLOCK_PHASE(24, 6, 5);
  477. pcr->ic_version = rts5249_get_ic_version(pcr);
  478. pcr->sd_pull_ctl_enable_tbl = rts5249_sd_pull_ctl_enable_tbl;
  479. pcr->sd_pull_ctl_disable_tbl = rts5249_sd_pull_ctl_disable_tbl;
  480. pcr->ms_pull_ctl_enable_tbl = rts5249_ms_pull_ctl_enable_tbl;
  481. pcr->ms_pull_ctl_disable_tbl = rts5249_ms_pull_ctl_disable_tbl;
  482. pcr->reg_pm_ctrl3 = PM_CTRL3;
  483. option->dev_flags = (LTR_L1SS_PWR_GATE_CHECK_CARD_EN
  484. | LTR_L1SS_PWR_GATE_EN);
  485. option->ltr_en = true;
  486. /* Init latency of active, idle, L1OFF to 60us, 300us, 3ms */
  487. option->ltr_active_latency = LTR_ACTIVE_LATENCY_DEF;
  488. option->ltr_idle_latency = LTR_IDLE_LATENCY_DEF;
  489. option->ltr_l1off_latency = LTR_L1OFF_LATENCY_DEF;
  490. option->l1_snooze_delay = L1_SNOOZE_DELAY_DEF;
  491. option->ltr_l1off_sspwrgate = LTR_L1OFF_SSPWRGATE_5249_DEF;
  492. option->ltr_l1off_snooze_sspwrgate =
  493. LTR_L1OFF_SNOOZE_SSPWRGATE_5249_DEF;
  494. }
  495. static int rts524a_write_phy(struct rtsx_pcr *pcr, u8 addr, u16 val)
  496. {
  497. addr = addr & 0x80 ? (addr & 0x7F) | 0x40 : addr;
  498. return __rtsx_pci_write_phy_register(pcr, addr, val);
  499. }
  500. static int rts524a_read_phy(struct rtsx_pcr *pcr, u8 addr, u16 *val)
  501. {
  502. addr = addr & 0x80 ? (addr & 0x7F) | 0x40 : addr;
  503. return __rtsx_pci_read_phy_register(pcr, addr, val);
  504. }
  505. static int rts524a_optimize_phy(struct rtsx_pcr *pcr)
  506. {
  507. int err;
  508. err = rtsx_pci_write_register(pcr, RTS524A_PM_CTRL3,
  509. D3_DELINK_MODE_EN, 0x00);
  510. if (err < 0)
  511. return err;
  512. rtsx_pci_write_phy_register(pcr, PHY_PCR,
  513. PHY_PCR_FORCE_CODE | PHY_PCR_OOBS_CALI_50 |
  514. PHY_PCR_OOBS_VCM_08 | PHY_PCR_OOBS_SEN_90 | PHY_PCR_RSSI_EN);
  515. rtsx_pci_write_phy_register(pcr, PHY_SSCCR3,
  516. PHY_SSCCR3_STEP_IN | PHY_SSCCR3_CHECK_DELAY);
  517. if (is_version(pcr, 0x524A, IC_VER_A)) {
  518. rtsx_pci_write_phy_register(pcr, PHY_SSCCR3,
  519. PHY_SSCCR3_STEP_IN | PHY_SSCCR3_CHECK_DELAY);
  520. rtsx_pci_write_phy_register(pcr, PHY_SSCCR2,
  521. PHY_SSCCR2_PLL_NCODE | PHY_SSCCR2_TIME0 |
  522. PHY_SSCCR2_TIME2_WIDTH);
  523. rtsx_pci_write_phy_register(pcr, PHY_ANA1A,
  524. PHY_ANA1A_TXR_LOOPBACK | PHY_ANA1A_RXT_BIST |
  525. PHY_ANA1A_TXR_BIST | PHY_ANA1A_REV);
  526. rtsx_pci_write_phy_register(pcr, PHY_ANA1D,
  527. PHY_ANA1D_DEBUG_ADDR);
  528. rtsx_pci_write_phy_register(pcr, PHY_DIG1E,
  529. PHY_DIG1E_REV | PHY_DIG1E_D0_X_D1 |
  530. PHY_DIG1E_RX_ON_HOST | PHY_DIG1E_RCLK_REF_HOST |
  531. PHY_DIG1E_RCLK_TX_EN_KEEP |
  532. PHY_DIG1E_RCLK_TX_TERM_KEEP |
  533. PHY_DIG1E_RCLK_RX_EIDLE_ON | PHY_DIG1E_TX_TERM_KEEP |
  534. PHY_DIG1E_RX_TERM_KEEP | PHY_DIG1E_TX_EN_KEEP |
  535. PHY_DIG1E_RX_EN_KEEP);
  536. }
  537. rtsx_pci_write_phy_register(pcr, PHY_ANA08,
  538. PHY_ANA08_RX_EQ_DCGAIN | PHY_ANA08_SEL_RX_EN |
  539. PHY_ANA08_RX_EQ_VAL | PHY_ANA08_SCP | PHY_ANA08_SEL_IPI);
  540. return 0;
  541. }
  542. static int rts524a_extra_init_hw(struct rtsx_pcr *pcr)
  543. {
  544. rts5249_extra_init_hw(pcr);
  545. rtsx_pci_write_register(pcr, FUNC_FORCE_CTL,
  546. FORCE_ASPM_L1_EN, FORCE_ASPM_L1_EN);
  547. rtsx_pci_write_register(pcr, PM_EVENT_DEBUG, PME_DEBUG_0, PME_DEBUG_0);
  548. rtsx_pci_write_register(pcr, LDO_VCC_CFG1, LDO_VCC_LMT_EN,
  549. LDO_VCC_LMT_EN);
  550. rtsx_pci_write_register(pcr, PCLK_CTL, PCLK_MODE_SEL, PCLK_MODE_SEL);
  551. if (is_version(pcr, 0x524A, IC_VER_A)) {
  552. rtsx_pci_write_register(pcr, LDO_DV18_CFG,
  553. LDO_DV18_SR_MASK, LDO_DV18_SR_DF);
  554. rtsx_pci_write_register(pcr, LDO_VCC_CFG1,
  555. LDO_VCC_REF_TUNE_MASK, LDO_VCC_REF_1V2);
  556. rtsx_pci_write_register(pcr, LDO_VIO_CFG,
  557. LDO_VIO_REF_TUNE_MASK, LDO_VIO_REF_1V2);
  558. rtsx_pci_write_register(pcr, LDO_VIO_CFG,
  559. LDO_VIO_SR_MASK, LDO_VIO_SR_DF);
  560. rtsx_pci_write_register(pcr, LDO_DV12S_CFG,
  561. LDO_REF12_TUNE_MASK, LDO_REF12_TUNE_DF);
  562. rtsx_pci_write_register(pcr, SD40_LDO_CTL1,
  563. SD40_VIO_TUNE_MASK, SD40_VIO_TUNE_1V7);
  564. }
  565. return 0;
  566. }
  567. static void rts5250_set_l1off_cfg_sub_d0(struct rtsx_pcr *pcr, int active)
  568. {
  569. struct rtsx_cr_option *option = &(pcr->option);
  570. u32 interrupt = rtsx_pci_readl(pcr, RTSX_BIPR);
  571. int card_exist = (interrupt & SD_EXIST) | (interrupt & MS_EXIST);
  572. int aspm_L1_1, aspm_L1_2;
  573. u8 val = 0;
  574. aspm_L1_1 = rtsx_check_dev_flag(pcr, ASPM_L1_1_EN);
  575. aspm_L1_2 = rtsx_check_dev_flag(pcr, ASPM_L1_2_EN);
  576. if (active) {
  577. /* Run, latency: 60us */
  578. if (aspm_L1_1)
  579. val = option->ltr_l1off_snooze_sspwrgate;
  580. } else {
  581. /* L1off, latency: 300us */
  582. if (aspm_L1_2)
  583. val = option->ltr_l1off_sspwrgate;
  584. }
  585. if (aspm_L1_1 || aspm_L1_2) {
  586. if (rtsx_check_dev_flag(pcr,
  587. LTR_L1SS_PWR_GATE_CHECK_CARD_EN)) {
  588. if (card_exist)
  589. val &= ~L1OFF_MBIAS2_EN_5250;
  590. else
  591. val |= L1OFF_MBIAS2_EN_5250;
  592. }
  593. }
  594. rtsx_set_l1off_sub(pcr, val);
  595. }
  596. static const struct pcr_ops rts524a_pcr_ops = {
  597. .write_phy = rts524a_write_phy,
  598. .read_phy = rts524a_read_phy,
  599. .fetch_vendor_settings = rtsx_base_fetch_vendor_settings,
  600. .extra_init_hw = rts524a_extra_init_hw,
  601. .optimize_phy = rts524a_optimize_phy,
  602. .turn_on_led = rtsx_base_turn_on_led,
  603. .turn_off_led = rtsx_base_turn_off_led,
  604. .enable_auto_blink = rtsx_base_enable_auto_blink,
  605. .disable_auto_blink = rtsx_base_disable_auto_blink,
  606. .card_power_on = rtsx_base_card_power_on,
  607. .card_power_off = rtsx_base_card_power_off,
  608. .switch_output_voltage = rtsx_base_switch_output_voltage,
  609. .force_power_down = rts52xa_force_power_down,
  610. .set_l1off_cfg_sub_d0 = rts5250_set_l1off_cfg_sub_d0,
  611. };
  612. void rts524a_init_params(struct rtsx_pcr *pcr)
  613. {
  614. rts5249_init_params(pcr);
  615. pcr->aspm_mode = ASPM_MODE_REG;
  616. pcr->tx_initial_phase = SET_CLOCK_PHASE(27, 29, 11);
  617. pcr->option.ltr_l1off_sspwrgate = LTR_L1OFF_SSPWRGATE_5250_DEF;
  618. pcr->option.ltr_l1off_snooze_sspwrgate =
  619. LTR_L1OFF_SNOOZE_SSPWRGATE_5250_DEF;
  620. pcr->reg_pm_ctrl3 = RTS524A_PM_CTRL3;
  621. pcr->ops = &rts524a_pcr_ops;
  622. pcr->option.ocp_en = 1;
  623. if (pcr->option.ocp_en)
  624. pcr->hw_param.interrupt_en |= SD_OC_INT_EN;
  625. pcr->hw_param.ocp_glitch = SD_OCP_GLITCH_10M;
  626. pcr->option.sd_800mA_ocp_thd = RTS524A_OCP_THD_800;
  627. }
  628. static int rts525a_card_power_on(struct rtsx_pcr *pcr, int card)
  629. {
  630. rtsx_pci_write_register(pcr, LDO_VCC_CFG1,
  631. LDO_VCC_TUNE_MASK, LDO_VCC_3V3);
  632. return rtsx_base_card_power_on(pcr, card);
  633. }
  634. static int rts525a_switch_output_voltage(struct rtsx_pcr *pcr, u8 voltage)
  635. {
  636. switch (voltage) {
  637. case OUTPUT_3V3:
  638. rtsx_pci_write_register(pcr, LDO_CONFIG2,
  639. LDO_D3318_MASK, LDO_D3318_33V);
  640. rtsx_pci_write_register(pcr, SD_PAD_CTL, SD_IO_USING_1V8, 0);
  641. break;
  642. case OUTPUT_1V8:
  643. rtsx_pci_write_register(pcr, LDO_CONFIG2,
  644. LDO_D3318_MASK, LDO_D3318_18V);
  645. rtsx_pci_write_register(pcr, SD_PAD_CTL, SD_IO_USING_1V8,
  646. SD_IO_USING_1V8);
  647. break;
  648. default:
  649. return -EINVAL;
  650. }
  651. rtsx_pci_init_cmd(pcr);
  652. rts5249_fill_driving(pcr, voltage);
  653. return rtsx_pci_send_cmd(pcr, 100);
  654. }
  655. static int rts525a_optimize_phy(struct rtsx_pcr *pcr)
  656. {
  657. int err;
  658. err = rtsx_pci_write_register(pcr, RTS524A_PM_CTRL3,
  659. D3_DELINK_MODE_EN, 0x00);
  660. if (err < 0)
  661. return err;
  662. rtsx_pci_write_phy_register(pcr, _PHY_FLD0,
  663. _PHY_FLD0_CLK_REQ_20C | _PHY_FLD0_RX_IDLE_EN |
  664. _PHY_FLD0_BIT_ERR_RSTN | _PHY_FLD0_BER_COUNT |
  665. _PHY_FLD0_BER_TIMER | _PHY_FLD0_CHECK_EN);
  666. rtsx_pci_write_phy_register(pcr, _PHY_ANA03,
  667. _PHY_ANA03_TIMER_MAX | _PHY_ANA03_OOBS_DEB_EN |
  668. _PHY_CMU_DEBUG_EN);
  669. if (is_version(pcr, 0x525A, IC_VER_A))
  670. rtsx_pci_write_phy_register(pcr, _PHY_REV0,
  671. _PHY_REV0_FILTER_OUT | _PHY_REV0_CDR_BYPASS_PFD |
  672. _PHY_REV0_CDR_RX_IDLE_BYPASS);
  673. return 0;
  674. }
  675. static int rts525a_extra_init_hw(struct rtsx_pcr *pcr)
  676. {
  677. rts5249_extra_init_hw(pcr);
  678. rtsx_pci_write_register(pcr, RTS5250_CLK_CFG3, RTS525A_CFG_MEM_PD, RTS525A_CFG_MEM_PD);
  679. rtsx_pci_write_register(pcr, PCLK_CTL, PCLK_MODE_SEL, PCLK_MODE_SEL);
  680. if (is_version(pcr, 0x525A, IC_VER_A)) {
  681. rtsx_pci_write_register(pcr, L1SUB_CONFIG2,
  682. L1SUB_AUTO_CFG, L1SUB_AUTO_CFG);
  683. rtsx_pci_write_register(pcr, RREF_CFG,
  684. RREF_VBGSEL_MASK, RREF_VBGSEL_1V25);
  685. rtsx_pci_write_register(pcr, LDO_VIO_CFG,
  686. LDO_VIO_TUNE_MASK, LDO_VIO_1V7);
  687. rtsx_pci_write_register(pcr, LDO_DV12S_CFG,
  688. LDO_D12_TUNE_MASK, LDO_D12_TUNE_DF);
  689. rtsx_pci_write_register(pcr, LDO_AV12S_CFG,
  690. LDO_AV12S_TUNE_MASK, LDO_AV12S_TUNE_DF);
  691. rtsx_pci_write_register(pcr, LDO_VCC_CFG0,
  692. LDO_VCC_LMTVTH_MASK, LDO_VCC_LMTVTH_2A);
  693. rtsx_pci_write_register(pcr, OOBS_CONFIG,
  694. OOBS_AUTOK_DIS | OOBS_VAL_MASK, 0x89);
  695. }
  696. return 0;
  697. }
  698. static const struct pcr_ops rts525a_pcr_ops = {
  699. .fetch_vendor_settings = rtsx_base_fetch_vendor_settings,
  700. .extra_init_hw = rts525a_extra_init_hw,
  701. .optimize_phy = rts525a_optimize_phy,
  702. .turn_on_led = rtsx_base_turn_on_led,
  703. .turn_off_led = rtsx_base_turn_off_led,
  704. .enable_auto_blink = rtsx_base_enable_auto_blink,
  705. .disable_auto_blink = rtsx_base_disable_auto_blink,
  706. .card_power_on = rts525a_card_power_on,
  707. .card_power_off = rtsx_base_card_power_off,
  708. .switch_output_voltage = rts525a_switch_output_voltage,
  709. .force_power_down = rts52xa_force_power_down,
  710. .set_l1off_cfg_sub_d0 = rts5250_set_l1off_cfg_sub_d0,
  711. };
  712. void rts525a_init_params(struct rtsx_pcr *pcr)
  713. {
  714. rts5249_init_params(pcr);
  715. pcr->aspm_mode = ASPM_MODE_REG;
  716. pcr->tx_initial_phase = SET_CLOCK_PHASE(25, 29, 11);
  717. pcr->option.ltr_l1off_sspwrgate = LTR_L1OFF_SSPWRGATE_5250_DEF;
  718. pcr->option.ltr_l1off_snooze_sspwrgate =
  719. LTR_L1OFF_SNOOZE_SSPWRGATE_5250_DEF;
  720. pcr->reg_pm_ctrl3 = RTS524A_PM_CTRL3;
  721. pcr->ops = &rts525a_pcr_ops;
  722. pcr->option.ocp_en = 1;
  723. if (pcr->option.ocp_en)
  724. pcr->hw_param.interrupt_en |= SD_OC_INT_EN;
  725. pcr->hw_param.ocp_glitch = SD_OCP_GLITCH_10M;
  726. pcr->option.sd_800mA_ocp_thd = RTS525A_OCP_THD_800;
  727. }