mt6358-irq.c 7.1 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295
  1. // SPDX-License-Identifier: GPL-2.0
  2. //
  3. // Copyright (c) 2020 MediaTek Inc.
  4. #include <linux/interrupt.h>
  5. #include <linux/mfd/mt6357/core.h>
  6. #include <linux/mfd/mt6357/registers.h>
  7. #include <linux/mfd/mt6358/core.h>
  8. #include <linux/mfd/mt6358/registers.h>
  9. #include <linux/mfd/mt6359/core.h>
  10. #include <linux/mfd/mt6359/registers.h>
  11. #include <linux/mfd/mt6397/core.h>
  12. #include <linux/module.h>
  13. #include <linux/of.h>
  14. #include <linux/of_device.h>
  15. #include <linux/of_irq.h>
  16. #include <linux/platform_device.h>
  17. #include <linux/regmap.h>
  18. #define MTK_PMIC_REG_WIDTH 16
  19. static const struct irq_top_t mt6357_ints[] = {
  20. MT6357_TOP_GEN(BUCK),
  21. MT6357_TOP_GEN(LDO),
  22. MT6357_TOP_GEN(PSC),
  23. MT6357_TOP_GEN(SCK),
  24. MT6357_TOP_GEN(BM),
  25. MT6357_TOP_GEN(HK),
  26. MT6357_TOP_GEN(AUD),
  27. MT6357_TOP_GEN(MISC),
  28. };
  29. static const struct irq_top_t mt6358_ints[] = {
  30. MT6358_TOP_GEN(BUCK),
  31. MT6358_TOP_GEN(LDO),
  32. MT6358_TOP_GEN(PSC),
  33. MT6358_TOP_GEN(SCK),
  34. MT6358_TOP_GEN(BM),
  35. MT6358_TOP_GEN(HK),
  36. MT6358_TOP_GEN(AUD),
  37. MT6358_TOP_GEN(MISC),
  38. };
  39. static const struct irq_top_t mt6359_ints[] = {
  40. MT6359_TOP_GEN(BUCK),
  41. MT6359_TOP_GEN(LDO),
  42. MT6359_TOP_GEN(PSC),
  43. MT6359_TOP_GEN(SCK),
  44. MT6359_TOP_GEN(BM),
  45. MT6359_TOP_GEN(HK),
  46. MT6359_TOP_GEN(AUD),
  47. MT6359_TOP_GEN(MISC),
  48. };
  49. static struct pmic_irq_data mt6357_irqd = {
  50. .num_top = ARRAY_SIZE(mt6357_ints),
  51. .num_pmic_irqs = MT6357_IRQ_NR,
  52. .top_int_status_reg = MT6357_TOP_INT_STATUS0,
  53. .pmic_ints = mt6357_ints,
  54. };
  55. static struct pmic_irq_data mt6358_irqd = {
  56. .num_top = ARRAY_SIZE(mt6358_ints),
  57. .num_pmic_irqs = MT6358_IRQ_NR,
  58. .top_int_status_reg = MT6358_TOP_INT_STATUS0,
  59. .pmic_ints = mt6358_ints,
  60. };
  61. static struct pmic_irq_data mt6359_irqd = {
  62. .num_top = ARRAY_SIZE(mt6359_ints),
  63. .num_pmic_irqs = MT6359_IRQ_NR,
  64. .top_int_status_reg = MT6359_TOP_INT_STATUS0,
  65. .pmic_ints = mt6359_ints,
  66. };
  67. static void pmic_irq_enable(struct irq_data *data)
  68. {
  69. unsigned int hwirq = irqd_to_hwirq(data);
  70. struct mt6397_chip *chip = irq_data_get_irq_chip_data(data);
  71. struct pmic_irq_data *irqd = chip->irq_data;
  72. irqd->enable_hwirq[hwirq] = true;
  73. }
  74. static void pmic_irq_disable(struct irq_data *data)
  75. {
  76. unsigned int hwirq = irqd_to_hwirq(data);
  77. struct mt6397_chip *chip = irq_data_get_irq_chip_data(data);
  78. struct pmic_irq_data *irqd = chip->irq_data;
  79. irqd->enable_hwirq[hwirq] = false;
  80. }
  81. static void pmic_irq_lock(struct irq_data *data)
  82. {
  83. struct mt6397_chip *chip = irq_data_get_irq_chip_data(data);
  84. mutex_lock(&chip->irqlock);
  85. }
  86. static void pmic_irq_sync_unlock(struct irq_data *data)
  87. {
  88. unsigned int i, top_gp, gp_offset, en_reg, int_regs, shift;
  89. struct mt6397_chip *chip = irq_data_get_irq_chip_data(data);
  90. struct pmic_irq_data *irqd = chip->irq_data;
  91. for (i = 0; i < irqd->num_pmic_irqs; i++) {
  92. if (irqd->enable_hwirq[i] == irqd->cache_hwirq[i])
  93. continue;
  94. /* Find out the IRQ group */
  95. top_gp = 0;
  96. while ((top_gp + 1) < irqd->num_top &&
  97. i >= irqd->pmic_ints[top_gp + 1].hwirq_base)
  98. top_gp++;
  99. /* Find the IRQ registers */
  100. gp_offset = i - irqd->pmic_ints[top_gp].hwirq_base;
  101. int_regs = gp_offset / MTK_PMIC_REG_WIDTH;
  102. shift = gp_offset % MTK_PMIC_REG_WIDTH;
  103. en_reg = irqd->pmic_ints[top_gp].en_reg +
  104. (irqd->pmic_ints[top_gp].en_reg_shift * int_regs);
  105. regmap_update_bits(chip->regmap, en_reg, BIT(shift),
  106. irqd->enable_hwirq[i] << shift);
  107. irqd->cache_hwirq[i] = irqd->enable_hwirq[i];
  108. }
  109. mutex_unlock(&chip->irqlock);
  110. }
  111. static struct irq_chip mt6358_irq_chip = {
  112. .name = "mt6358-irq",
  113. .flags = IRQCHIP_SKIP_SET_WAKE,
  114. .irq_enable = pmic_irq_enable,
  115. .irq_disable = pmic_irq_disable,
  116. .irq_bus_lock = pmic_irq_lock,
  117. .irq_bus_sync_unlock = pmic_irq_sync_unlock,
  118. };
  119. static void mt6358_irq_sp_handler(struct mt6397_chip *chip,
  120. unsigned int top_gp)
  121. {
  122. unsigned int irq_status, sta_reg, status;
  123. unsigned int hwirq, virq;
  124. int i, j, ret;
  125. struct pmic_irq_data *irqd = chip->irq_data;
  126. for (i = 0; i < irqd->pmic_ints[top_gp].num_int_regs; i++) {
  127. sta_reg = irqd->pmic_ints[top_gp].sta_reg +
  128. irqd->pmic_ints[top_gp].sta_reg_shift * i;
  129. ret = regmap_read(chip->regmap, sta_reg, &irq_status);
  130. if (ret) {
  131. dev_err(chip->dev,
  132. "Failed to read IRQ status, ret=%d\n", ret);
  133. return;
  134. }
  135. if (!irq_status)
  136. continue;
  137. status = irq_status;
  138. do {
  139. j = __ffs(status);
  140. hwirq = irqd->pmic_ints[top_gp].hwirq_base +
  141. MTK_PMIC_REG_WIDTH * i + j;
  142. virq = irq_find_mapping(chip->irq_domain, hwirq);
  143. if (virq)
  144. handle_nested_irq(virq);
  145. status &= ~BIT(j);
  146. } while (status);
  147. regmap_write(chip->regmap, sta_reg, irq_status);
  148. }
  149. }
  150. static irqreturn_t mt6358_irq_handler(int irq, void *data)
  151. {
  152. struct mt6397_chip *chip = data;
  153. struct pmic_irq_data *irqd = chip->irq_data;
  154. unsigned int bit, i, top_irq_status = 0;
  155. int ret;
  156. ret = regmap_read(chip->regmap,
  157. irqd->top_int_status_reg,
  158. &top_irq_status);
  159. if (ret) {
  160. dev_err(chip->dev,
  161. "Failed to read status from the device, ret=%d\n", ret);
  162. return IRQ_NONE;
  163. }
  164. for (i = 0; i < irqd->num_top; i++) {
  165. bit = BIT(irqd->pmic_ints[i].top_offset);
  166. if (top_irq_status & bit) {
  167. mt6358_irq_sp_handler(chip, i);
  168. top_irq_status &= ~bit;
  169. if (!top_irq_status)
  170. break;
  171. }
  172. }
  173. return IRQ_HANDLED;
  174. }
  175. static int pmic_irq_domain_map(struct irq_domain *d, unsigned int irq,
  176. irq_hw_number_t hw)
  177. {
  178. struct mt6397_chip *mt6397 = d->host_data;
  179. irq_set_chip_data(irq, mt6397);
  180. irq_set_chip_and_handler(irq, &mt6358_irq_chip, handle_level_irq);
  181. irq_set_nested_thread(irq, 1);
  182. irq_set_noprobe(irq);
  183. return 0;
  184. }
  185. static const struct irq_domain_ops mt6358_irq_domain_ops = {
  186. .map = pmic_irq_domain_map,
  187. .xlate = irq_domain_xlate_twocell,
  188. };
  189. int mt6358_irq_init(struct mt6397_chip *chip)
  190. {
  191. int i, j, ret;
  192. struct pmic_irq_data *irqd;
  193. switch (chip->chip_id) {
  194. case MT6357_CHIP_ID:
  195. chip->irq_data = &mt6357_irqd;
  196. break;
  197. case MT6358_CHIP_ID:
  198. case MT6366_CHIP_ID:
  199. chip->irq_data = &mt6358_irqd;
  200. break;
  201. case MT6359_CHIP_ID:
  202. chip->irq_data = &mt6359_irqd;
  203. break;
  204. default:
  205. dev_err(chip->dev, "unsupported chip: 0x%x\n", chip->chip_id);
  206. return -ENODEV;
  207. }
  208. mutex_init(&chip->irqlock);
  209. irqd = chip->irq_data;
  210. irqd->enable_hwirq = devm_kcalloc(chip->dev,
  211. irqd->num_pmic_irqs,
  212. sizeof(*irqd->enable_hwirq),
  213. GFP_KERNEL);
  214. if (!irqd->enable_hwirq)
  215. return -ENOMEM;
  216. irqd->cache_hwirq = devm_kcalloc(chip->dev,
  217. irqd->num_pmic_irqs,
  218. sizeof(*irqd->cache_hwirq),
  219. GFP_KERNEL);
  220. if (!irqd->cache_hwirq)
  221. return -ENOMEM;
  222. /* Disable all interrupts for initializing */
  223. for (i = 0; i < irqd->num_top; i++) {
  224. for (j = 0; j < irqd->pmic_ints[i].num_int_regs; j++)
  225. regmap_write(chip->regmap,
  226. irqd->pmic_ints[i].en_reg +
  227. irqd->pmic_ints[i].en_reg_shift * j, 0);
  228. }
  229. chip->irq_domain = irq_domain_add_linear(chip->dev->of_node,
  230. irqd->num_pmic_irqs,
  231. &mt6358_irq_domain_ops, chip);
  232. if (!chip->irq_domain) {
  233. dev_err(chip->dev, "Could not create IRQ domain\n");
  234. return -ENODEV;
  235. }
  236. ret = devm_request_threaded_irq(chip->dev, chip->irq, NULL,
  237. mt6358_irq_handler, IRQF_ONESHOT,
  238. mt6358_irq_chip.name, chip);
  239. if (ret) {
  240. dev_err(chip->dev, "Failed to register IRQ=%d, ret=%d\n",
  241. chip->irq, ret);
  242. return ret;
  243. }
  244. enable_irq_wake(chip->irq);
  245. return ret;
  246. }