em28xx-reg.h 9.5 KB

123456789101112131415161718192021222324252627282930313233343536373839404142434445464748495051525354555657585960616263646566676869707172737475767778798081828384858687888990919293949596979899100101102103104105106107108109110111112113114115116117118119120121122123124125126127128129130131132133134135136137138139140141142143144145146147148149150151152153154155156157158159160161162163164165166167168169170171172173174175176177178179180181182183184185186187188189190191192193194195196197198199200201202203204205206207208209210211212213214215216217218219220221222223224225226227228229230231232233234235236237238239240241242243244245246247248249250251252253254255256257258259260261262263264265266267268269270271272273274275276277278279280281282283284285286287288289290291292293294295296297298299300301
  1. /* SPDX-License-Identifier: GPL-2.0 */
  2. /*
  3. * em28xx-reg.h - Register definitions for em28xx driver
  4. */
  5. #define EM_GPIO_0 ((unsigned char)BIT(0))
  6. #define EM_GPIO_1 ((unsigned char)BIT(1))
  7. #define EM_GPIO_2 ((unsigned char)BIT(2))
  8. #define EM_GPIO_3 ((unsigned char)BIT(3))
  9. #define EM_GPIO_4 ((unsigned char)BIT(4))
  10. #define EM_GPIO_5 ((unsigned char)BIT(5))
  11. #define EM_GPIO_6 ((unsigned char)BIT(6))
  12. #define EM_GPIO_7 ((unsigned char)BIT(7))
  13. #define EM_GPO_0 ((unsigned char)BIT(0))
  14. #define EM_GPO_1 ((unsigned char)BIT(1))
  15. #define EM_GPO_2 ((unsigned char)BIT(2))
  16. #define EM_GPO_3 ((unsigned char)BIT(3))
  17. /* em28xx endpoints */
  18. /* 0x82: (always ?) analog */
  19. #define EM28XX_EP_AUDIO 0x83
  20. /* 0x84: digital or analog */
  21. /* em2800 registers */
  22. #define EM2800_R08_AUDIOSRC 0x08
  23. /* em28xx registers */
  24. #define EM28XX_R00_CHIPCFG 0x00
  25. /* em28xx Chip Configuration 0x00 */
  26. #define EM2860_CHIPCFG_VENDOR_AUDIO 0x80
  27. #define EM2860_CHIPCFG_I2S_VOLUME_CAPABLE 0x40
  28. #define EM2820_CHIPCFG_I2S_3_SAMPRATES 0x30
  29. #define EM2860_CHIPCFG_I2S_5_SAMPRATES 0x30
  30. #define EM2820_CHIPCFG_I2S_1_SAMPRATE 0x20
  31. #define EM2860_CHIPCFG_I2S_3_SAMPRATES 0x20
  32. #define EM28XX_CHIPCFG_AC97 0x10
  33. #define EM28XX_CHIPCFG_AUDIOMASK 0x30
  34. #define EM28XX_R01_CHIPCFG2 0x01
  35. /* em28xx Chip Configuration 2 0x01 */
  36. #define EM28XX_CHIPCFG2_TS_PRESENT 0x10
  37. #define EM28XX_CHIPCFG2_TS_REQ_INTERVAL_MASK 0x0c /* bits 3-2 */
  38. #define EM28XX_CHIPCFG2_TS_REQ_INTERVAL_1MF 0x00
  39. #define EM28XX_CHIPCFG2_TS_REQ_INTERVAL_2MF 0x04
  40. #define EM28XX_CHIPCFG2_TS_REQ_INTERVAL_4MF 0x08
  41. #define EM28XX_CHIPCFG2_TS_REQ_INTERVAL_8MF 0x0c
  42. #define EM28XX_CHIPCFG2_TS_PACKETSIZE_MASK 0x03 /* bits 0-1 */
  43. #define EM28XX_CHIPCFG2_TS_PACKETSIZE_188 0x00
  44. #define EM28XX_CHIPCFG2_TS_PACKETSIZE_376 0x01
  45. #define EM28XX_CHIPCFG2_TS_PACKETSIZE_564 0x02
  46. #define EM28XX_CHIPCFG2_TS_PACKETSIZE_752 0x03
  47. /* GPIO/GPO registers */
  48. #define EM2880_R04_GPO 0x04 /* em2880-em2883 only */
  49. #define EM2820_R08_GPIO_CTRL 0x08 /* em2820-em2873/83 only */
  50. #define EM2820_R09_GPIO_STATE 0x09 /* em2820-em2873/83 only */
  51. #define EM28XX_R06_I2C_CLK 0x06
  52. /* em28xx I2C Clock Register (0x06) */
  53. #define EM28XX_I2C_CLK_ACK_LAST_READ 0x80
  54. #define EM28XX_I2C_CLK_WAIT_ENABLE 0x40
  55. #define EM28XX_I2C_EEPROM_ON_BOARD 0x08
  56. #define EM28XX_I2C_EEPROM_KEY_VALID 0x04
  57. #define EM2874_I2C_SECONDARY_BUS_SELECT 0x04 /* em2874 has two i2c buses */
  58. #define EM28XX_I2C_FREQ_1_5_MHZ 0x03 /* bus frequency (bits [1-0]) */
  59. #define EM28XX_I2C_FREQ_25_KHZ 0x02
  60. #define EM28XX_I2C_FREQ_400_KHZ 0x01
  61. #define EM28XX_I2C_FREQ_100_KHZ 0x00
  62. #define EM28XX_R0A_CHIPID 0x0a
  63. #define EM28XX_R0C_USBSUSP 0x0c
  64. #define EM28XX_R0C_USBSUSP_SNAPSHOT 0x20 /* 1=button pressed, needs reset */
  65. #define EM28XX_R0E_AUDIOSRC 0x0e
  66. #define EM28XX_R0F_XCLK 0x0f
  67. /* em28xx XCLK Register (0x0f) */
  68. #define EM28XX_XCLK_AUDIO_UNMUTE 0x80 /* otherwise audio muted */
  69. #define EM28XX_XCLK_I2S_MSB_TIMING 0x40 /* otherwise standard timing */
  70. #define EM28XX_XCLK_IR_RC5_MODE 0x20 /* otherwise NEC mode */
  71. #define EM28XX_XCLK_IR_NEC_CHK_PARITY 0x10
  72. #define EM28XX_XCLK_FREQUENCY_30MHZ 0x00 /* Freq. select (bits [3-0]) */
  73. #define EM28XX_XCLK_FREQUENCY_15MHZ 0x01
  74. #define EM28XX_XCLK_FREQUENCY_10MHZ 0x02
  75. #define EM28XX_XCLK_FREQUENCY_7_5MHZ 0x03
  76. #define EM28XX_XCLK_FREQUENCY_6MHZ 0x04
  77. #define EM28XX_XCLK_FREQUENCY_5MHZ 0x05
  78. #define EM28XX_XCLK_FREQUENCY_4_3MHZ 0x06
  79. #define EM28XX_XCLK_FREQUENCY_12MHZ 0x07
  80. #define EM28XX_XCLK_FREQUENCY_20MHZ 0x08
  81. #define EM28XX_XCLK_FREQUENCY_20MHZ_2 0x09
  82. #define EM28XX_XCLK_FREQUENCY_48MHZ 0x0a
  83. #define EM28XX_XCLK_FREQUENCY_24MHZ 0x0b
  84. #define EM28XX_R10_VINMODE 0x10
  85. /* used by all non-camera devices: */
  86. #define EM28XX_VINMODE_YUV422_CbYCrY 0x10
  87. /* used by camera devices: */
  88. #define EM28XX_VINMODE_YUV422_YUYV 0x08
  89. #define EM28XX_VINMODE_YUV422_YVYU 0x09
  90. #define EM28XX_VINMODE_YUV422_UYVY 0x0a
  91. #define EM28XX_VINMODE_YUV422_VYUY 0x0b
  92. #define EM28XX_VINMODE_RGB8_BGGR 0x0c
  93. #define EM28XX_VINMODE_RGB8_GRBG 0x0d
  94. #define EM28XX_VINMODE_RGB8_GBRG 0x0e
  95. #define EM28XX_VINMODE_RGB8_RGGB 0x0f
  96. /*
  97. * apparently:
  98. * bit 0: swap component 1+2 with 3+4
  99. * => e.g.: YUYV => YVYU, BGGR => GRBG
  100. * bit 1: swap component 1 with 2 and 3 with 4
  101. * => e.g.: YUYV => UYVY, BGGR => GBRG
  102. */
  103. #define EM28XX_R11_VINCTRL 0x11
  104. /* em28xx Video Input Control Register 0x11 */
  105. #define EM28XX_VINCTRL_VBI_SLICED 0x80
  106. #define EM28XX_VINCTRL_VBI_RAW 0x40
  107. #define EM28XX_VINCTRL_VOUT_MODE_IN 0x20 /* HREF,VREF,VACT in output */
  108. #define EM28XX_VINCTRL_CCIR656_ENABLE 0x10
  109. #define EM28XX_VINCTRL_VBI_16BIT_RAW 0x08 /* otherwise 8-bit raw */
  110. #define EM28XX_VINCTRL_FID_ON_HREF 0x04
  111. #define EM28XX_VINCTRL_DUAL_EDGE_STROBE 0x02
  112. #define EM28XX_VINCTRL_INTERLACED 0x01
  113. #define EM28XX_R12_VINENABLE 0x12 /* */
  114. #define EM28XX_R14_GAMMA 0x14
  115. #define EM28XX_R15_RGAIN 0x15
  116. #define EM28XX_R16_GGAIN 0x16
  117. #define EM28XX_R17_BGAIN 0x17
  118. #define EM28XX_R18_ROFFSET 0x18
  119. #define EM28XX_R19_GOFFSET 0x19
  120. #define EM28XX_R1A_BOFFSET 0x1a
  121. #define EM28XX_R1B_OFLOW 0x1b
  122. #define EM28XX_R1C_HSTART 0x1c
  123. #define EM28XX_R1D_VSTART 0x1d
  124. #define EM28XX_R1E_CWIDTH 0x1e
  125. #define EM28XX_R1F_CHEIGHT 0x1f
  126. #define EM28XX_R20_YGAIN 0x20 /* contrast [0:4] */
  127. #define CONTRAST_DEFAULT 0x10
  128. #define EM28XX_R21_YOFFSET 0x21 /* brightness */ /* signed */
  129. #define BRIGHTNESS_DEFAULT 0x00
  130. #define EM28XX_R22_UVGAIN 0x22 /* saturation [0:4] */
  131. #define SATURATION_DEFAULT 0x10
  132. #define EM28XX_R23_UOFFSET 0x23 /* blue balance */ /* signed */
  133. #define BLUE_BALANCE_DEFAULT 0x00
  134. #define EM28XX_R24_VOFFSET 0x24 /* red balance */ /* signed */
  135. #define RED_BALANCE_DEFAULT 0x00
  136. #define EM28XX_R25_SHARPNESS 0x25 /* sharpness [0:4] */
  137. #define SHARPNESS_DEFAULT 0x00
  138. #define EM28XX_R26_COMPR 0x26
  139. #define EM28XX_R27_OUTFMT 0x27
  140. /* em28xx Output Format Register (0x27) */
  141. #define EM28XX_OUTFMT_RGB_8_RGRG 0x00
  142. #define EM28XX_OUTFMT_RGB_8_GRGR 0x01
  143. #define EM28XX_OUTFMT_RGB_8_GBGB 0x02
  144. #define EM28XX_OUTFMT_RGB_8_BGBG 0x03
  145. #define EM28XX_OUTFMT_RGB_16_656 0x04
  146. #define EM28XX_OUTFMT_RGB_8_BAYER 0x08 /* Pattern in Reg 0x10[1-0] */
  147. #define EM28XX_OUTFMT_YUV211 0x10
  148. #define EM28XX_OUTFMT_YUV422_Y0UY1V 0x14
  149. #define EM28XX_OUTFMT_YUV422_Y1UY0V 0x15
  150. #define EM28XX_OUTFMT_YUV411 0x18
  151. #define EM28XX_R28_XMIN 0x28
  152. #define EM28XX_R29_XMAX 0x29
  153. #define EM28XX_R2A_YMIN 0x2a
  154. #define EM28XX_R2B_YMAX 0x2b
  155. #define EM28XX_R30_HSCALELOW 0x30
  156. #define EM28XX_R31_HSCALEHIGH 0x31
  157. #define EM28XX_R32_VSCALELOW 0x32
  158. #define EM28XX_R33_VSCALEHIGH 0x33
  159. #define EM28XX_HVSCALE_MAX 0x3fff /* => 20% */
  160. #define EM28XX_R34_VBI_START_H 0x34
  161. #define EM28XX_R35_VBI_START_V 0x35
  162. /*
  163. * NOTE: the EM276x (and EM25xx, EM277x/8x ?) (camera bridges) use these
  164. * registers for a different unknown purpose.
  165. * => register 0x34 is set to capture width / 16
  166. * => register 0x35 is set to capture height / 16
  167. */
  168. #define EM28XX_R36_VBI_WIDTH 0x36
  169. #define EM28XX_R37_VBI_HEIGHT 0x37
  170. #define EM28XX_R40_AC97LSB 0x40
  171. #define EM28XX_R41_AC97MSB 0x41
  172. #define EM28XX_R42_AC97ADDR 0x42
  173. #define EM28XX_R43_AC97BUSY 0x43
  174. #define EM28XX_R45_IR 0x45
  175. /*
  176. * 0x45 bit 7 - parity bit
  177. * bits 6-0 - count
  178. * 0x46 IR brand
  179. * 0x47 IR data
  180. */
  181. /* em2874 registers */
  182. #define EM2874_R50_IR_CONFIG 0x50
  183. #define EM2874_R51_IR 0x51
  184. #define EM2874_R5D_TS1_PKT_SIZE 0x5d
  185. #define EM2874_R5E_TS2_PKT_SIZE 0x5e
  186. /*
  187. * For both TS1 and TS2, In isochronous mode:
  188. * 0x01 188 bytes
  189. * 0x02 376 bytes
  190. * 0x03 564 bytes
  191. * 0x04 752 bytes
  192. * 0x05 940 bytes
  193. * In bulk mode:
  194. * 0x01..0xff total packet count in 188-byte
  195. */
  196. #define EM2874_R5F_TS_ENABLE 0x5f
  197. /* em2874/174/84, em25xx, em276x/7x/8x GPIO registers */
  198. /*
  199. * NOTE: not all ports are bonded out;
  200. * Some ports are multiplexed with special function I/O
  201. */
  202. #define EM2874_R80_GPIO_P0_CTRL 0x80
  203. #define EM2874_R81_GPIO_P1_CTRL 0x81
  204. #define EM2874_R82_GPIO_P2_CTRL 0x82
  205. #define EM2874_R83_GPIO_P3_CTRL 0x83
  206. #define EM2874_R84_GPIO_P0_STATE 0x84
  207. #define EM2874_R85_GPIO_P1_STATE 0x85
  208. #define EM2874_R86_GPIO_P2_STATE 0x86
  209. #define EM2874_R87_GPIO_P3_STATE 0x87
  210. /* em2874 IR config register (0x50) */
  211. #define EM2874_IR_NEC 0x00
  212. #define EM2874_IR_NEC_NO_PARITY 0x01
  213. #define EM2874_IR_RC5 0x04
  214. #define EM2874_IR_RC6_MODE_0 0x08
  215. #define EM2874_IR_RC6_MODE_6A 0x0b
  216. /* em2874 Transport Stream Enable Register (0x5f) */
  217. #define EM2874_TS1_CAPTURE_ENABLE ((unsigned char)BIT(0))
  218. #define EM2874_TS1_FILTER_ENABLE ((unsigned char)BIT(1))
  219. #define EM2874_TS1_NULL_DISCARD ((unsigned char)BIT(2))
  220. #define EM2874_TS2_CAPTURE_ENABLE ((unsigned char)BIT(4))
  221. #define EM2874_TS2_FILTER_ENABLE ((unsigned char)BIT(5))
  222. #define EM2874_TS2_NULL_DISCARD ((unsigned char)BIT(6))
  223. /* register settings */
  224. #define EM2800_AUDIO_SRC_TUNER 0x0d
  225. #define EM2800_AUDIO_SRC_LINE 0x0c
  226. #define EM28XX_AUDIO_SRC_TUNER 0xc0
  227. #define EM28XX_AUDIO_SRC_LINE 0x80
  228. /* FIXME: Need to be populated with the other chip ID's */
  229. enum em28xx_chip_id {
  230. CHIP_ID_EM2800 = 7,
  231. CHIP_ID_EM2710 = 17,
  232. CHIP_ID_EM2820 = 18, /* Also used by some em2710 */
  233. CHIP_ID_EM2840 = 20,
  234. CHIP_ID_EM2750 = 33,
  235. CHIP_ID_EM2860 = 34,
  236. CHIP_ID_EM2870 = 35,
  237. CHIP_ID_EM2883 = 36,
  238. CHIP_ID_EM2765 = 54,
  239. CHIP_ID_EM2874 = 65,
  240. CHIP_ID_EM2884 = 68,
  241. CHIP_ID_EM28174 = 113,
  242. CHIP_ID_EM28178 = 114,
  243. };
  244. /*
  245. * Registers used by em202
  246. */
  247. /* EMP202 vendor registers */
  248. #define EM202_EXT_MODEM_CTRL 0x3e
  249. #define EM202_GPIO_CONF 0x4c
  250. #define EM202_GPIO_POLARITY 0x4e
  251. #define EM202_GPIO_STICKY 0x50
  252. #define EM202_GPIO_MASK 0x52
  253. #define EM202_GPIO_STATUS 0x54
  254. #define EM202_SPDIF_OUT_SEL 0x6a
  255. #define EM202_ANTIPOP 0x72
  256. #define EM202_EAPD_GPIO_ACCESS 0x74